tegra_asoc_utils.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * tegra_asoc_utils.c - Harmony machine ASoC driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2010 - NVIDIA, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <linux/kernel.h>
  25. #include "tegra_asoc_utils.h"
  26. #define PREFIX "ASoC Tegra: "
  27. static struct clk *clk_pll_a;
  28. static struct clk *clk_pll_a_out0;
  29. static struct clk *clk_cdev1;
  30. static int set_baseclock, set_mclk;
  31. int tegra_asoc_utils_set_rate(int srate, int mclk, int *mclk_change)
  32. {
  33. int new_baseclock;
  34. int err;
  35. switch (srate) {
  36. case 11025:
  37. case 22050:
  38. case 44100:
  39. case 88200:
  40. new_baseclock = 56448000;
  41. break;
  42. case 8000:
  43. case 16000:
  44. case 32000:
  45. case 48000:
  46. case 64000:
  47. case 96000:
  48. new_baseclock = 73728000;
  49. break;
  50. default:
  51. return -EINVAL;
  52. }
  53. *mclk_change = ((new_baseclock != set_baseclock) ||
  54. (mclk != set_mclk));
  55. if (!*mclk_change)
  56. return 0;
  57. set_baseclock = 0;
  58. set_mclk = 0;
  59. clk_disable(clk_cdev1);
  60. clk_disable(clk_pll_a_out0);
  61. clk_disable(clk_pll_a);
  62. err = clk_set_rate(clk_pll_a, new_baseclock);
  63. if (err) {
  64. pr_err(PREFIX "Can't set pll_a rate: %d\n", err);
  65. return err;
  66. }
  67. err = clk_set_rate(clk_pll_a_out0, mclk);
  68. if (err) {
  69. pr_err(PREFIX "Can't set pll_a_out0 rate: %d\n", err);
  70. return err;
  71. }
  72. /* Don't set cdev1 rate; its locked to pll_a_out0 */
  73. err = clk_enable(clk_pll_a);
  74. if (err) {
  75. pr_err(PREFIX "Can't enable pll_a: %d\n", err);
  76. return err;
  77. }
  78. err = clk_enable(clk_pll_a_out0);
  79. if (err) {
  80. pr_err(PREFIX "Can't enable pll_a_out0: %d\n", err);
  81. return err;
  82. }
  83. err = clk_enable(clk_cdev1);
  84. if (err) {
  85. pr_err(PREFIX "Can't enable cdev1: %d\n", err);
  86. return err;
  87. }
  88. set_baseclock = new_baseclock;
  89. set_mclk = mclk;
  90. return 0;
  91. }
  92. int tegra_asoc_utils_init(void)
  93. {
  94. int ret;
  95. clk_pll_a = clk_get_sys(NULL, "pll_a");
  96. if (IS_ERR(clk_pll_a)) {
  97. pr_err(PREFIX "Can't retrieve clk pll_a\n");
  98. ret = PTR_ERR(clk_pll_a);
  99. goto err;
  100. }
  101. clk_pll_a_out0 = clk_get_sys(NULL, "pll_a_out0");
  102. if (IS_ERR(clk_pll_a_out0)) {
  103. pr_err(PREFIX "Can't retrieve clk pll_a_out0\n");
  104. ret = PTR_ERR(clk_pll_a_out0);
  105. goto err_put_pll_a;
  106. }
  107. clk_cdev1 = clk_get_sys(NULL, "cdev1");
  108. if (IS_ERR(clk_cdev1)) {
  109. pr_err(PREFIX "Can't retrieve clk cdev1\n");
  110. ret = PTR_ERR(clk_cdev1);
  111. goto err_put_pll_a_out0;
  112. }
  113. return 0;
  114. err_put_pll_a_out0:
  115. clk_put(clk_pll_a_out0);
  116. err_put_pll_a:
  117. clk_put(clk_pll_a);
  118. err:
  119. return ret;
  120. }
  121. void tegra_asoc_utils_fini(void)
  122. {
  123. clk_put(clk_cdev1);
  124. clk_put(clk_pll_a_out0);
  125. clk_put(clk_pll_a);
  126. }