hda_intel.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <sound/core.h>
  46. #include <sound/initval.h>
  47. #include "hda_codec.h"
  48. static int index = SNDRV_DEFAULT_IDX1;
  49. static char *id = SNDRV_DEFAULT_STR1;
  50. static char *model;
  51. static int position_fix;
  52. module_param(index, int, 0444);
  53. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  54. module_param(id, charp, 0444);
  55. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  56. module_param(model, charp, 0444);
  57. MODULE_PARM_DESC(model, "Use the given board model.");
  58. module_param(position_fix, int, 0444);
  59. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  60. /* just for backward compatibility */
  61. static int enable;
  62. module_param(enable, bool, 0444);
  63. MODULE_LICENSE("GPL");
  64. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  65. "{Intel, ICH6M},"
  66. "{Intel, ICH7},"
  67. "{Intel, ESB2},"
  68. "{ATI, SB450},"
  69. "{VIA, VT8251},"
  70. "{VIA, VT8237A},"
  71. "{SiS, SIS966},"
  72. "{ULI, M5461}}");
  73. MODULE_DESCRIPTION("Intel HDA driver");
  74. #define SFX "hda-intel: "
  75. /*
  76. * registers
  77. */
  78. #define ICH6_REG_GCAP 0x00
  79. #define ICH6_REG_VMIN 0x02
  80. #define ICH6_REG_VMAJ 0x03
  81. #define ICH6_REG_OUTPAY 0x04
  82. #define ICH6_REG_INPAY 0x06
  83. #define ICH6_REG_GCTL 0x08
  84. #define ICH6_REG_WAKEEN 0x0c
  85. #define ICH6_REG_STATESTS 0x0e
  86. #define ICH6_REG_GSTS 0x10
  87. #define ICH6_REG_INTCTL 0x20
  88. #define ICH6_REG_INTSTS 0x24
  89. #define ICH6_REG_WALCLK 0x30
  90. #define ICH6_REG_SYNC 0x34
  91. #define ICH6_REG_CORBLBASE 0x40
  92. #define ICH6_REG_CORBUBASE 0x44
  93. #define ICH6_REG_CORBWP 0x48
  94. #define ICH6_REG_CORBRP 0x4A
  95. #define ICH6_REG_CORBCTL 0x4c
  96. #define ICH6_REG_CORBSTS 0x4d
  97. #define ICH6_REG_CORBSIZE 0x4e
  98. #define ICH6_REG_RIRBLBASE 0x50
  99. #define ICH6_REG_RIRBUBASE 0x54
  100. #define ICH6_REG_RIRBWP 0x58
  101. #define ICH6_REG_RINTCNT 0x5a
  102. #define ICH6_REG_RIRBCTL 0x5c
  103. #define ICH6_REG_RIRBSTS 0x5d
  104. #define ICH6_REG_RIRBSIZE 0x5e
  105. #define ICH6_REG_IC 0x60
  106. #define ICH6_REG_IR 0x64
  107. #define ICH6_REG_IRS 0x68
  108. #define ICH6_IRS_VALID (1<<1)
  109. #define ICH6_IRS_BUSY (1<<0)
  110. #define ICH6_REG_DPLBASE 0x70
  111. #define ICH6_REG_DPUBASE 0x74
  112. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  113. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  114. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  115. /* stream register offsets from stream base */
  116. #define ICH6_REG_SD_CTL 0x00
  117. #define ICH6_REG_SD_STS 0x03
  118. #define ICH6_REG_SD_LPIB 0x04
  119. #define ICH6_REG_SD_CBL 0x08
  120. #define ICH6_REG_SD_LVI 0x0c
  121. #define ICH6_REG_SD_FIFOW 0x0e
  122. #define ICH6_REG_SD_FIFOSIZE 0x10
  123. #define ICH6_REG_SD_FORMAT 0x12
  124. #define ICH6_REG_SD_BDLPL 0x18
  125. #define ICH6_REG_SD_BDLPU 0x1c
  126. /* PCI space */
  127. #define ICH6_PCIREG_TCSEL 0x44
  128. /*
  129. * other constants
  130. */
  131. /* max number of SDs */
  132. /* ICH, ATI and VIA have 4 playback and 4 capture */
  133. #define ICH6_CAPTURE_INDEX 0
  134. #define ICH6_NUM_CAPTURE 4
  135. #define ICH6_PLAYBACK_INDEX 4
  136. #define ICH6_NUM_PLAYBACK 4
  137. /* ULI has 6 playback and 5 capture */
  138. #define ULI_CAPTURE_INDEX 0
  139. #define ULI_NUM_CAPTURE 5
  140. #define ULI_PLAYBACK_INDEX 5
  141. #define ULI_NUM_PLAYBACK 6
  142. /* this number is statically defined for simplicity */
  143. #define MAX_AZX_DEV 16
  144. /* max number of fragments - we may use more if allocating more pages for BDL */
  145. #define BDL_SIZE PAGE_ALIGN(8192)
  146. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  147. /* max buffer size - no h/w limit, you can increase as you like */
  148. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  149. /* max number of PCM devics per card */
  150. #define AZX_MAX_AUDIO_PCMS 6
  151. #define AZX_MAX_MODEM_PCMS 2
  152. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  153. /* RIRB int mask: overrun[2], response[0] */
  154. #define RIRB_INT_RESPONSE 0x01
  155. #define RIRB_INT_OVERRUN 0x04
  156. #define RIRB_INT_MASK 0x05
  157. /* STATESTS int mask: SD2,SD1,SD0 */
  158. #define STATESTS_INT_MASK 0x07
  159. #define AZX_MAX_CODECS 4
  160. /* SD_CTL bits */
  161. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  162. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  163. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  164. #define SD_CTL_STREAM_TAG_SHIFT 20
  165. /* SD_CTL and SD_STS */
  166. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  167. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  168. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  169. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  170. /* SD_STS */
  171. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  172. /* INTCTL and INTSTS */
  173. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  174. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  175. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  176. /* GCTL unsolicited response enable bit */
  177. #define ICH6_GCTL_UREN (1<<8)
  178. /* GCTL reset bit */
  179. #define ICH6_GCTL_RESET (1<<0)
  180. /* CORB/RIRB control, read/write pointer */
  181. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  182. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  183. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  184. /* below are so far hardcoded - should read registers in future */
  185. #define ICH6_MAX_CORB_ENTRIES 256
  186. #define ICH6_MAX_RIRB_ENTRIES 256
  187. /* position fix mode */
  188. enum {
  189. POS_FIX_AUTO,
  190. POS_FIX_NONE,
  191. POS_FIX_POSBUF,
  192. POS_FIX_FIFO,
  193. };
  194. /* Defines for ATI HD Audio support in SB450 south bridge */
  195. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  196. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  197. /* Defines for Nvidia HDA support */
  198. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  199. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  200. /*
  201. * Use CORB/RIRB for communication from/to codecs.
  202. * This is the way recommended by Intel (see below).
  203. */
  204. #define USE_CORB_RIRB
  205. /*
  206. */
  207. struct azx_dev {
  208. u32 *bdl; /* virtual address of the BDL */
  209. dma_addr_t bdl_addr; /* physical address of the BDL */
  210. volatile u32 *posbuf; /* position buffer pointer */
  211. unsigned int bufsize; /* size of the play buffer in bytes */
  212. unsigned int fragsize; /* size of each period in bytes */
  213. unsigned int frags; /* number for period in the play buffer */
  214. unsigned int fifo_size; /* FIFO size */
  215. unsigned int last_pos; /* last updated period position */
  216. void __iomem *sd_addr; /* stream descriptor pointer */
  217. u32 sd_int_sta_mask; /* stream int status mask */
  218. /* pcm support */
  219. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  220. unsigned int format_val; /* format value to be set in the controller and the codec */
  221. unsigned char stream_tag; /* assigned stream */
  222. unsigned char index; /* stream index */
  223. unsigned int opened: 1;
  224. unsigned int running: 1;
  225. unsigned int period_updating: 1;
  226. };
  227. /* CORB/RIRB */
  228. struct azx_rb {
  229. u32 *buf; /* CORB/RIRB buffer
  230. * Each CORB entry is 4byte, RIRB is 8byte
  231. */
  232. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  233. /* for RIRB */
  234. unsigned short rp, wp; /* read/write pointers */
  235. int cmds; /* number of pending requests */
  236. u32 res; /* last read value */
  237. };
  238. struct azx {
  239. struct snd_card *card;
  240. struct pci_dev *pci;
  241. /* chip type specific */
  242. int driver_type;
  243. int playback_streams;
  244. int playback_index_offset;
  245. int capture_streams;
  246. int capture_index_offset;
  247. int num_streams;
  248. /* pci resources */
  249. unsigned long addr;
  250. void __iomem *remap_addr;
  251. int irq;
  252. /* locks */
  253. spinlock_t reg_lock;
  254. struct semaphore open_mutex;
  255. /* streams (x num_streams) */
  256. struct azx_dev *azx_dev;
  257. /* PCM */
  258. unsigned int pcm_devs;
  259. struct snd_pcm *pcm[AZX_MAX_PCMS];
  260. /* HD codec */
  261. unsigned short codec_mask;
  262. struct hda_bus *bus;
  263. /* CORB/RIRB */
  264. struct azx_rb corb;
  265. struct azx_rb rirb;
  266. /* BDL, CORB/RIRB and position buffers */
  267. struct snd_dma_buffer bdl;
  268. struct snd_dma_buffer rb;
  269. struct snd_dma_buffer posbuf;
  270. /* flags */
  271. int position_fix;
  272. unsigned int initialized: 1;
  273. };
  274. /* driver types */
  275. enum {
  276. AZX_DRIVER_ICH,
  277. AZX_DRIVER_ATI,
  278. AZX_DRIVER_VIA,
  279. AZX_DRIVER_SIS,
  280. AZX_DRIVER_ULI,
  281. AZX_DRIVER_NVIDIA,
  282. };
  283. static char *driver_short_names[] __devinitdata = {
  284. [AZX_DRIVER_ICH] = "HDA Intel",
  285. [AZX_DRIVER_ATI] = "HDA ATI SB",
  286. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  287. [AZX_DRIVER_SIS] = "HDA SIS966",
  288. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  289. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  290. };
  291. /*
  292. * macros for easy use
  293. */
  294. #define azx_writel(chip,reg,value) \
  295. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  296. #define azx_readl(chip,reg) \
  297. readl((chip)->remap_addr + ICH6_REG_##reg)
  298. #define azx_writew(chip,reg,value) \
  299. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  300. #define azx_readw(chip,reg) \
  301. readw((chip)->remap_addr + ICH6_REG_##reg)
  302. #define azx_writeb(chip,reg,value) \
  303. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  304. #define azx_readb(chip,reg) \
  305. readb((chip)->remap_addr + ICH6_REG_##reg)
  306. #define azx_sd_writel(dev,reg,value) \
  307. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  308. #define azx_sd_readl(dev,reg) \
  309. readl((dev)->sd_addr + ICH6_REG_##reg)
  310. #define azx_sd_writew(dev,reg,value) \
  311. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  312. #define azx_sd_readw(dev,reg) \
  313. readw((dev)->sd_addr + ICH6_REG_##reg)
  314. #define azx_sd_writeb(dev,reg,value) \
  315. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  316. #define azx_sd_readb(dev,reg) \
  317. readb((dev)->sd_addr + ICH6_REG_##reg)
  318. /* for pcm support */
  319. #define get_azx_dev(substream) (substream->runtime->private_data)
  320. /* Get the upper 32bit of the given dma_addr_t
  321. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  322. */
  323. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  324. /*
  325. * Interface for HD codec
  326. */
  327. #ifdef USE_CORB_RIRB
  328. /*
  329. * CORB / RIRB interface
  330. */
  331. static int azx_alloc_cmd_io(struct azx *chip)
  332. {
  333. int err;
  334. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  335. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  336. PAGE_SIZE, &chip->rb);
  337. if (err < 0) {
  338. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  339. return err;
  340. }
  341. return 0;
  342. }
  343. static void azx_init_cmd_io(struct azx *chip)
  344. {
  345. /* CORB set up */
  346. chip->corb.addr = chip->rb.addr;
  347. chip->corb.buf = (u32 *)chip->rb.area;
  348. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  349. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  350. /* set the corb size to 256 entries (ULI requires explicitly) */
  351. azx_writeb(chip, CORBSIZE, 0x02);
  352. /* set the corb write pointer to 0 */
  353. azx_writew(chip, CORBWP, 0);
  354. /* reset the corb hw read pointer */
  355. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  356. /* enable corb dma */
  357. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  358. /* RIRB set up */
  359. chip->rirb.addr = chip->rb.addr + 2048;
  360. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  361. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  362. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  363. /* set the rirb size to 256 entries (ULI requires explicitly) */
  364. azx_writeb(chip, RIRBSIZE, 0x02);
  365. /* reset the rirb hw write pointer */
  366. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  367. /* set N=1, get RIRB response interrupt for new entry */
  368. azx_writew(chip, RINTCNT, 1);
  369. /* enable rirb dma and response irq */
  370. #ifdef USE_CORB_RIRB
  371. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  372. #else
  373. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN);
  374. #endif
  375. chip->rirb.rp = chip->rirb.cmds = 0;
  376. }
  377. static void azx_free_cmd_io(struct azx *chip)
  378. {
  379. /* disable ringbuffer DMAs */
  380. azx_writeb(chip, RIRBCTL, 0);
  381. azx_writeb(chip, CORBCTL, 0);
  382. }
  383. /* send a command */
  384. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  385. unsigned int verb, unsigned int para)
  386. {
  387. struct azx *chip = codec->bus->private_data;
  388. unsigned int wp;
  389. u32 val;
  390. val = (u32)(codec->addr & 0x0f) << 28;
  391. val |= (u32)direct << 27;
  392. val |= (u32)nid << 20;
  393. val |= verb << 8;
  394. val |= para;
  395. /* add command to corb */
  396. wp = azx_readb(chip, CORBWP);
  397. wp++;
  398. wp %= ICH6_MAX_CORB_ENTRIES;
  399. spin_lock_irq(&chip->reg_lock);
  400. chip->rirb.cmds++;
  401. chip->corb.buf[wp] = cpu_to_le32(val);
  402. azx_writel(chip, CORBWP, wp);
  403. spin_unlock_irq(&chip->reg_lock);
  404. return 0;
  405. }
  406. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  407. /* retrieve RIRB entry - called from interrupt handler */
  408. static void azx_update_rirb(struct azx *chip)
  409. {
  410. unsigned int rp, wp;
  411. u32 res, res_ex;
  412. wp = azx_readb(chip, RIRBWP);
  413. if (wp == chip->rirb.wp)
  414. return;
  415. chip->rirb.wp = wp;
  416. while (chip->rirb.rp != wp) {
  417. chip->rirb.rp++;
  418. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  419. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  420. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  421. res = le32_to_cpu(chip->rirb.buf[rp]);
  422. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  423. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  424. else if (chip->rirb.cmds) {
  425. chip->rirb.cmds--;
  426. chip->rirb.res = res;
  427. }
  428. }
  429. }
  430. /* receive a response */
  431. static unsigned int azx_get_response(struct hda_codec *codec)
  432. {
  433. struct azx *chip = codec->bus->private_data;
  434. int timeout = 50;
  435. while (chip->rirb.cmds) {
  436. if (! --timeout) {
  437. if (printk_ratelimit())
  438. snd_printk(KERN_ERR
  439. "azx_get_response timeout\n");
  440. chip->rirb.rp = azx_readb(chip, RIRBWP);
  441. chip->rirb.cmds = 0;
  442. return -1;
  443. }
  444. msleep(1);
  445. }
  446. return chip->rirb.res; /* the last value */
  447. }
  448. #else
  449. /*
  450. * Use the single immediate command instead of CORB/RIRB for simplicity
  451. *
  452. * Note: according to Intel, this is not preferred use. The command was
  453. * intended for the BIOS only, and may get confused with unsolicited
  454. * responses. So, we shouldn't use it for normal operation from the
  455. * driver.
  456. * I left the codes, however, for debugging/testing purposes.
  457. */
  458. #define azx_alloc_cmd_io(chip) 0
  459. #define azx_init_cmd_io(chip)
  460. #define azx_free_cmd_io(chip)
  461. /* send a command */
  462. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  463. unsigned int verb, unsigned int para)
  464. {
  465. struct azx *chip = codec->bus->private_data;
  466. u32 val;
  467. int timeout = 50;
  468. val = (u32)(codec->addr & 0x0f) << 28;
  469. val |= (u32)direct << 27;
  470. val |= (u32)nid << 20;
  471. val |= verb << 8;
  472. val |= para;
  473. while (timeout--) {
  474. /* check ICB busy bit */
  475. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  476. /* Clear IRV valid bit */
  477. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  478. azx_writel(chip, IC, val);
  479. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  480. return 0;
  481. }
  482. udelay(1);
  483. }
  484. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  485. return -EIO;
  486. }
  487. /* receive a response */
  488. static unsigned int azx_get_response(struct hda_codec *codec)
  489. {
  490. struct azx *chip = codec->bus->private_data;
  491. int timeout = 50;
  492. while (timeout--) {
  493. /* check IRV busy bit */
  494. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  495. return azx_readl(chip, IR);
  496. udelay(1);
  497. }
  498. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  499. return (unsigned int)-1;
  500. }
  501. #define azx_update_rirb(chip)
  502. #endif /* USE_CORB_RIRB */
  503. /* reset codec link */
  504. static int azx_reset(struct azx *chip)
  505. {
  506. int count;
  507. /* reset controller */
  508. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  509. count = 50;
  510. while (azx_readb(chip, GCTL) && --count)
  511. msleep(1);
  512. /* delay for >= 100us for codec PLL to settle per spec
  513. * Rev 0.9 section 5.5.1
  514. */
  515. msleep(1);
  516. /* Bring controller out of reset */
  517. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  518. count = 50;
  519. while (! azx_readb(chip, GCTL) && --count)
  520. msleep(1);
  521. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  522. msleep(1);
  523. /* check to see if controller is ready */
  524. if (! azx_readb(chip, GCTL)) {
  525. snd_printd("azx_reset: controller not ready!\n");
  526. return -EBUSY;
  527. }
  528. /* Accept unsolicited responses */
  529. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  530. /* detect codecs */
  531. if (! chip->codec_mask) {
  532. chip->codec_mask = azx_readw(chip, STATESTS);
  533. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  534. }
  535. return 0;
  536. }
  537. /*
  538. * Lowlevel interface
  539. */
  540. /* enable interrupts */
  541. static void azx_int_enable(struct azx *chip)
  542. {
  543. /* enable controller CIE and GIE */
  544. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  545. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  546. }
  547. /* disable interrupts */
  548. static void azx_int_disable(struct azx *chip)
  549. {
  550. int i;
  551. /* disable interrupts in stream descriptor */
  552. for (i = 0; i < chip->num_streams; i++) {
  553. struct azx_dev *azx_dev = &chip->azx_dev[i];
  554. azx_sd_writeb(azx_dev, SD_CTL,
  555. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  556. }
  557. /* disable SIE for all streams */
  558. azx_writeb(chip, INTCTL, 0);
  559. /* disable controller CIE and GIE */
  560. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  561. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  562. }
  563. /* clear interrupts */
  564. static void azx_int_clear(struct azx *chip)
  565. {
  566. int i;
  567. /* clear stream status */
  568. for (i = 0; i < chip->num_streams; i++) {
  569. struct azx_dev *azx_dev = &chip->azx_dev[i];
  570. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  571. }
  572. /* clear STATESTS */
  573. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  574. /* clear rirb status */
  575. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  576. /* clear int status */
  577. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  578. }
  579. /* start a stream */
  580. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  581. {
  582. /* enable SIE */
  583. azx_writeb(chip, INTCTL,
  584. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  585. /* set DMA start and interrupt mask */
  586. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  587. SD_CTL_DMA_START | SD_INT_MASK);
  588. }
  589. /* stop a stream */
  590. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  591. {
  592. /* stop DMA */
  593. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  594. ~(SD_CTL_DMA_START | SD_INT_MASK));
  595. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  596. /* disable SIE */
  597. azx_writeb(chip, INTCTL,
  598. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  599. }
  600. /*
  601. * initialize the chip
  602. */
  603. static void azx_init_chip(struct azx *chip)
  604. {
  605. unsigned char reg;
  606. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  607. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  608. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  609. */
  610. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  611. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  612. /* reset controller */
  613. azx_reset(chip);
  614. /* initialize interrupts */
  615. azx_int_clear(chip);
  616. azx_int_enable(chip);
  617. /* initialize the codec command I/O */
  618. azx_init_cmd_io(chip);
  619. /* program the position buffer */
  620. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  621. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  622. switch (chip->driver_type) {
  623. case AZX_DRIVER_ATI:
  624. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  625. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  626. &reg);
  627. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  628. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  629. break;
  630. case AZX_DRIVER_NVIDIA:
  631. /* For NVIDIA HDA, enable snoop */
  632. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  633. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  634. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  635. break;
  636. }
  637. }
  638. /*
  639. * interrupt handler
  640. */
  641. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  642. {
  643. struct azx *chip = dev_id;
  644. struct azx_dev *azx_dev;
  645. u32 status;
  646. int i;
  647. spin_lock(&chip->reg_lock);
  648. status = azx_readl(chip, INTSTS);
  649. if (status == 0) {
  650. spin_unlock(&chip->reg_lock);
  651. return IRQ_NONE;
  652. }
  653. for (i = 0; i < chip->num_streams; i++) {
  654. azx_dev = &chip->azx_dev[i];
  655. if (status & azx_dev->sd_int_sta_mask) {
  656. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  657. if (azx_dev->substream && azx_dev->running) {
  658. azx_dev->period_updating = 1;
  659. spin_unlock(&chip->reg_lock);
  660. snd_pcm_period_elapsed(azx_dev->substream);
  661. spin_lock(&chip->reg_lock);
  662. azx_dev->period_updating = 0;
  663. }
  664. }
  665. }
  666. /* clear rirb int */
  667. status = azx_readb(chip, RIRBSTS);
  668. if (status & RIRB_INT_MASK) {
  669. if (status & RIRB_INT_RESPONSE)
  670. azx_update_rirb(chip);
  671. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  672. }
  673. #if 0
  674. /* clear state status int */
  675. if (azx_readb(chip, STATESTS) & 0x04)
  676. azx_writeb(chip, STATESTS, 0x04);
  677. #endif
  678. spin_unlock(&chip->reg_lock);
  679. return IRQ_HANDLED;
  680. }
  681. /*
  682. * set up BDL entries
  683. */
  684. static void azx_setup_periods(struct azx_dev *azx_dev)
  685. {
  686. u32 *bdl = azx_dev->bdl;
  687. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  688. int idx;
  689. /* reset BDL address */
  690. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  691. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  692. /* program the initial BDL entries */
  693. for (idx = 0; idx < azx_dev->frags; idx++) {
  694. unsigned int off = idx << 2; /* 4 dword step */
  695. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  696. /* program the address field of the BDL entry */
  697. bdl[off] = cpu_to_le32((u32)addr);
  698. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  699. /* program the size field of the BDL entry */
  700. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  701. /* program the IOC to enable interrupt when buffer completes */
  702. bdl[off+3] = cpu_to_le32(0x01);
  703. }
  704. }
  705. /*
  706. * set up the SD for streaming
  707. */
  708. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  709. {
  710. unsigned char val;
  711. int timeout;
  712. /* make sure the run bit is zero for SD */
  713. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  714. /* reset stream */
  715. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  716. udelay(3);
  717. timeout = 300;
  718. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  719. --timeout)
  720. ;
  721. val &= ~SD_CTL_STREAM_RESET;
  722. azx_sd_writeb(azx_dev, SD_CTL, val);
  723. udelay(3);
  724. timeout = 300;
  725. /* waiting for hardware to report that the stream is out of reset */
  726. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  727. --timeout)
  728. ;
  729. /* program the stream_tag */
  730. azx_sd_writel(azx_dev, SD_CTL,
  731. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  732. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  733. /* program the length of samples in cyclic buffer */
  734. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  735. /* program the stream format */
  736. /* this value needs to be the same as the one programmed */
  737. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  738. /* program the stream LVI (last valid index) of the BDL */
  739. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  740. /* program the BDL address */
  741. /* lower BDL address */
  742. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  743. /* upper BDL address */
  744. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  745. /* enable the position buffer */
  746. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  747. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  748. /* set the interrupt enable bits in the descriptor control register */
  749. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  750. return 0;
  751. }
  752. /*
  753. * Codec initialization
  754. */
  755. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  756. {
  757. struct hda_bus_template bus_temp;
  758. int c, codecs, err;
  759. memset(&bus_temp, 0, sizeof(bus_temp));
  760. bus_temp.private_data = chip;
  761. bus_temp.modelname = model;
  762. bus_temp.pci = chip->pci;
  763. bus_temp.ops.command = azx_send_cmd;
  764. bus_temp.ops.get_response = azx_get_response;
  765. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  766. return err;
  767. codecs = 0;
  768. for (c = 0; c < AZX_MAX_CODECS; c++) {
  769. if (chip->codec_mask & (1 << c)) {
  770. err = snd_hda_codec_new(chip->bus, c, NULL);
  771. if (err < 0)
  772. continue;
  773. codecs++;
  774. }
  775. }
  776. if (! codecs) {
  777. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  778. return -ENXIO;
  779. }
  780. return 0;
  781. }
  782. /*
  783. * PCM support
  784. */
  785. /* assign a stream for the PCM */
  786. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  787. {
  788. int dev, i, nums;
  789. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  790. dev = chip->playback_index_offset;
  791. nums = chip->playback_streams;
  792. } else {
  793. dev = chip->capture_index_offset;
  794. nums = chip->capture_streams;
  795. }
  796. for (i = 0; i < nums; i++, dev++)
  797. if (! chip->azx_dev[dev].opened) {
  798. chip->azx_dev[dev].opened = 1;
  799. return &chip->azx_dev[dev];
  800. }
  801. return NULL;
  802. }
  803. /* release the assigned stream */
  804. static inline void azx_release_device(struct azx_dev *azx_dev)
  805. {
  806. azx_dev->opened = 0;
  807. }
  808. static struct snd_pcm_hardware azx_pcm_hw = {
  809. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  810. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  811. SNDRV_PCM_INFO_MMAP_VALID |
  812. SNDRV_PCM_INFO_PAUSE /*|*/
  813. /*SNDRV_PCM_INFO_RESUME*/),
  814. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  815. .rates = SNDRV_PCM_RATE_48000,
  816. .rate_min = 48000,
  817. .rate_max = 48000,
  818. .channels_min = 2,
  819. .channels_max = 2,
  820. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  821. .period_bytes_min = 128,
  822. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  823. .periods_min = 2,
  824. .periods_max = AZX_MAX_FRAG,
  825. .fifo_size = 0,
  826. };
  827. struct azx_pcm {
  828. struct azx *chip;
  829. struct hda_codec *codec;
  830. struct hda_pcm_stream *hinfo[2];
  831. };
  832. static int azx_pcm_open(struct snd_pcm_substream *substream)
  833. {
  834. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  835. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  836. struct azx *chip = apcm->chip;
  837. struct azx_dev *azx_dev;
  838. struct snd_pcm_runtime *runtime = substream->runtime;
  839. unsigned long flags;
  840. int err;
  841. down(&chip->open_mutex);
  842. azx_dev = azx_assign_device(chip, substream->stream);
  843. if (azx_dev == NULL) {
  844. up(&chip->open_mutex);
  845. return -EBUSY;
  846. }
  847. runtime->hw = azx_pcm_hw;
  848. runtime->hw.channels_min = hinfo->channels_min;
  849. runtime->hw.channels_max = hinfo->channels_max;
  850. runtime->hw.formats = hinfo->formats;
  851. runtime->hw.rates = hinfo->rates;
  852. snd_pcm_limit_hw_rates(runtime);
  853. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  854. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  855. azx_release_device(azx_dev);
  856. up(&chip->open_mutex);
  857. return err;
  858. }
  859. spin_lock_irqsave(&chip->reg_lock, flags);
  860. azx_dev->substream = substream;
  861. azx_dev->running = 0;
  862. spin_unlock_irqrestore(&chip->reg_lock, flags);
  863. runtime->private_data = azx_dev;
  864. up(&chip->open_mutex);
  865. return 0;
  866. }
  867. static int azx_pcm_close(struct snd_pcm_substream *substream)
  868. {
  869. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  870. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  871. struct azx *chip = apcm->chip;
  872. struct azx_dev *azx_dev = get_azx_dev(substream);
  873. unsigned long flags;
  874. down(&chip->open_mutex);
  875. spin_lock_irqsave(&chip->reg_lock, flags);
  876. azx_dev->substream = NULL;
  877. azx_dev->running = 0;
  878. spin_unlock_irqrestore(&chip->reg_lock, flags);
  879. azx_release_device(azx_dev);
  880. hinfo->ops.close(hinfo, apcm->codec, substream);
  881. up(&chip->open_mutex);
  882. return 0;
  883. }
  884. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  885. {
  886. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  887. }
  888. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  889. {
  890. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  891. struct azx_dev *azx_dev = get_azx_dev(substream);
  892. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  893. /* reset BDL address */
  894. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  895. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  896. azx_sd_writel(azx_dev, SD_CTL, 0);
  897. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  898. return snd_pcm_lib_free_pages(substream);
  899. }
  900. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  901. {
  902. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  903. struct azx *chip = apcm->chip;
  904. struct azx_dev *azx_dev = get_azx_dev(substream);
  905. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  906. struct snd_pcm_runtime *runtime = substream->runtime;
  907. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  908. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  909. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  910. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  911. runtime->channels,
  912. runtime->format,
  913. hinfo->maxbps);
  914. if (! azx_dev->format_val) {
  915. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  916. runtime->rate, runtime->channels, runtime->format);
  917. return -EINVAL;
  918. }
  919. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  920. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  921. azx_setup_periods(azx_dev);
  922. azx_setup_controller(chip, azx_dev);
  923. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  924. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  925. else
  926. azx_dev->fifo_size = 0;
  927. azx_dev->last_pos = 0;
  928. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  929. azx_dev->format_val, substream);
  930. }
  931. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  932. {
  933. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  934. struct azx_dev *azx_dev = get_azx_dev(substream);
  935. struct azx *chip = apcm->chip;
  936. int err = 0;
  937. spin_lock(&chip->reg_lock);
  938. switch (cmd) {
  939. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  940. case SNDRV_PCM_TRIGGER_RESUME:
  941. case SNDRV_PCM_TRIGGER_START:
  942. azx_stream_start(chip, azx_dev);
  943. azx_dev->running = 1;
  944. break;
  945. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  946. case SNDRV_PCM_TRIGGER_SUSPEND:
  947. case SNDRV_PCM_TRIGGER_STOP:
  948. azx_stream_stop(chip, azx_dev);
  949. azx_dev->running = 0;
  950. break;
  951. default:
  952. err = -EINVAL;
  953. }
  954. spin_unlock(&chip->reg_lock);
  955. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  956. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  957. cmd == SNDRV_PCM_TRIGGER_STOP) {
  958. int timeout = 5000;
  959. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  960. ;
  961. }
  962. return err;
  963. }
  964. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  965. {
  966. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  967. struct azx *chip = apcm->chip;
  968. struct azx_dev *azx_dev = get_azx_dev(substream);
  969. unsigned int pos;
  970. if (chip->position_fix == POS_FIX_POSBUF) {
  971. /* use the position buffer */
  972. pos = *azx_dev->posbuf;
  973. } else {
  974. /* read LPIB */
  975. pos = azx_sd_readl(azx_dev, SD_LPIB);
  976. if (chip->position_fix == POS_FIX_FIFO)
  977. pos += azx_dev->fifo_size;
  978. #if 0 /* disabled temprarily, auto-correction doesn't work well... */
  979. else if (chip->position_fix == POS_FIX_AUTO && azx_dev->period_updating) {
  980. /* check the validity of DMA position */
  981. unsigned int diff = 0;
  982. azx_dev->last_pos += azx_dev->fragsize;
  983. if (azx_dev->last_pos > pos)
  984. diff = azx_dev->last_pos - pos;
  985. if (azx_dev->last_pos >= azx_dev->bufsize) {
  986. if (pos < azx_dev->fragsize)
  987. diff = 0;
  988. azx_dev->last_pos = 0;
  989. }
  990. if (diff > 0 && diff <= azx_dev->fifo_size)
  991. pos += azx_dev->fifo_size;
  992. else {
  993. snd_printdd(KERN_INFO "hda_intel: DMA position fix %d, switching to posbuf\n", diff);
  994. chip->position_fix = POS_FIX_POSBUF;
  995. pos = *azx_dev->posbuf;
  996. }
  997. azx_dev->period_updating = 0;
  998. }
  999. #else
  1000. else if (chip->position_fix == POS_FIX_AUTO)
  1001. pos += azx_dev->fifo_size;
  1002. #endif
  1003. }
  1004. if (pos >= azx_dev->bufsize)
  1005. pos = 0;
  1006. return bytes_to_frames(substream->runtime, pos);
  1007. }
  1008. static struct snd_pcm_ops azx_pcm_ops = {
  1009. .open = azx_pcm_open,
  1010. .close = azx_pcm_close,
  1011. .ioctl = snd_pcm_lib_ioctl,
  1012. .hw_params = azx_pcm_hw_params,
  1013. .hw_free = azx_pcm_hw_free,
  1014. .prepare = azx_pcm_prepare,
  1015. .trigger = azx_pcm_trigger,
  1016. .pointer = azx_pcm_pointer,
  1017. };
  1018. static void azx_pcm_free(struct snd_pcm *pcm)
  1019. {
  1020. kfree(pcm->private_data);
  1021. }
  1022. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1023. struct hda_pcm *cpcm, int pcm_dev)
  1024. {
  1025. int err;
  1026. struct snd_pcm *pcm;
  1027. struct azx_pcm *apcm;
  1028. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1029. snd_assert(cpcm->name, return -EINVAL);
  1030. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1031. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1032. &pcm);
  1033. if (err < 0)
  1034. return err;
  1035. strcpy(pcm->name, cpcm->name);
  1036. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1037. if (apcm == NULL)
  1038. return -ENOMEM;
  1039. apcm->chip = chip;
  1040. apcm->codec = codec;
  1041. apcm->hinfo[0] = &cpcm->stream[0];
  1042. apcm->hinfo[1] = &cpcm->stream[1];
  1043. pcm->private_data = apcm;
  1044. pcm->private_free = azx_pcm_free;
  1045. if (cpcm->stream[0].substreams)
  1046. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1047. if (cpcm->stream[1].substreams)
  1048. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1049. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1050. snd_dma_pci_data(chip->pci),
  1051. 1024 * 64, 1024 * 128);
  1052. chip->pcm[pcm_dev] = pcm;
  1053. chip->pcm_devs = pcm_dev + 1;
  1054. return 0;
  1055. }
  1056. static int __devinit azx_pcm_create(struct azx *chip)
  1057. {
  1058. struct list_head *p;
  1059. struct hda_codec *codec;
  1060. int c, err;
  1061. int pcm_dev;
  1062. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1063. return err;
  1064. /* create audio PCMs */
  1065. pcm_dev = 0;
  1066. list_for_each(p, &chip->bus->codec_list) {
  1067. codec = list_entry(p, struct hda_codec, list);
  1068. for (c = 0; c < codec->num_pcms; c++) {
  1069. if (codec->pcm_info[c].is_modem)
  1070. continue; /* create later */
  1071. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1072. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1073. return -EINVAL;
  1074. }
  1075. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1076. if (err < 0)
  1077. return err;
  1078. pcm_dev++;
  1079. }
  1080. }
  1081. /* create modem PCMs */
  1082. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1083. list_for_each(p, &chip->bus->codec_list) {
  1084. codec = list_entry(p, struct hda_codec, list);
  1085. for (c = 0; c < codec->num_pcms; c++) {
  1086. if (! codec->pcm_info[c].is_modem)
  1087. continue; /* already created */
  1088. if (pcm_dev >= AZX_MAX_PCMS) {
  1089. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1090. return -EINVAL;
  1091. }
  1092. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1093. if (err < 0)
  1094. return err;
  1095. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1096. pcm_dev++;
  1097. }
  1098. }
  1099. return 0;
  1100. }
  1101. /*
  1102. * mixer creation - all stuff is implemented in hda module
  1103. */
  1104. static int __devinit azx_mixer_create(struct azx *chip)
  1105. {
  1106. return snd_hda_build_controls(chip->bus);
  1107. }
  1108. /*
  1109. * initialize SD streams
  1110. */
  1111. static int __devinit azx_init_stream(struct azx *chip)
  1112. {
  1113. int i;
  1114. /* initialize each stream (aka device)
  1115. * assign the starting bdl address to each stream (device) and initialize
  1116. */
  1117. for (i = 0; i < chip->num_streams; i++) {
  1118. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1119. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1120. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1121. azx_dev->bdl_addr = chip->bdl.addr + off;
  1122. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1123. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1124. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1125. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1126. azx_dev->sd_int_sta_mask = 1 << i;
  1127. /* stream tag: must be non-zero and unique */
  1128. azx_dev->index = i;
  1129. azx_dev->stream_tag = i + 1;
  1130. }
  1131. return 0;
  1132. }
  1133. #ifdef CONFIG_PM
  1134. /*
  1135. * power management
  1136. */
  1137. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1138. {
  1139. struct snd_card *card = pci_get_drvdata(pci);
  1140. struct azx *chip = card->private_data;
  1141. int i;
  1142. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1143. for (i = 0; i < chip->pcm_devs; i++)
  1144. snd_pcm_suspend_all(chip->pcm[i]);
  1145. snd_hda_suspend(chip->bus, state);
  1146. azx_free_cmd_io(chip);
  1147. pci_disable_device(pci);
  1148. pci_save_state(pci);
  1149. return 0;
  1150. }
  1151. static int azx_resume(struct pci_dev *pci)
  1152. {
  1153. struct snd_card *card = pci_get_drvdata(pci);
  1154. struct azx *chip = card->private_data;
  1155. pci_restore_state(pci);
  1156. pci_enable_device(pci);
  1157. pci_set_master(pci);
  1158. azx_init_chip(chip);
  1159. snd_hda_resume(chip->bus);
  1160. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1161. return 0;
  1162. }
  1163. #endif /* CONFIG_PM */
  1164. /*
  1165. * destructor
  1166. */
  1167. static int azx_free(struct azx *chip)
  1168. {
  1169. if (chip->initialized) {
  1170. int i;
  1171. for (i = 0; i < chip->num_streams; i++)
  1172. azx_stream_stop(chip, &chip->azx_dev[i]);
  1173. /* disable interrupts */
  1174. azx_int_disable(chip);
  1175. azx_int_clear(chip);
  1176. /* disable CORB/RIRB */
  1177. azx_free_cmd_io(chip);
  1178. /* disable position buffer */
  1179. azx_writel(chip, DPLBASE, 0);
  1180. azx_writel(chip, DPUBASE, 0);
  1181. /* wait a little for interrupts to finish */
  1182. msleep(1);
  1183. }
  1184. if (chip->remap_addr)
  1185. iounmap(chip->remap_addr);
  1186. if (chip->irq >= 0)
  1187. free_irq(chip->irq, (void*)chip);
  1188. if (chip->bdl.area)
  1189. snd_dma_free_pages(&chip->bdl);
  1190. if (chip->rb.area)
  1191. snd_dma_free_pages(&chip->rb);
  1192. if (chip->posbuf.area)
  1193. snd_dma_free_pages(&chip->posbuf);
  1194. pci_release_regions(chip->pci);
  1195. pci_disable_device(chip->pci);
  1196. kfree(chip->azx_dev);
  1197. kfree(chip);
  1198. return 0;
  1199. }
  1200. static int azx_dev_free(struct snd_device *device)
  1201. {
  1202. return azx_free(device->device_data);
  1203. }
  1204. /*
  1205. * constructor
  1206. */
  1207. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1208. int posfix, int driver_type,
  1209. struct azx **rchip)
  1210. {
  1211. struct azx *chip;
  1212. int err = 0;
  1213. static struct snd_device_ops ops = {
  1214. .dev_free = azx_dev_free,
  1215. };
  1216. *rchip = NULL;
  1217. if ((err = pci_enable_device(pci)) < 0)
  1218. return err;
  1219. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1220. if (NULL == chip) {
  1221. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1222. pci_disable_device(pci);
  1223. return -ENOMEM;
  1224. }
  1225. spin_lock_init(&chip->reg_lock);
  1226. init_MUTEX(&chip->open_mutex);
  1227. chip->card = card;
  1228. chip->pci = pci;
  1229. chip->irq = -1;
  1230. chip->driver_type = driver_type;
  1231. chip->position_fix = posfix;
  1232. #if BITS_PER_LONG != 64
  1233. /* Fix up base address on ULI M5461 */
  1234. if (chip->driver_type == AZX_DRIVER_ULI) {
  1235. u16 tmp3;
  1236. pci_read_config_word(pci, 0x40, &tmp3);
  1237. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1238. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1239. }
  1240. #endif
  1241. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1242. kfree(chip);
  1243. pci_disable_device(pci);
  1244. return err;
  1245. }
  1246. chip->addr = pci_resource_start(pci,0);
  1247. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1248. if (chip->remap_addr == NULL) {
  1249. snd_printk(KERN_ERR SFX "ioremap error\n");
  1250. err = -ENXIO;
  1251. goto errout;
  1252. }
  1253. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1254. "HDA Intel", (void*)chip)) {
  1255. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1256. err = -EBUSY;
  1257. goto errout;
  1258. }
  1259. chip->irq = pci->irq;
  1260. pci_set_master(pci);
  1261. synchronize_irq(chip->irq);
  1262. switch (chip->driver_type) {
  1263. case AZX_DRIVER_ULI:
  1264. chip->playback_streams = ULI_NUM_PLAYBACK;
  1265. chip->capture_streams = ULI_NUM_CAPTURE;
  1266. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1267. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1268. break;
  1269. default:
  1270. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1271. chip->capture_streams = ICH6_NUM_CAPTURE;
  1272. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1273. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1274. break;
  1275. }
  1276. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1277. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1278. if (! chip->azx_dev) {
  1279. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1280. goto errout;
  1281. }
  1282. /* allocate memory for the BDL for each stream */
  1283. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1284. BDL_SIZE, &chip->bdl)) < 0) {
  1285. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1286. goto errout;
  1287. }
  1288. /* allocate memory for the position buffer */
  1289. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1290. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1291. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1292. goto errout;
  1293. }
  1294. /* allocate CORB/RIRB */
  1295. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1296. goto errout;
  1297. /* initialize streams */
  1298. azx_init_stream(chip);
  1299. /* initialize chip */
  1300. azx_init_chip(chip);
  1301. chip->initialized = 1;
  1302. /* codec detection */
  1303. if (! chip->codec_mask) {
  1304. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1305. err = -ENODEV;
  1306. goto errout;
  1307. }
  1308. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1309. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1310. goto errout;
  1311. }
  1312. strcpy(card->driver, "HDA-Intel");
  1313. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1314. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1315. *rchip = chip;
  1316. return 0;
  1317. errout:
  1318. azx_free(chip);
  1319. return err;
  1320. }
  1321. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1322. {
  1323. struct snd_card *card;
  1324. struct azx *chip;
  1325. int err = 0;
  1326. card = snd_card_new(index, id, THIS_MODULE, 0);
  1327. if (NULL == card) {
  1328. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1329. return -ENOMEM;
  1330. }
  1331. if ((err = azx_create(card, pci, position_fix, pci_id->driver_data,
  1332. &chip)) < 0) {
  1333. snd_card_free(card);
  1334. return err;
  1335. }
  1336. card->private_data = chip;
  1337. /* create codec instances */
  1338. if ((err = azx_codec_create(chip, model)) < 0) {
  1339. snd_card_free(card);
  1340. return err;
  1341. }
  1342. /* create PCM streams */
  1343. if ((err = azx_pcm_create(chip)) < 0) {
  1344. snd_card_free(card);
  1345. return err;
  1346. }
  1347. /* create mixer controls */
  1348. if ((err = azx_mixer_create(chip)) < 0) {
  1349. snd_card_free(card);
  1350. return err;
  1351. }
  1352. snd_card_set_dev(card, &pci->dev);
  1353. if ((err = snd_card_register(card)) < 0) {
  1354. snd_card_free(card);
  1355. return err;
  1356. }
  1357. pci_set_drvdata(pci, card);
  1358. return err;
  1359. }
  1360. static void __devexit azx_remove(struct pci_dev *pci)
  1361. {
  1362. snd_card_free(pci_get_drvdata(pci));
  1363. pci_set_drvdata(pci, NULL);
  1364. }
  1365. /* PCI IDs */
  1366. static struct pci_device_id azx_ids[] = {
  1367. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1368. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1369. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1370. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1371. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1372. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1373. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1374. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1375. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1376. { 0, }
  1377. };
  1378. MODULE_DEVICE_TABLE(pci, azx_ids);
  1379. /* pci_driver definition */
  1380. static struct pci_driver driver = {
  1381. .name = "HDA Intel",
  1382. .id_table = azx_ids,
  1383. .probe = azx_probe,
  1384. .remove = __devexit_p(azx_remove),
  1385. #ifdef CONFIG_PM
  1386. .suspend = azx_suspend,
  1387. .resume = azx_resume,
  1388. #endif
  1389. };
  1390. static int __init alsa_card_azx_init(void)
  1391. {
  1392. return pci_register_driver(&driver);
  1393. }
  1394. static void __exit alsa_card_azx_exit(void)
  1395. {
  1396. pci_unregister_driver(&driver);
  1397. }
  1398. module_init(alsa_card_azx_init)
  1399. module_exit(alsa_card_azx_exit)