ethoc.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <net/ethoc.h>
  20. static int buffer_size = 0x8000; /* 32 KBytes */
  21. module_param(buffer_size, int, 0);
  22. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  23. /* register offsets */
  24. #define MODER 0x00
  25. #define INT_SOURCE 0x04
  26. #define INT_MASK 0x08
  27. #define IPGT 0x0c
  28. #define IPGR1 0x10
  29. #define IPGR2 0x14
  30. #define PACKETLEN 0x18
  31. #define COLLCONF 0x1c
  32. #define TX_BD_NUM 0x20
  33. #define CTRLMODER 0x24
  34. #define MIIMODER 0x28
  35. #define MIICOMMAND 0x2c
  36. #define MIIADDRESS 0x30
  37. #define MIITX_DATA 0x34
  38. #define MIIRX_DATA 0x38
  39. #define MIISTATUS 0x3c
  40. #define MAC_ADDR0 0x40
  41. #define MAC_ADDR1 0x44
  42. #define ETH_HASH0 0x48
  43. #define ETH_HASH1 0x4c
  44. #define ETH_TXCTRL 0x50
  45. /* mode register */
  46. #define MODER_RXEN (1 << 0) /* receive enable */
  47. #define MODER_TXEN (1 << 1) /* transmit enable */
  48. #define MODER_NOPRE (1 << 2) /* no preamble */
  49. #define MODER_BRO (1 << 3) /* broadcast address */
  50. #define MODER_IAM (1 << 4) /* individual address mode */
  51. #define MODER_PRO (1 << 5) /* promiscuous mode */
  52. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  53. #define MODER_LOOP (1 << 7) /* loopback */
  54. #define MODER_NBO (1 << 8) /* no back-off */
  55. #define MODER_EDE (1 << 9) /* excess defer enable */
  56. #define MODER_FULLD (1 << 10) /* full duplex */
  57. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  58. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  59. #define MODER_CRC (1 << 13) /* CRC enable */
  60. #define MODER_HUGE (1 << 14) /* huge packets enable */
  61. #define MODER_PAD (1 << 15) /* padding enabled */
  62. #define MODER_RSM (1 << 16) /* receive small packets */
  63. /* interrupt source and mask registers */
  64. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  65. #define INT_MASK_TXE (1 << 1) /* transmit error */
  66. #define INT_MASK_RXF (1 << 2) /* receive frame */
  67. #define INT_MASK_RXE (1 << 3) /* receive error */
  68. #define INT_MASK_BUSY (1 << 4)
  69. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  70. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  71. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  72. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  73. #define INT_MASK_ALL ( \
  74. INT_MASK_TXF | INT_MASK_TXE | \
  75. INT_MASK_RXF | INT_MASK_RXE | \
  76. INT_MASK_TXC | INT_MASK_RXC | \
  77. INT_MASK_BUSY \
  78. )
  79. /* packet length register */
  80. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  81. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  82. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  83. PACKETLEN_MAX(max))
  84. /* transmit buffer number register */
  85. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  86. /* control module mode register */
  87. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  88. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  89. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  90. /* MII mode register */
  91. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  92. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  93. /* MII command register */
  94. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  95. #define MIICOMMAND_READ (1 << 1) /* read status */
  96. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  97. /* MII address register */
  98. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  99. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  100. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  101. MIIADDRESS_RGAD(reg))
  102. /* MII transmit data register */
  103. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  104. /* MII receive data register */
  105. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  106. /* MII status register */
  107. #define MIISTATUS_LINKFAIL (1 << 0)
  108. #define MIISTATUS_BUSY (1 << 1)
  109. #define MIISTATUS_INVALID (1 << 2)
  110. /* TX buffer descriptor */
  111. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  112. #define TX_BD_DF (1 << 1) /* defer indication */
  113. #define TX_BD_LC (1 << 2) /* late collision */
  114. #define TX_BD_RL (1 << 3) /* retransmission limit */
  115. #define TX_BD_RETRY_MASK (0x00f0)
  116. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  117. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  118. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  119. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  120. #define TX_BD_WRAP (1 << 13)
  121. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  122. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  123. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  124. #define TX_BD_LEN_MASK (0xffff << 16)
  125. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  126. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  127. /* RX buffer descriptor */
  128. #define RX_BD_LC (1 << 0) /* late collision */
  129. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  130. #define RX_BD_SF (1 << 2) /* short frame */
  131. #define RX_BD_TL (1 << 3) /* too long */
  132. #define RX_BD_DN (1 << 4) /* dribble nibble */
  133. #define RX_BD_IS (1 << 5) /* invalid symbol */
  134. #define RX_BD_OR (1 << 6) /* receiver overrun */
  135. #define RX_BD_MISS (1 << 7)
  136. #define RX_BD_CF (1 << 8) /* control frame */
  137. #define RX_BD_WRAP (1 << 13)
  138. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  139. #define RX_BD_EMPTY (1 << 15)
  140. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  141. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  142. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  143. #define ETHOC_BUFSIZ 1536
  144. #define ETHOC_ZLEN 64
  145. #define ETHOC_BD_BASE 0x400
  146. #define ETHOC_TIMEOUT (HZ / 2)
  147. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  148. /**
  149. * struct ethoc - driver-private device structure
  150. * @iobase: pointer to I/O memory region
  151. * @membase: pointer to buffer memory region
  152. * @dma_alloc: dma allocated buffer size
  153. * @num_tx: number of send buffers
  154. * @cur_tx: last send buffer written
  155. * @dty_tx: last buffer actually sent
  156. * @num_rx: number of receive buffers
  157. * @cur_rx: current receive buffer
  158. * @netdev: pointer to network device structure
  159. * @napi: NAPI structure
  160. * @stats: network device statistics
  161. * @msg_enable: device state flags
  162. * @rx_lock: receive lock
  163. * @lock: device lock
  164. * @phy: attached PHY
  165. * @mdio: MDIO bus for PHY access
  166. * @phy_id: address of attached PHY
  167. */
  168. struct ethoc {
  169. void __iomem *iobase;
  170. void __iomem *membase;
  171. int dma_alloc;
  172. unsigned int num_tx;
  173. unsigned int cur_tx;
  174. unsigned int dty_tx;
  175. unsigned int num_rx;
  176. unsigned int cur_rx;
  177. struct net_device *netdev;
  178. struct napi_struct napi;
  179. struct net_device_stats stats;
  180. u32 msg_enable;
  181. spinlock_t rx_lock;
  182. spinlock_t lock;
  183. struct phy_device *phy;
  184. struct mii_bus *mdio;
  185. s8 phy_id;
  186. };
  187. /**
  188. * struct ethoc_bd - buffer descriptor
  189. * @stat: buffer statistics
  190. * @addr: physical memory address
  191. */
  192. struct ethoc_bd {
  193. u32 stat;
  194. u32 addr;
  195. };
  196. static u32 ethoc_read(struct ethoc *dev, loff_t offset)
  197. {
  198. return ioread32(dev->iobase + offset);
  199. }
  200. static void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  201. {
  202. iowrite32(data, dev->iobase + offset);
  203. }
  204. static void ethoc_read_bd(struct ethoc *dev, int index, struct ethoc_bd *bd)
  205. {
  206. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  207. bd->stat = ethoc_read(dev, offset + 0);
  208. bd->addr = ethoc_read(dev, offset + 4);
  209. }
  210. static void ethoc_write_bd(struct ethoc *dev, int index,
  211. const struct ethoc_bd *bd)
  212. {
  213. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  214. ethoc_write(dev, offset + 0, bd->stat);
  215. ethoc_write(dev, offset + 4, bd->addr);
  216. }
  217. static void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  218. {
  219. u32 imask = ethoc_read(dev, INT_MASK);
  220. imask |= mask;
  221. ethoc_write(dev, INT_MASK, imask);
  222. }
  223. static void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  224. {
  225. u32 imask = ethoc_read(dev, INT_MASK);
  226. imask &= ~mask;
  227. ethoc_write(dev, INT_MASK, imask);
  228. }
  229. static void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  230. {
  231. ethoc_write(dev, INT_SOURCE, mask);
  232. }
  233. static void ethoc_enable_rx_and_tx(struct ethoc *dev)
  234. {
  235. u32 mode = ethoc_read(dev, MODER);
  236. mode |= MODER_RXEN | MODER_TXEN;
  237. ethoc_write(dev, MODER, mode);
  238. }
  239. static void ethoc_disable_rx_and_tx(struct ethoc *dev)
  240. {
  241. u32 mode = ethoc_read(dev, MODER);
  242. mode &= ~(MODER_RXEN | MODER_TXEN);
  243. ethoc_write(dev, MODER, mode);
  244. }
  245. static int ethoc_init_ring(struct ethoc *dev)
  246. {
  247. struct ethoc_bd bd;
  248. int i;
  249. dev->cur_tx = 0;
  250. dev->dty_tx = 0;
  251. dev->cur_rx = 0;
  252. /* setup transmission buffers */
  253. bd.addr = virt_to_phys(dev->membase);
  254. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  255. for (i = 0; i < dev->num_tx; i++) {
  256. if (i == dev->num_tx - 1)
  257. bd.stat |= TX_BD_WRAP;
  258. ethoc_write_bd(dev, i, &bd);
  259. bd.addr += ETHOC_BUFSIZ;
  260. }
  261. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  262. for (i = 0; i < dev->num_rx; i++) {
  263. if (i == dev->num_rx - 1)
  264. bd.stat |= RX_BD_WRAP;
  265. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  266. bd.addr += ETHOC_BUFSIZ;
  267. }
  268. return 0;
  269. }
  270. static int ethoc_reset(struct ethoc *dev)
  271. {
  272. u32 mode;
  273. /* TODO: reset controller? */
  274. ethoc_disable_rx_and_tx(dev);
  275. /* TODO: setup registers */
  276. /* enable FCS generation and automatic padding */
  277. mode = ethoc_read(dev, MODER);
  278. mode |= MODER_CRC | MODER_PAD;
  279. ethoc_write(dev, MODER, mode);
  280. /* set full-duplex mode */
  281. mode = ethoc_read(dev, MODER);
  282. mode |= MODER_FULLD;
  283. ethoc_write(dev, MODER, mode);
  284. ethoc_write(dev, IPGT, 0x15);
  285. ethoc_ack_irq(dev, INT_MASK_ALL);
  286. ethoc_enable_irq(dev, INT_MASK_ALL);
  287. ethoc_enable_rx_and_tx(dev);
  288. return 0;
  289. }
  290. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  291. struct ethoc_bd *bd)
  292. {
  293. struct net_device *netdev = dev->netdev;
  294. unsigned int ret = 0;
  295. if (bd->stat & RX_BD_TL) {
  296. dev_err(&netdev->dev, "RX: frame too long\n");
  297. dev->stats.rx_length_errors++;
  298. ret++;
  299. }
  300. if (bd->stat & RX_BD_SF) {
  301. dev_err(&netdev->dev, "RX: frame too short\n");
  302. dev->stats.rx_length_errors++;
  303. ret++;
  304. }
  305. if (bd->stat & RX_BD_DN) {
  306. dev_err(&netdev->dev, "RX: dribble nibble\n");
  307. dev->stats.rx_frame_errors++;
  308. }
  309. if (bd->stat & RX_BD_CRC) {
  310. dev_err(&netdev->dev, "RX: wrong CRC\n");
  311. dev->stats.rx_crc_errors++;
  312. ret++;
  313. }
  314. if (bd->stat & RX_BD_OR) {
  315. dev_err(&netdev->dev, "RX: overrun\n");
  316. dev->stats.rx_over_errors++;
  317. ret++;
  318. }
  319. if (bd->stat & RX_BD_MISS)
  320. dev->stats.rx_missed_errors++;
  321. if (bd->stat & RX_BD_LC) {
  322. dev_err(&netdev->dev, "RX: late collision\n");
  323. dev->stats.collisions++;
  324. ret++;
  325. }
  326. return ret;
  327. }
  328. static int ethoc_rx(struct net_device *dev, int limit)
  329. {
  330. struct ethoc *priv = netdev_priv(dev);
  331. int count;
  332. for (count = 0; count < limit; ++count) {
  333. unsigned int entry;
  334. struct ethoc_bd bd;
  335. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  336. ethoc_read_bd(priv, entry, &bd);
  337. if (bd.stat & RX_BD_EMPTY)
  338. break;
  339. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  340. int size = bd.stat >> 16;
  341. struct sk_buff *skb;
  342. size -= 4; /* strip the CRC */
  343. skb = netdev_alloc_skb_ip_align(dev, size);
  344. if (likely(skb)) {
  345. void *src = phys_to_virt(bd.addr);
  346. memcpy_fromio(skb_put(skb, size), src, size);
  347. skb->protocol = eth_type_trans(skb, dev);
  348. priv->stats.rx_packets++;
  349. priv->stats.rx_bytes += size;
  350. netif_receive_skb(skb);
  351. } else {
  352. if (net_ratelimit())
  353. dev_warn(&dev->dev, "low on memory - "
  354. "packet dropped\n");
  355. priv->stats.rx_dropped++;
  356. break;
  357. }
  358. }
  359. /* clear the buffer descriptor so it can be reused */
  360. bd.stat &= ~RX_BD_STATS;
  361. bd.stat |= RX_BD_EMPTY;
  362. ethoc_write_bd(priv, entry, &bd);
  363. priv->cur_rx++;
  364. }
  365. return count;
  366. }
  367. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  368. {
  369. struct net_device *netdev = dev->netdev;
  370. if (bd->stat & TX_BD_LC) {
  371. dev_err(&netdev->dev, "TX: late collision\n");
  372. dev->stats.tx_window_errors++;
  373. }
  374. if (bd->stat & TX_BD_RL) {
  375. dev_err(&netdev->dev, "TX: retransmit limit\n");
  376. dev->stats.tx_aborted_errors++;
  377. }
  378. if (bd->stat & TX_BD_UR) {
  379. dev_err(&netdev->dev, "TX: underrun\n");
  380. dev->stats.tx_fifo_errors++;
  381. }
  382. if (bd->stat & TX_BD_CS) {
  383. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  384. dev->stats.tx_carrier_errors++;
  385. }
  386. if (bd->stat & TX_BD_STATS)
  387. dev->stats.tx_errors++;
  388. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  389. dev->stats.tx_bytes += bd->stat >> 16;
  390. dev->stats.tx_packets++;
  391. return 0;
  392. }
  393. static void ethoc_tx(struct net_device *dev)
  394. {
  395. struct ethoc *priv = netdev_priv(dev);
  396. spin_lock(&priv->lock);
  397. while (priv->dty_tx != priv->cur_tx) {
  398. unsigned int entry = priv->dty_tx % priv->num_tx;
  399. struct ethoc_bd bd;
  400. ethoc_read_bd(priv, entry, &bd);
  401. if (bd.stat & TX_BD_READY)
  402. break;
  403. entry = (++priv->dty_tx) % priv->num_tx;
  404. (void)ethoc_update_tx_stats(priv, &bd);
  405. }
  406. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  407. netif_wake_queue(dev);
  408. ethoc_ack_irq(priv, INT_MASK_TX);
  409. spin_unlock(&priv->lock);
  410. }
  411. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  412. {
  413. struct net_device *dev = (struct net_device *)dev_id;
  414. struct ethoc *priv = netdev_priv(dev);
  415. u32 pending;
  416. ethoc_disable_irq(priv, INT_MASK_ALL);
  417. pending = ethoc_read(priv, INT_SOURCE);
  418. if (unlikely(pending == 0)) {
  419. ethoc_enable_irq(priv, INT_MASK_ALL);
  420. return IRQ_NONE;
  421. }
  422. ethoc_ack_irq(priv, INT_MASK_ALL);
  423. if (pending & INT_MASK_BUSY) {
  424. dev_err(&dev->dev, "packet dropped\n");
  425. priv->stats.rx_dropped++;
  426. }
  427. if (pending & INT_MASK_RX) {
  428. if (napi_schedule_prep(&priv->napi))
  429. __napi_schedule(&priv->napi);
  430. } else {
  431. ethoc_enable_irq(priv, INT_MASK_RX);
  432. }
  433. if (pending & INT_MASK_TX)
  434. ethoc_tx(dev);
  435. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  436. return IRQ_HANDLED;
  437. }
  438. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  439. {
  440. struct ethoc *priv = netdev_priv(dev);
  441. u8 *mac = (u8 *)addr;
  442. u32 reg;
  443. reg = ethoc_read(priv, MAC_ADDR0);
  444. mac[2] = (reg >> 24) & 0xff;
  445. mac[3] = (reg >> 16) & 0xff;
  446. mac[4] = (reg >> 8) & 0xff;
  447. mac[5] = (reg >> 0) & 0xff;
  448. reg = ethoc_read(priv, MAC_ADDR1);
  449. mac[0] = (reg >> 8) & 0xff;
  450. mac[1] = (reg >> 0) & 0xff;
  451. return 0;
  452. }
  453. static int ethoc_poll(struct napi_struct *napi, int budget)
  454. {
  455. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  456. int work_done = 0;
  457. work_done = ethoc_rx(priv->netdev, budget);
  458. if (work_done < budget) {
  459. ethoc_enable_irq(priv, INT_MASK_RX);
  460. napi_complete(napi);
  461. }
  462. return work_done;
  463. }
  464. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  465. {
  466. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  467. struct ethoc *priv = bus->priv;
  468. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  469. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  470. while (time_before(jiffies, timeout)) {
  471. u32 status = ethoc_read(priv, MIISTATUS);
  472. if (!(status & MIISTATUS_BUSY)) {
  473. u32 data = ethoc_read(priv, MIIRX_DATA);
  474. /* reset MII command register */
  475. ethoc_write(priv, MIICOMMAND, 0);
  476. return data;
  477. }
  478. schedule();
  479. }
  480. return -EBUSY;
  481. }
  482. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  483. {
  484. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  485. struct ethoc *priv = bus->priv;
  486. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  487. ethoc_write(priv, MIITX_DATA, val);
  488. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  489. while (time_before(jiffies, timeout)) {
  490. u32 stat = ethoc_read(priv, MIISTATUS);
  491. if (!(stat & MIISTATUS_BUSY))
  492. return 0;
  493. schedule();
  494. }
  495. return -EBUSY;
  496. }
  497. static int ethoc_mdio_reset(struct mii_bus *bus)
  498. {
  499. return 0;
  500. }
  501. static void ethoc_mdio_poll(struct net_device *dev)
  502. {
  503. }
  504. static int ethoc_mdio_probe(struct net_device *dev)
  505. {
  506. struct ethoc *priv = netdev_priv(dev);
  507. struct phy_device *phy;
  508. int i;
  509. for (i = 0; i < PHY_MAX_ADDR; i++) {
  510. phy = priv->mdio->phy_map[i];
  511. if (phy) {
  512. if (priv->phy_id != -1) {
  513. /* attach to specified PHY */
  514. if (priv->phy_id == phy->addr)
  515. break;
  516. } else {
  517. /* autoselect PHY if none was specified */
  518. if (phy->addr != 0)
  519. break;
  520. }
  521. }
  522. }
  523. if (!phy) {
  524. dev_err(&dev->dev, "no PHY found\n");
  525. return -ENXIO;
  526. }
  527. phy = phy_connect(dev, dev_name(&phy->dev), &ethoc_mdio_poll, 0,
  528. PHY_INTERFACE_MODE_GMII);
  529. if (IS_ERR(phy)) {
  530. dev_err(&dev->dev, "could not attach to PHY\n");
  531. return PTR_ERR(phy);
  532. }
  533. priv->phy = phy;
  534. return 0;
  535. }
  536. static int ethoc_open(struct net_device *dev)
  537. {
  538. struct ethoc *priv = netdev_priv(dev);
  539. unsigned int min_tx = 2;
  540. unsigned int num_bd;
  541. int ret;
  542. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  543. dev->name, dev);
  544. if (ret)
  545. return ret;
  546. /* calculate the number of TX/RX buffers, maximum 128 supported */
  547. num_bd = min_t(unsigned int,
  548. 128, (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ);
  549. priv->num_tx = max(min_tx, num_bd / 4);
  550. priv->num_rx = num_bd - priv->num_tx;
  551. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  552. ethoc_init_ring(priv);
  553. ethoc_reset(priv);
  554. if (netif_queue_stopped(dev)) {
  555. dev_dbg(&dev->dev, " resuming queue\n");
  556. netif_wake_queue(dev);
  557. } else {
  558. dev_dbg(&dev->dev, " starting queue\n");
  559. netif_start_queue(dev);
  560. }
  561. phy_start(priv->phy);
  562. napi_enable(&priv->napi);
  563. if (netif_msg_ifup(priv)) {
  564. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  565. dev->base_addr, dev->mem_start, dev->mem_end);
  566. }
  567. return 0;
  568. }
  569. static int ethoc_stop(struct net_device *dev)
  570. {
  571. struct ethoc *priv = netdev_priv(dev);
  572. napi_disable(&priv->napi);
  573. if (priv->phy)
  574. phy_stop(priv->phy);
  575. ethoc_disable_rx_and_tx(priv);
  576. free_irq(dev->irq, dev);
  577. if (!netif_queue_stopped(dev))
  578. netif_stop_queue(dev);
  579. return 0;
  580. }
  581. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  582. {
  583. struct ethoc *priv = netdev_priv(dev);
  584. struct mii_ioctl_data *mdio = if_mii(ifr);
  585. struct phy_device *phy = NULL;
  586. if (!netif_running(dev))
  587. return -EINVAL;
  588. if (cmd != SIOCGMIIPHY) {
  589. if (mdio->phy_id >= PHY_MAX_ADDR)
  590. return -ERANGE;
  591. phy = priv->mdio->phy_map[mdio->phy_id];
  592. if (!phy)
  593. return -ENODEV;
  594. } else {
  595. phy = priv->phy;
  596. }
  597. return phy_mii_ioctl(phy, mdio, cmd);
  598. }
  599. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  600. {
  601. return -ENOSYS;
  602. }
  603. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  604. {
  605. struct ethoc *priv = netdev_priv(dev);
  606. u8 *mac = (u8 *)addr;
  607. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  608. (mac[4] << 8) | (mac[5] << 0));
  609. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  610. return 0;
  611. }
  612. static void ethoc_set_multicast_list(struct net_device *dev)
  613. {
  614. struct ethoc *priv = netdev_priv(dev);
  615. u32 mode = ethoc_read(priv, MODER);
  616. struct dev_mc_list *mc = NULL;
  617. u32 hash[2] = { 0, 0 };
  618. /* set loopback mode if requested */
  619. if (dev->flags & IFF_LOOPBACK)
  620. mode |= MODER_LOOP;
  621. else
  622. mode &= ~MODER_LOOP;
  623. /* receive broadcast frames if requested */
  624. if (dev->flags & IFF_BROADCAST)
  625. mode &= ~MODER_BRO;
  626. else
  627. mode |= MODER_BRO;
  628. /* enable promiscuous mode if requested */
  629. if (dev->flags & IFF_PROMISC)
  630. mode |= MODER_PRO;
  631. else
  632. mode &= ~MODER_PRO;
  633. ethoc_write(priv, MODER, mode);
  634. /* receive multicast frames */
  635. if (dev->flags & IFF_ALLMULTI) {
  636. hash[0] = 0xffffffff;
  637. hash[1] = 0xffffffff;
  638. } else {
  639. for (mc = dev->mc_list; mc; mc = mc->next) {
  640. u32 crc = ether_crc(mc->dmi_addrlen, mc->dmi_addr);
  641. int bit = (crc >> 26) & 0x3f;
  642. hash[bit >> 5] |= 1 << (bit & 0x1f);
  643. }
  644. }
  645. ethoc_write(priv, ETH_HASH0, hash[0]);
  646. ethoc_write(priv, ETH_HASH1, hash[1]);
  647. }
  648. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  649. {
  650. return -ENOSYS;
  651. }
  652. static void ethoc_tx_timeout(struct net_device *dev)
  653. {
  654. struct ethoc *priv = netdev_priv(dev);
  655. u32 pending = ethoc_read(priv, INT_SOURCE);
  656. if (likely(pending))
  657. ethoc_interrupt(dev->irq, dev);
  658. }
  659. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  660. {
  661. struct ethoc *priv = netdev_priv(dev);
  662. return &priv->stats;
  663. }
  664. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  665. {
  666. struct ethoc *priv = netdev_priv(dev);
  667. struct ethoc_bd bd;
  668. unsigned int entry;
  669. void *dest;
  670. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  671. priv->stats.tx_errors++;
  672. goto out;
  673. }
  674. entry = priv->cur_tx % priv->num_tx;
  675. spin_lock_irq(&priv->lock);
  676. priv->cur_tx++;
  677. ethoc_read_bd(priv, entry, &bd);
  678. if (unlikely(skb->len < ETHOC_ZLEN))
  679. bd.stat |= TX_BD_PAD;
  680. else
  681. bd.stat &= ~TX_BD_PAD;
  682. dest = phys_to_virt(bd.addr);
  683. memcpy_toio(dest, skb->data, skb->len);
  684. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  685. bd.stat |= TX_BD_LEN(skb->len);
  686. ethoc_write_bd(priv, entry, &bd);
  687. bd.stat |= TX_BD_READY;
  688. ethoc_write_bd(priv, entry, &bd);
  689. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  690. dev_dbg(&dev->dev, "stopping queue\n");
  691. netif_stop_queue(dev);
  692. }
  693. dev->trans_start = jiffies;
  694. spin_unlock_irq(&priv->lock);
  695. out:
  696. dev_kfree_skb(skb);
  697. return NETDEV_TX_OK;
  698. }
  699. static const struct net_device_ops ethoc_netdev_ops = {
  700. .ndo_open = ethoc_open,
  701. .ndo_stop = ethoc_stop,
  702. .ndo_do_ioctl = ethoc_ioctl,
  703. .ndo_set_config = ethoc_config,
  704. .ndo_set_mac_address = ethoc_set_mac_address,
  705. .ndo_set_multicast_list = ethoc_set_multicast_list,
  706. .ndo_change_mtu = ethoc_change_mtu,
  707. .ndo_tx_timeout = ethoc_tx_timeout,
  708. .ndo_get_stats = ethoc_stats,
  709. .ndo_start_xmit = ethoc_start_xmit,
  710. };
  711. /**
  712. * ethoc_probe() - initialize OpenCores ethernet MAC
  713. * pdev: platform device
  714. */
  715. static int ethoc_probe(struct platform_device *pdev)
  716. {
  717. struct net_device *netdev = NULL;
  718. struct resource *res = NULL;
  719. struct resource *mmio = NULL;
  720. struct resource *mem = NULL;
  721. struct ethoc *priv = NULL;
  722. unsigned int phy;
  723. int ret = 0;
  724. /* allocate networking device */
  725. netdev = alloc_etherdev(sizeof(struct ethoc));
  726. if (!netdev) {
  727. dev_err(&pdev->dev, "cannot allocate network device\n");
  728. ret = -ENOMEM;
  729. goto out;
  730. }
  731. SET_NETDEV_DEV(netdev, &pdev->dev);
  732. platform_set_drvdata(pdev, netdev);
  733. /* obtain I/O memory space */
  734. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  735. if (!res) {
  736. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  737. ret = -ENXIO;
  738. goto free;
  739. }
  740. mmio = devm_request_mem_region(&pdev->dev, res->start,
  741. res->end - res->start + 1, res->name);
  742. if (!mmio) {
  743. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  744. ret = -ENXIO;
  745. goto free;
  746. }
  747. netdev->base_addr = mmio->start;
  748. /* obtain buffer memory space */
  749. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  750. if (res) {
  751. mem = devm_request_mem_region(&pdev->dev, res->start,
  752. res->end - res->start + 1, res->name);
  753. if (!mem) {
  754. dev_err(&pdev->dev, "cannot request memory space\n");
  755. ret = -ENXIO;
  756. goto free;
  757. }
  758. netdev->mem_start = mem->start;
  759. netdev->mem_end = mem->end;
  760. }
  761. /* obtain device IRQ number */
  762. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  763. if (!res) {
  764. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  765. ret = -ENXIO;
  766. goto free;
  767. }
  768. netdev->irq = res->start;
  769. /* setup driver-private data */
  770. priv = netdev_priv(netdev);
  771. priv->netdev = netdev;
  772. priv->dma_alloc = 0;
  773. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  774. mmio->end - mmio->start + 1);
  775. if (!priv->iobase) {
  776. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  777. ret = -ENXIO;
  778. goto error;
  779. }
  780. if (netdev->mem_end) {
  781. priv->membase = devm_ioremap_nocache(&pdev->dev,
  782. netdev->mem_start, mem->end - mem->start + 1);
  783. if (!priv->membase) {
  784. dev_err(&pdev->dev, "cannot remap memory space\n");
  785. ret = -ENXIO;
  786. goto error;
  787. }
  788. } else {
  789. /* Allocate buffer memory */
  790. priv->membase = dma_alloc_coherent(NULL,
  791. buffer_size, (void *)&netdev->mem_start,
  792. GFP_KERNEL);
  793. if (!priv->membase) {
  794. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  795. buffer_size);
  796. ret = -ENOMEM;
  797. goto error;
  798. }
  799. netdev->mem_end = netdev->mem_start + buffer_size;
  800. priv->dma_alloc = buffer_size;
  801. }
  802. /* Allow the platform setup code to pass in a MAC address. */
  803. if (pdev->dev.platform_data) {
  804. struct ethoc_platform_data *pdata =
  805. (struct ethoc_platform_data *)pdev->dev.platform_data;
  806. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  807. priv->phy_id = pdata->phy_id;
  808. }
  809. /* Check that the given MAC address is valid. If it isn't, read the
  810. * current MAC from the controller. */
  811. if (!is_valid_ether_addr(netdev->dev_addr))
  812. ethoc_get_mac_address(netdev, netdev->dev_addr);
  813. /* Check the MAC again for validity, if it still isn't choose and
  814. * program a random one. */
  815. if (!is_valid_ether_addr(netdev->dev_addr))
  816. random_ether_addr(netdev->dev_addr);
  817. ethoc_set_mac_address(netdev, netdev->dev_addr);
  818. /* register MII bus */
  819. priv->mdio = mdiobus_alloc();
  820. if (!priv->mdio) {
  821. ret = -ENOMEM;
  822. goto free;
  823. }
  824. priv->mdio->name = "ethoc-mdio";
  825. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  826. priv->mdio->name, pdev->id);
  827. priv->mdio->read = ethoc_mdio_read;
  828. priv->mdio->write = ethoc_mdio_write;
  829. priv->mdio->reset = ethoc_mdio_reset;
  830. priv->mdio->priv = priv;
  831. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  832. if (!priv->mdio->irq) {
  833. ret = -ENOMEM;
  834. goto free_mdio;
  835. }
  836. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  837. priv->mdio->irq[phy] = PHY_POLL;
  838. ret = mdiobus_register(priv->mdio);
  839. if (ret) {
  840. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  841. goto free_mdio;
  842. }
  843. ret = ethoc_mdio_probe(netdev);
  844. if (ret) {
  845. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  846. goto error;
  847. }
  848. ether_setup(netdev);
  849. /* setup the net_device structure */
  850. netdev->netdev_ops = &ethoc_netdev_ops;
  851. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  852. netdev->features |= 0;
  853. /* setup NAPI */
  854. memset(&priv->napi, 0, sizeof(priv->napi));
  855. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  856. spin_lock_init(&priv->rx_lock);
  857. spin_lock_init(&priv->lock);
  858. ret = register_netdev(netdev);
  859. if (ret < 0) {
  860. dev_err(&netdev->dev, "failed to register interface\n");
  861. goto error;
  862. }
  863. goto out;
  864. error:
  865. mdiobus_unregister(priv->mdio);
  866. free_mdio:
  867. kfree(priv->mdio->irq);
  868. mdiobus_free(priv->mdio);
  869. free:
  870. if (priv->dma_alloc)
  871. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  872. netdev->mem_start);
  873. free_netdev(netdev);
  874. out:
  875. return ret;
  876. }
  877. /**
  878. * ethoc_remove() - shutdown OpenCores ethernet MAC
  879. * @pdev: platform device
  880. */
  881. static int ethoc_remove(struct platform_device *pdev)
  882. {
  883. struct net_device *netdev = platform_get_drvdata(pdev);
  884. struct ethoc *priv = netdev_priv(netdev);
  885. platform_set_drvdata(pdev, NULL);
  886. if (netdev) {
  887. phy_disconnect(priv->phy);
  888. priv->phy = NULL;
  889. if (priv->mdio) {
  890. mdiobus_unregister(priv->mdio);
  891. kfree(priv->mdio->irq);
  892. mdiobus_free(priv->mdio);
  893. }
  894. if (priv->dma_alloc)
  895. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  896. netdev->mem_start);
  897. unregister_netdev(netdev);
  898. free_netdev(netdev);
  899. }
  900. return 0;
  901. }
  902. #ifdef CONFIG_PM
  903. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  904. {
  905. return -ENOSYS;
  906. }
  907. static int ethoc_resume(struct platform_device *pdev)
  908. {
  909. return -ENOSYS;
  910. }
  911. #else
  912. # define ethoc_suspend NULL
  913. # define ethoc_resume NULL
  914. #endif
  915. static struct platform_driver ethoc_driver = {
  916. .probe = ethoc_probe,
  917. .remove = ethoc_remove,
  918. .suspend = ethoc_suspend,
  919. .resume = ethoc_resume,
  920. .driver = {
  921. .name = "ethoc",
  922. },
  923. };
  924. static int __init ethoc_init(void)
  925. {
  926. return platform_driver_register(&ethoc_driver);
  927. }
  928. static void __exit ethoc_exit(void)
  929. {
  930. platform_driver_unregister(&ethoc_driver);
  931. }
  932. module_init(ethoc_init);
  933. module_exit(ethoc_exit);
  934. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  935. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  936. MODULE_LICENSE("GPL v2");