pci-gart_64.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /*
  2. * Dynamic DMA mapping support for AMD Hammer.
  3. *
  4. * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
  5. * This allows to use PCI devices that only support 32bit addresses on systems
  6. * with more than 4GB.
  7. *
  8. * See Documentation/DMA-mapping.txt for the interface specification.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. * Subject to the GNU General Public License v2 only.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/ctype.h>
  15. #include <linux/agp_backend.h>
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/string.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/pci.h>
  21. #include <linux/module.h>
  22. #include <linux/topology.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/bitops.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/iommu-helper.h>
  28. #include <linux/sysdev.h>
  29. #include <asm/atomic.h>
  30. #include <asm/io.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/proto.h>
  34. #include <asm/iommu.h>
  35. #include <asm/gart.h>
  36. #include <asm/cacheflush.h>
  37. #include <asm/swiotlb.h>
  38. #include <asm/dma.h>
  39. #include <asm/k8.h>
  40. static unsigned long iommu_bus_base; /* GART remapping area (physical) */
  41. static unsigned long iommu_size; /* size of remapping area bytes */
  42. static unsigned long iommu_pages; /* .. and in pages */
  43. static u32 *iommu_gatt_base; /* Remapping table */
  44. /*
  45. * If this is disabled the IOMMU will use an optimized flushing strategy
  46. * of only flushing when an mapping is reused. With it true the GART is
  47. * flushed for every mapping. Problem is that doing the lazy flush seems
  48. * to trigger bugs with some popular PCI cards, in particular 3ware (but
  49. * has been also also seen with Qlogic at least).
  50. */
  51. int iommu_fullflush = 1;
  52. /* Allocation bitmap for the remapping area: */
  53. static DEFINE_SPINLOCK(iommu_bitmap_lock);
  54. /* Guarded by iommu_bitmap_lock: */
  55. static unsigned long *iommu_gart_bitmap;
  56. static u32 gart_unmapped_entry;
  57. #define GPTE_VALID 1
  58. #define GPTE_COHERENT 2
  59. #define GPTE_ENCODE(x) \
  60. (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
  61. #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
  62. #define EMERGENCY_PAGES 32 /* = 128KB */
  63. #ifdef CONFIG_AGP
  64. #define AGPEXTERN extern
  65. #else
  66. #define AGPEXTERN
  67. #endif
  68. /* backdoor interface to AGP driver */
  69. AGPEXTERN int agp_memory_reserved;
  70. AGPEXTERN __u32 *agp_gatt_table;
  71. static unsigned long next_bit; /* protected by iommu_bitmap_lock */
  72. static int need_flush; /* global flush state. set for each gart wrap */
  73. static unsigned long alloc_iommu(struct device *dev, int size,
  74. unsigned long align_mask)
  75. {
  76. unsigned long offset, flags;
  77. unsigned long boundary_size;
  78. unsigned long base_index;
  79. base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
  80. PAGE_SIZE) >> PAGE_SHIFT;
  81. boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
  82. PAGE_SIZE) >> PAGE_SHIFT;
  83. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  84. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
  85. size, base_index, boundary_size, align_mask);
  86. if (offset == -1) {
  87. need_flush = 1;
  88. offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
  89. size, base_index, boundary_size,
  90. align_mask);
  91. }
  92. if (offset != -1) {
  93. next_bit = offset+size;
  94. if (next_bit >= iommu_pages) {
  95. next_bit = 0;
  96. need_flush = 1;
  97. }
  98. }
  99. if (iommu_fullflush)
  100. need_flush = 1;
  101. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  102. return offset;
  103. }
  104. static void free_iommu(unsigned long offset, int size)
  105. {
  106. unsigned long flags;
  107. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  108. iommu_area_free(iommu_gart_bitmap, offset, size);
  109. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  110. }
  111. /*
  112. * Use global flush state to avoid races with multiple flushers.
  113. */
  114. static void flush_gart(void)
  115. {
  116. unsigned long flags;
  117. spin_lock_irqsave(&iommu_bitmap_lock, flags);
  118. if (need_flush) {
  119. k8_flush_garts();
  120. need_flush = 0;
  121. }
  122. spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
  123. }
  124. #ifdef CONFIG_IOMMU_LEAK
  125. #define SET_LEAK(x) \
  126. do { \
  127. if (iommu_leak_tab) \
  128. iommu_leak_tab[x] = __builtin_return_address(0);\
  129. } while (0)
  130. #define CLEAR_LEAK(x) \
  131. do { \
  132. if (iommu_leak_tab) \
  133. iommu_leak_tab[x] = NULL; \
  134. } while (0)
  135. /* Debugging aid for drivers that don't free their IOMMU tables */
  136. static void **iommu_leak_tab;
  137. static int leak_trace;
  138. static int iommu_leak_pages = 20;
  139. static void dump_leak(void)
  140. {
  141. int i;
  142. static int dump;
  143. if (dump || !iommu_leak_tab)
  144. return;
  145. dump = 1;
  146. show_stack(NULL, NULL);
  147. /* Very crude. dump some from the end of the table too */
  148. printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
  149. iommu_leak_pages);
  150. for (i = 0; i < iommu_leak_pages; i += 2) {
  151. printk(KERN_DEBUG "%lu: ", iommu_pages-i);
  152. printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
  153. printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
  154. }
  155. printk(KERN_DEBUG "\n");
  156. }
  157. #else
  158. # define SET_LEAK(x)
  159. # define CLEAR_LEAK(x)
  160. #endif
  161. static void iommu_full(struct device *dev, size_t size, int dir)
  162. {
  163. /*
  164. * Ran out of IOMMU space for this operation. This is very bad.
  165. * Unfortunately the drivers cannot handle this operation properly.
  166. * Return some non mapped prereserved space in the aperture and
  167. * let the Northbridge deal with it. This will result in garbage
  168. * in the IO operation. When the size exceeds the prereserved space
  169. * memory corruption will occur or random memory will be DMAed
  170. * out. Hopefully no network devices use single mappings that big.
  171. */
  172. dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
  173. if (size > PAGE_SIZE*EMERGENCY_PAGES) {
  174. if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  175. panic("PCI-DMA: Memory would be corrupted\n");
  176. if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
  177. panic(KERN_ERR
  178. "PCI-DMA: Random memory would be DMAed\n");
  179. }
  180. #ifdef CONFIG_IOMMU_LEAK
  181. dump_leak();
  182. #endif
  183. }
  184. static inline int
  185. need_iommu(struct device *dev, unsigned long addr, size_t size)
  186. {
  187. u64 mask = *dev->dma_mask;
  188. int high = addr + size > mask;
  189. int mmu = high;
  190. if (force_iommu)
  191. mmu = 1;
  192. return mmu;
  193. }
  194. static inline int
  195. nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
  196. {
  197. u64 mask = *dev->dma_mask;
  198. int high = addr + size > mask;
  199. int mmu = high;
  200. return mmu;
  201. }
  202. /* Map a single continuous physical area into the IOMMU.
  203. * Caller needs to check if the iommu is needed and flush.
  204. */
  205. static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
  206. size_t size, int dir, unsigned long align_mask)
  207. {
  208. unsigned long npages = iommu_num_pages(phys_mem, size);
  209. unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
  210. int i;
  211. if (iommu_page == -1) {
  212. if (!nonforced_iommu(dev, phys_mem, size))
  213. return phys_mem;
  214. if (panic_on_overflow)
  215. panic("dma_map_area overflow %lu bytes\n", size);
  216. iommu_full(dev, size, dir);
  217. return bad_dma_address;
  218. }
  219. for (i = 0; i < npages; i++) {
  220. iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
  221. SET_LEAK(iommu_page + i);
  222. phys_mem += PAGE_SIZE;
  223. }
  224. return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
  225. }
  226. /* Map a single area into the IOMMU */
  227. static dma_addr_t
  228. gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
  229. {
  230. unsigned long bus;
  231. if (!dev)
  232. dev = &x86_dma_fallback_dev;
  233. if (!need_iommu(dev, paddr, size))
  234. return paddr;
  235. bus = dma_map_area(dev, paddr, size, dir, 0);
  236. flush_gart();
  237. return bus;
  238. }
  239. /*
  240. * Free a DMA mapping.
  241. */
  242. static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
  243. size_t size, int direction)
  244. {
  245. unsigned long iommu_page;
  246. int npages;
  247. int i;
  248. if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
  249. dma_addr >= iommu_bus_base + iommu_size)
  250. return;
  251. iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
  252. npages = iommu_num_pages(dma_addr, size);
  253. for (i = 0; i < npages; i++) {
  254. iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
  255. CLEAR_LEAK(iommu_page + i);
  256. }
  257. free_iommu(iommu_page, npages);
  258. }
  259. /*
  260. * Wrapper for pci_unmap_single working with scatterlists.
  261. */
  262. static void
  263. gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
  264. {
  265. struct scatterlist *s;
  266. int i;
  267. for_each_sg(sg, s, nents, i) {
  268. if (!s->dma_length || !s->length)
  269. break;
  270. gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
  271. }
  272. }
  273. /* Fallback for dma_map_sg in case of overflow */
  274. static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
  275. int nents, int dir)
  276. {
  277. struct scatterlist *s;
  278. int i;
  279. #ifdef CONFIG_IOMMU_DEBUG
  280. printk(KERN_DEBUG "dma_map_sg overflow\n");
  281. #endif
  282. for_each_sg(sg, s, nents, i) {
  283. unsigned long addr = sg_phys(s);
  284. if (nonforced_iommu(dev, addr, s->length)) {
  285. addr = dma_map_area(dev, addr, s->length, dir, 0);
  286. if (addr == bad_dma_address) {
  287. if (i > 0)
  288. gart_unmap_sg(dev, sg, i, dir);
  289. nents = 0;
  290. sg[0].dma_length = 0;
  291. break;
  292. }
  293. }
  294. s->dma_address = addr;
  295. s->dma_length = s->length;
  296. }
  297. flush_gart();
  298. return nents;
  299. }
  300. /* Map multiple scatterlist entries continuous into the first. */
  301. static int __dma_map_cont(struct device *dev, struct scatterlist *start,
  302. int nelems, struct scatterlist *sout,
  303. unsigned long pages)
  304. {
  305. unsigned long iommu_start = alloc_iommu(dev, pages, 0);
  306. unsigned long iommu_page = iommu_start;
  307. struct scatterlist *s;
  308. int i;
  309. if (iommu_start == -1)
  310. return -1;
  311. for_each_sg(start, s, nelems, i) {
  312. unsigned long pages, addr;
  313. unsigned long phys_addr = s->dma_address;
  314. BUG_ON(s != start && s->offset);
  315. if (s == start) {
  316. sout->dma_address = iommu_bus_base;
  317. sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
  318. sout->dma_length = s->length;
  319. } else {
  320. sout->dma_length += s->length;
  321. }
  322. addr = phys_addr;
  323. pages = iommu_num_pages(s->offset, s->length);
  324. while (pages--) {
  325. iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
  326. SET_LEAK(iommu_page);
  327. addr += PAGE_SIZE;
  328. iommu_page++;
  329. }
  330. }
  331. BUG_ON(iommu_page - iommu_start != pages);
  332. return 0;
  333. }
  334. static inline int
  335. dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
  336. struct scatterlist *sout, unsigned long pages, int need)
  337. {
  338. if (!need) {
  339. BUG_ON(nelems != 1);
  340. sout->dma_address = start->dma_address;
  341. sout->dma_length = start->length;
  342. return 0;
  343. }
  344. return __dma_map_cont(dev, start, nelems, sout, pages);
  345. }
  346. /*
  347. * DMA map all entries in a scatterlist.
  348. * Merge chunks that have page aligned sizes into a continuous mapping.
  349. */
  350. static int
  351. gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
  352. {
  353. struct scatterlist *s, *ps, *start_sg, *sgmap;
  354. int need = 0, nextneed, i, out, start;
  355. unsigned long pages = 0;
  356. unsigned int seg_size;
  357. unsigned int max_seg_size;
  358. if (nents == 0)
  359. return 0;
  360. if (!dev)
  361. dev = &x86_dma_fallback_dev;
  362. out = 0;
  363. start = 0;
  364. start_sg = sgmap = sg;
  365. seg_size = 0;
  366. max_seg_size = dma_get_max_seg_size(dev);
  367. ps = NULL; /* shut up gcc */
  368. for_each_sg(sg, s, nents, i) {
  369. dma_addr_t addr = sg_phys(s);
  370. s->dma_address = addr;
  371. BUG_ON(s->length == 0);
  372. nextneed = need_iommu(dev, addr, s->length);
  373. /* Handle the previous not yet processed entries */
  374. if (i > start) {
  375. /*
  376. * Can only merge when the last chunk ends on a
  377. * page boundary and the new one doesn't have an
  378. * offset.
  379. */
  380. if (!iommu_merge || !nextneed || !need || s->offset ||
  381. (s->length + seg_size > max_seg_size) ||
  382. (ps->offset + ps->length) % PAGE_SIZE) {
  383. if (dma_map_cont(dev, start_sg, i - start,
  384. sgmap, pages, need) < 0)
  385. goto error;
  386. out++;
  387. seg_size = 0;
  388. sgmap = sg_next(sgmap);
  389. pages = 0;
  390. start = i;
  391. start_sg = s;
  392. }
  393. }
  394. seg_size += s->length;
  395. need = nextneed;
  396. pages += iommu_num_pages(s->offset, s->length);
  397. ps = s;
  398. }
  399. if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
  400. goto error;
  401. out++;
  402. flush_gart();
  403. if (out < nents) {
  404. sgmap = sg_next(sgmap);
  405. sgmap->dma_length = 0;
  406. }
  407. return out;
  408. error:
  409. flush_gart();
  410. gart_unmap_sg(dev, sg, out, dir);
  411. /* When it was forced or merged try again in a dumb way */
  412. if (force_iommu || iommu_merge) {
  413. out = dma_map_sg_nonforce(dev, sg, nents, dir);
  414. if (out > 0)
  415. return out;
  416. }
  417. if (panic_on_overflow)
  418. panic("dma_map_sg: overflow on %lu pages\n", pages);
  419. iommu_full(dev, pages << PAGE_SHIFT, dir);
  420. for_each_sg(sg, s, nents, i)
  421. s->dma_address = bad_dma_address;
  422. return 0;
  423. }
  424. /* allocate and map a coherent mapping */
  425. static void *
  426. gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
  427. gfp_t flag)
  428. {
  429. void *vaddr;
  430. unsigned long align_mask;
  431. vaddr = (void *)__get_free_pages(flag | __GFP_ZERO, get_order(size));
  432. if (!vaddr)
  433. return NULL;
  434. align_mask = (1UL << get_order(size)) - 1;
  435. if (!dev)
  436. dev = &x86_dma_fallback_dev;
  437. *dma_addr = dma_map_area(dev, __pa(vaddr), size, DMA_BIDIRECTIONAL,
  438. align_mask);
  439. flush_gart();
  440. if (*dma_addr != bad_dma_address)
  441. return vaddr;
  442. free_pages((unsigned long)vaddr, get_order(size));
  443. return NULL;
  444. }
  445. /* free a coherent mapping */
  446. static void
  447. gart_free_coherent(struct device *dev, size_t size, void *vaddr,
  448. dma_addr_t dma_addr)
  449. {
  450. gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
  451. free_pages((unsigned long)vaddr, get_order(size));
  452. }
  453. static int no_agp;
  454. static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
  455. {
  456. unsigned long a;
  457. if (!iommu_size) {
  458. iommu_size = aper_size;
  459. if (!no_agp)
  460. iommu_size /= 2;
  461. }
  462. a = aper + iommu_size;
  463. iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
  464. if (iommu_size < 64*1024*1024) {
  465. printk(KERN_WARNING
  466. "PCI-DMA: Warning: Small IOMMU %luMB."
  467. " Consider increasing the AGP aperture in BIOS\n",
  468. iommu_size >> 20);
  469. }
  470. return iommu_size;
  471. }
  472. static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
  473. {
  474. unsigned aper_size = 0, aper_base_32, aper_order;
  475. u64 aper_base;
  476. pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
  477. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
  478. aper_order = (aper_order >> 1) & 7;
  479. aper_base = aper_base_32 & 0x7fff;
  480. aper_base <<= 25;
  481. aper_size = (32 * 1024 * 1024) << aper_order;
  482. if (aper_base + aper_size > 0x100000000UL || !aper_size)
  483. aper_base = 0;
  484. *size = aper_size;
  485. return aper_base;
  486. }
  487. static void enable_gart_translations(void)
  488. {
  489. int i;
  490. for (i = 0; i < num_k8_northbridges; i++) {
  491. struct pci_dev *dev = k8_northbridges[i];
  492. enable_gart_translation(dev, __pa(agp_gatt_table));
  493. }
  494. }
  495. /*
  496. * If fix_up_north_bridges is set, the north bridges have to be fixed up on
  497. * resume in the same way as they are handled in gart_iommu_hole_init().
  498. */
  499. static bool fix_up_north_bridges;
  500. static u32 aperture_order;
  501. static u32 aperture_alloc;
  502. void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
  503. {
  504. fix_up_north_bridges = true;
  505. aperture_order = aper_order;
  506. aperture_alloc = aper_alloc;
  507. }
  508. static int gart_resume(struct sys_device *dev)
  509. {
  510. printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
  511. if (fix_up_north_bridges) {
  512. int i;
  513. printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
  514. for (i = 0; i < num_k8_northbridges; i++) {
  515. struct pci_dev *dev = k8_northbridges[i];
  516. /*
  517. * Don't enable translations just yet. That is the next
  518. * step. Restore the pre-suspend aperture settings.
  519. */
  520. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
  521. aperture_order << 1);
  522. pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
  523. aperture_alloc >> 25);
  524. }
  525. }
  526. enable_gart_translations();
  527. return 0;
  528. }
  529. static int gart_suspend(struct sys_device *dev, pm_message_t state)
  530. {
  531. return 0;
  532. }
  533. static struct sysdev_class gart_sysdev_class = {
  534. .name = "gart",
  535. .suspend = gart_suspend,
  536. .resume = gart_resume,
  537. };
  538. static struct sys_device device_gart = {
  539. .id = 0,
  540. .cls = &gart_sysdev_class,
  541. };
  542. /*
  543. * Private Northbridge GATT initialization in case we cannot use the
  544. * AGP driver for some reason.
  545. */
  546. static __init int init_k8_gatt(struct agp_kern_info *info)
  547. {
  548. unsigned aper_size, gatt_size, new_aper_size;
  549. unsigned aper_base, new_aper_base;
  550. struct pci_dev *dev;
  551. void *gatt;
  552. int i, error;
  553. unsigned long start_pfn, end_pfn;
  554. printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
  555. aper_size = aper_base = info->aper_size = 0;
  556. dev = NULL;
  557. for (i = 0; i < num_k8_northbridges; i++) {
  558. dev = k8_northbridges[i];
  559. new_aper_base = read_aperture(dev, &new_aper_size);
  560. if (!new_aper_base)
  561. goto nommu;
  562. if (!aper_base) {
  563. aper_size = new_aper_size;
  564. aper_base = new_aper_base;
  565. }
  566. if (aper_size != new_aper_size || aper_base != new_aper_base)
  567. goto nommu;
  568. }
  569. if (!aper_base)
  570. goto nommu;
  571. info->aper_base = aper_base;
  572. info->aper_size = aper_size >> 20;
  573. gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
  574. gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
  575. if (!gatt)
  576. panic("Cannot allocate GATT table");
  577. if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
  578. panic("Could not set GART PTEs to uncacheable pages");
  579. memset(gatt, 0, gatt_size);
  580. agp_gatt_table = gatt;
  581. enable_gart_translations();
  582. error = sysdev_class_register(&gart_sysdev_class);
  583. if (!error)
  584. error = sysdev_register(&device_gart);
  585. if (error)
  586. panic("Could not register gart_sysdev -- would corrupt data on next suspend");
  587. flush_gart();
  588. printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
  589. aper_base, aper_size>>10);
  590. /* need to map that range */
  591. end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
  592. if (end_pfn > max_low_pfn_mapped) {
  593. start_pfn = (aper_base>>PAGE_SHIFT);
  594. init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
  595. }
  596. return 0;
  597. nommu:
  598. /* Should not happen anymore */
  599. printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
  600. KERN_WARNING "falling back to iommu=soft.\n");
  601. return -1;
  602. }
  603. extern int agp_amd64_init(void);
  604. static struct dma_mapping_ops gart_dma_ops = {
  605. .map_single = gart_map_single,
  606. .unmap_single = gart_unmap_single,
  607. .sync_single_for_cpu = NULL,
  608. .sync_single_for_device = NULL,
  609. .sync_single_range_for_cpu = NULL,
  610. .sync_single_range_for_device = NULL,
  611. .sync_sg_for_cpu = NULL,
  612. .sync_sg_for_device = NULL,
  613. .map_sg = gart_map_sg,
  614. .unmap_sg = gart_unmap_sg,
  615. .alloc_coherent = gart_alloc_coherent,
  616. .free_coherent = gart_free_coherent,
  617. };
  618. void gart_iommu_shutdown(void)
  619. {
  620. struct pci_dev *dev;
  621. int i;
  622. if (no_agp && (dma_ops != &gart_dma_ops))
  623. return;
  624. for (i = 0; i < num_k8_northbridges; i++) {
  625. u32 ctl;
  626. dev = k8_northbridges[i];
  627. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
  628. ctl &= ~GARTEN;
  629. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
  630. }
  631. }
  632. void __init gart_iommu_init(void)
  633. {
  634. struct agp_kern_info info;
  635. unsigned long iommu_start;
  636. unsigned long aper_size;
  637. unsigned long scratch;
  638. long i;
  639. if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
  640. printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
  641. return;
  642. }
  643. #ifndef CONFIG_AGP_AMD64
  644. no_agp = 1;
  645. #else
  646. /* Makefile puts PCI initialization via subsys_initcall first. */
  647. /* Add other K8 AGP bridge drivers here */
  648. no_agp = no_agp ||
  649. (agp_amd64_init() < 0) ||
  650. (agp_copy_info(agp_bridge, &info) < 0);
  651. #endif
  652. if (swiotlb)
  653. return;
  654. /* Did we detect a different HW IOMMU? */
  655. if (iommu_detected && !gart_iommu_aperture)
  656. return;
  657. if (no_iommu ||
  658. (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
  659. !gart_iommu_aperture ||
  660. (no_agp && init_k8_gatt(&info) < 0)) {
  661. if (max_pfn > MAX_DMA32_PFN) {
  662. printk(KERN_WARNING "More than 4GB of memory "
  663. "but GART IOMMU not available.\n"
  664. KERN_WARNING "falling back to iommu=soft.\n");
  665. }
  666. return;
  667. }
  668. printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
  669. aper_size = info.aper_size * 1024 * 1024;
  670. iommu_size = check_iommu_size(info.aper_base, aper_size);
  671. iommu_pages = iommu_size >> PAGE_SHIFT;
  672. iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
  673. get_order(iommu_pages/8));
  674. if (!iommu_gart_bitmap)
  675. panic("Cannot allocate iommu bitmap\n");
  676. memset(iommu_gart_bitmap, 0, iommu_pages/8);
  677. #ifdef CONFIG_IOMMU_LEAK
  678. if (leak_trace) {
  679. iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
  680. get_order(iommu_pages*sizeof(void *)));
  681. if (iommu_leak_tab)
  682. memset(iommu_leak_tab, 0, iommu_pages * 8);
  683. else
  684. printk(KERN_DEBUG
  685. "PCI-DMA: Cannot allocate leak trace area\n");
  686. }
  687. #endif
  688. /*
  689. * Out of IOMMU space handling.
  690. * Reserve some invalid pages at the beginning of the GART.
  691. */
  692. set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
  693. agp_memory_reserved = iommu_size;
  694. printk(KERN_INFO
  695. "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
  696. iommu_size >> 20);
  697. iommu_start = aper_size - iommu_size;
  698. iommu_bus_base = info.aper_base + iommu_start;
  699. bad_dma_address = iommu_bus_base;
  700. iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
  701. /*
  702. * Unmap the IOMMU part of the GART. The alias of the page is
  703. * always mapped with cache enabled and there is no full cache
  704. * coherency across the GART remapping. The unmapping avoids
  705. * automatic prefetches from the CPU allocating cache lines in
  706. * there. All CPU accesses are done via the direct mapping to
  707. * the backing memory. The GART address is only used by PCI
  708. * devices.
  709. */
  710. set_memory_np((unsigned long)__va(iommu_bus_base),
  711. iommu_size >> PAGE_SHIFT);
  712. /*
  713. * Tricky. The GART table remaps the physical memory range,
  714. * so the CPU wont notice potential aliases and if the memory
  715. * is remapped to UC later on, we might surprise the PCI devices
  716. * with a stray writeout of a cacheline. So play it sure and
  717. * do an explicit, full-scale wbinvd() _after_ having marked all
  718. * the pages as Not-Present:
  719. */
  720. wbinvd();
  721. /*
  722. * Try to workaround a bug (thanks to BenH):
  723. * Set unmapped entries to a scratch page instead of 0.
  724. * Any prefetches that hit unmapped entries won't get an bus abort
  725. * then. (P2P bridge may be prefetching on DMA reads).
  726. */
  727. scratch = get_zeroed_page(GFP_KERNEL);
  728. if (!scratch)
  729. panic("Cannot allocate iommu scratch page");
  730. gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
  731. for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
  732. iommu_gatt_base[i] = gart_unmapped_entry;
  733. flush_gart();
  734. dma_ops = &gart_dma_ops;
  735. }
  736. void __init gart_parse_options(char *p)
  737. {
  738. int arg;
  739. #ifdef CONFIG_IOMMU_LEAK
  740. if (!strncmp(p, "leak", 4)) {
  741. leak_trace = 1;
  742. p += 4;
  743. if (*p == '=') ++p;
  744. if (isdigit(*p) && get_option(&p, &arg))
  745. iommu_leak_pages = arg;
  746. }
  747. #endif
  748. if (isdigit(*p) && get_option(&p, &arg))
  749. iommu_size = arg;
  750. if (!strncmp(p, "fullflush", 8))
  751. iommu_fullflush = 1;
  752. if (!strncmp(p, "nofullflush", 11))
  753. iommu_fullflush = 0;
  754. if (!strncmp(p, "noagp", 5))
  755. no_agp = 1;
  756. if (!strncmp(p, "noaperture", 10))
  757. fix_aperture = 0;
  758. /* duplicated from pci-dma.c */
  759. if (!strncmp(p, "force", 5))
  760. gart_iommu_aperture_allowed = 1;
  761. if (!strncmp(p, "allowed", 7))
  762. gart_iommu_aperture_allowed = 1;
  763. if (!strncmp(p, "memaper", 7)) {
  764. fallback_aper_force = 1;
  765. p += 7;
  766. if (*p == '=') {
  767. ++p;
  768. if (get_option(&p, &arg))
  769. fallback_aper_order = arg;
  770. }
  771. }
  772. }