ql4_nx.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include "ql4_def.h"
  12. #include "ql4_glbl.h"
  13. #include "ql4_inline.h"
  14. #include <asm-generic/io-64-nonatomic-lo-hi.h>
  15. #define MASK(n) DMA_BIT_MASK(n)
  16. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  17. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. /* CRB window related */
  25. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  26. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  27. #define CRB_WINDOW_2M (0x130060)
  28. #define CRB_HI(off) ((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  29. ((off) & 0xf0000))
  30. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  31. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  32. #define CRB_INDIRECT_2M (0x1e0000UL)
  33. static inline void __iomem *
  34. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  35. {
  36. if ((off < ha->first_page_group_end) &&
  37. (off >= ha->first_page_group_start))
  38. return (void __iomem *)(ha->nx_pcibase + off);
  39. return NULL;
  40. }
  41. #define MAX_CRB_XFORM 60
  42. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  43. static int qla4_8xxx_crb_table_initialized;
  44. #define qla4_8xxx_crb_addr_transform(name) \
  45. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  46. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  47. static void
  48. qla4_82xx_crb_addr_transform_setup(void)
  49. {
  50. qla4_8xxx_crb_addr_transform(XDMA);
  51. qla4_8xxx_crb_addr_transform(TIMR);
  52. qla4_8xxx_crb_addr_transform(SRE);
  53. qla4_8xxx_crb_addr_transform(SQN3);
  54. qla4_8xxx_crb_addr_transform(SQN2);
  55. qla4_8xxx_crb_addr_transform(SQN1);
  56. qla4_8xxx_crb_addr_transform(SQN0);
  57. qla4_8xxx_crb_addr_transform(SQS3);
  58. qla4_8xxx_crb_addr_transform(SQS2);
  59. qla4_8xxx_crb_addr_transform(SQS1);
  60. qla4_8xxx_crb_addr_transform(SQS0);
  61. qla4_8xxx_crb_addr_transform(RPMX7);
  62. qla4_8xxx_crb_addr_transform(RPMX6);
  63. qla4_8xxx_crb_addr_transform(RPMX5);
  64. qla4_8xxx_crb_addr_transform(RPMX4);
  65. qla4_8xxx_crb_addr_transform(RPMX3);
  66. qla4_8xxx_crb_addr_transform(RPMX2);
  67. qla4_8xxx_crb_addr_transform(RPMX1);
  68. qla4_8xxx_crb_addr_transform(RPMX0);
  69. qla4_8xxx_crb_addr_transform(ROMUSB);
  70. qla4_8xxx_crb_addr_transform(SN);
  71. qla4_8xxx_crb_addr_transform(QMN);
  72. qla4_8xxx_crb_addr_transform(QMS);
  73. qla4_8xxx_crb_addr_transform(PGNI);
  74. qla4_8xxx_crb_addr_transform(PGND);
  75. qla4_8xxx_crb_addr_transform(PGN3);
  76. qla4_8xxx_crb_addr_transform(PGN2);
  77. qla4_8xxx_crb_addr_transform(PGN1);
  78. qla4_8xxx_crb_addr_transform(PGN0);
  79. qla4_8xxx_crb_addr_transform(PGSI);
  80. qla4_8xxx_crb_addr_transform(PGSD);
  81. qla4_8xxx_crb_addr_transform(PGS3);
  82. qla4_8xxx_crb_addr_transform(PGS2);
  83. qla4_8xxx_crb_addr_transform(PGS1);
  84. qla4_8xxx_crb_addr_transform(PGS0);
  85. qla4_8xxx_crb_addr_transform(PS);
  86. qla4_8xxx_crb_addr_transform(PH);
  87. qla4_8xxx_crb_addr_transform(NIU);
  88. qla4_8xxx_crb_addr_transform(I2Q);
  89. qla4_8xxx_crb_addr_transform(EG);
  90. qla4_8xxx_crb_addr_transform(MN);
  91. qla4_8xxx_crb_addr_transform(MS);
  92. qla4_8xxx_crb_addr_transform(CAS2);
  93. qla4_8xxx_crb_addr_transform(CAS1);
  94. qla4_8xxx_crb_addr_transform(CAS0);
  95. qla4_8xxx_crb_addr_transform(CAM);
  96. qla4_8xxx_crb_addr_transform(C2C1);
  97. qla4_8xxx_crb_addr_transform(C2C0);
  98. qla4_8xxx_crb_addr_transform(SMB);
  99. qla4_8xxx_crb_addr_transform(OCM0);
  100. qla4_8xxx_crb_addr_transform(I2C0);
  101. qla4_8xxx_crb_table_initialized = 1;
  102. }
  103. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  104. {{{0, 0, 0, 0} } }, /* 0: PCI */
  105. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  106. {1, 0x0110000, 0x0120000, 0x130000},
  107. {1, 0x0120000, 0x0122000, 0x124000},
  108. {1, 0x0130000, 0x0132000, 0x126000},
  109. {1, 0x0140000, 0x0142000, 0x128000},
  110. {1, 0x0150000, 0x0152000, 0x12a000},
  111. {1, 0x0160000, 0x0170000, 0x110000},
  112. {1, 0x0170000, 0x0172000, 0x12e000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x01e0000, 0x01e0800, 0x122000},
  120. {0, 0x0000000, 0x0000000, 0x000000} } },
  121. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  122. {{{0, 0, 0, 0} } }, /* 3: */
  123. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  124. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  125. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  126. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  127. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  143. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  159. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  175. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {0, 0x0000000, 0x0000000, 0x000000},
  190. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  191. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  192. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  193. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  194. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  195. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  196. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  197. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  198. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  199. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  200. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  201. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  202. {{{0, 0, 0, 0} } }, /* 23: */
  203. {{{0, 0, 0, 0} } }, /* 24: */
  204. {{{0, 0, 0, 0} } }, /* 25: */
  205. {{{0, 0, 0, 0} } }, /* 26: */
  206. {{{0, 0, 0, 0} } }, /* 27: */
  207. {{{0, 0, 0, 0} } }, /* 28: */
  208. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  209. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  210. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  211. {{{0} } }, /* 32: PCI */
  212. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  213. {1, 0x2110000, 0x2120000, 0x130000},
  214. {1, 0x2120000, 0x2122000, 0x124000},
  215. {1, 0x2130000, 0x2132000, 0x126000},
  216. {1, 0x2140000, 0x2142000, 0x128000},
  217. {1, 0x2150000, 0x2152000, 0x12a000},
  218. {1, 0x2160000, 0x2170000, 0x110000},
  219. {1, 0x2170000, 0x2172000, 0x12e000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000},
  226. {0, 0x0000000, 0x0000000, 0x000000},
  227. {0, 0x0000000, 0x0000000, 0x000000} } },
  228. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  229. {{{0} } }, /* 35: */
  230. {{{0} } }, /* 36: */
  231. {{{0} } }, /* 37: */
  232. {{{0} } }, /* 38: */
  233. {{{0} } }, /* 39: */
  234. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  235. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  236. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  237. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  238. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  239. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  240. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  241. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  242. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  243. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  244. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  245. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  246. {{{0} } }, /* 52: */
  247. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  248. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  249. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  250. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  251. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  252. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  253. {{{0} } }, /* 59: I2C0 */
  254. {{{0} } }, /* 60: I2C1 */
  255. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  256. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  257. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  258. };
  259. /*
  260. * top 12 bits of crb internal address (hub, agent)
  261. */
  262. static unsigned qla4_82xx_crb_hub_agt[64] = {
  263. 0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  267. 0,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  293. 0,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  304. 0,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  320. 0,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  323. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  324. 0,
  325. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  326. 0,
  327. };
  328. /* Device states */
  329. static char *qdev_state[] = {
  330. "Unknown",
  331. "Cold",
  332. "Initializing",
  333. "Ready",
  334. "Need Reset",
  335. "Need Quiescent",
  336. "Failed",
  337. "Quiescent",
  338. };
  339. /*
  340. * In: 'off' is offset from CRB space in 128M pci map
  341. * Out: 'off' is 2M pci map addr
  342. * side effect: lock crb window
  343. */
  344. static void
  345. qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  346. {
  347. u32 win_read;
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it. */
  353. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  354. if (win_read != ha->crb_win) {
  355. DEBUG2(ql4_printk(KERN_INFO, ha,
  356. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  357. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  358. }
  359. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  360. }
  361. void
  362. qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  363. {
  364. unsigned long flags = 0;
  365. int rv;
  366. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  367. BUG_ON(rv == -1);
  368. if (rv == 1) {
  369. write_lock_irqsave(&ha->hw_lock, flags);
  370. qla4_82xx_crb_win_lock(ha);
  371. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  372. }
  373. writel(data, (void __iomem *)off);
  374. if (rv == 1) {
  375. qla4_82xx_crb_win_unlock(ha);
  376. write_unlock_irqrestore(&ha->hw_lock, flags);
  377. }
  378. }
  379. uint32_t qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
  380. {
  381. unsigned long flags = 0;
  382. int rv;
  383. u32 data;
  384. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  385. BUG_ON(rv == -1);
  386. if (rv == 1) {
  387. write_lock_irqsave(&ha->hw_lock, flags);
  388. qla4_82xx_crb_win_lock(ha);
  389. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  390. }
  391. data = readl((void __iomem *)off);
  392. if (rv == 1) {
  393. qla4_82xx_crb_win_unlock(ha);
  394. write_unlock_irqrestore(&ha->hw_lock, flags);
  395. }
  396. return data;
  397. }
  398. /* Minidump related functions */
  399. int qla4_82xx_md_rd_32(struct scsi_qla_host *ha, uint32_t off, uint32_t *data)
  400. {
  401. uint32_t win_read, off_value;
  402. int rval = QLA_SUCCESS;
  403. off_value = off & 0xFFFF0000;
  404. writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  405. /*
  406. * Read back value to make sure write has gone through before trying
  407. * to use it.
  408. */
  409. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  410. if (win_read != off_value) {
  411. DEBUG2(ql4_printk(KERN_INFO, ha,
  412. "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
  413. __func__, off_value, win_read, off));
  414. rval = QLA_ERROR;
  415. } else {
  416. off_value = off & 0x0000FFFF;
  417. *data = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
  418. ha->nx_pcibase));
  419. }
  420. return rval;
  421. }
  422. int qla4_82xx_md_wr_32(struct scsi_qla_host *ha, uint32_t off, uint32_t data)
  423. {
  424. uint32_t win_read, off_value;
  425. int rval = QLA_SUCCESS;
  426. off_value = off & 0xFFFF0000;
  427. writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  428. /* Read back value to make sure write has gone through before trying
  429. * to use it.
  430. */
  431. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  432. if (win_read != off_value) {
  433. DEBUG2(ql4_printk(KERN_INFO, ha,
  434. "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
  435. __func__, off_value, win_read, off));
  436. rval = QLA_ERROR;
  437. } else {
  438. off_value = off & 0x0000FFFF;
  439. writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
  440. ha->nx_pcibase));
  441. }
  442. return rval;
  443. }
  444. #define CRB_WIN_LOCK_TIMEOUT 100000000
  445. int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
  446. {
  447. int i;
  448. int done = 0, timeout = 0;
  449. while (!done) {
  450. /* acquire semaphore3 from PCI HW block */
  451. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  452. if (done == 1)
  453. break;
  454. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  455. return -1;
  456. timeout++;
  457. /* Yield CPU */
  458. if (!in_interrupt())
  459. schedule();
  460. else {
  461. for (i = 0; i < 20; i++)
  462. cpu_relax(); /*This a nop instr on i386*/
  463. }
  464. }
  465. qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  466. return 0;
  467. }
  468. void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
  469. {
  470. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  471. }
  472. #define IDC_LOCK_TIMEOUT 100000000
  473. /**
  474. * qla4_82xx_idc_lock - hw_lock
  475. * @ha: pointer to adapter structure
  476. *
  477. * General purpose lock used to synchronize access to
  478. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  479. **/
  480. int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
  481. {
  482. int i;
  483. int done = 0, timeout = 0;
  484. while (!done) {
  485. /* acquire semaphore5 from PCI HW block */
  486. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  487. if (done == 1)
  488. break;
  489. if (timeout >= IDC_LOCK_TIMEOUT)
  490. return -1;
  491. timeout++;
  492. /* Yield CPU */
  493. if (!in_interrupt())
  494. schedule();
  495. else {
  496. for (i = 0; i < 20; i++)
  497. cpu_relax(); /*This a nop instr on i386*/
  498. }
  499. }
  500. return 0;
  501. }
  502. void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
  503. {
  504. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  505. }
  506. int
  507. qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  508. {
  509. struct crb_128M_2M_sub_block_map *m;
  510. if (*off >= QLA82XX_CRB_MAX)
  511. return -1;
  512. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  513. *off = (*off - QLA82XX_PCI_CAMQM) +
  514. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  515. return 0;
  516. }
  517. if (*off < QLA82XX_PCI_CRBSPACE)
  518. return -1;
  519. *off -= QLA82XX_PCI_CRBSPACE;
  520. /*
  521. * Try direct map
  522. */
  523. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  524. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  525. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  526. return 0;
  527. }
  528. /*
  529. * Not in direct map, use crb window
  530. */
  531. return 1;
  532. }
  533. /*
  534. * check memory access boundary.
  535. * used by test agent. support ddr access only for now
  536. */
  537. static unsigned long
  538. qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
  539. unsigned long long addr, int size)
  540. {
  541. if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  542. QLA8XXX_ADDR_DDR_NET_MAX) ||
  543. !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
  544. QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
  545. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  546. return 0;
  547. }
  548. return 1;
  549. }
  550. static int qla4_82xx_pci_set_window_warning_count;
  551. static unsigned long
  552. qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  553. {
  554. int window;
  555. u32 win_read;
  556. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  557. QLA8XXX_ADDR_DDR_NET_MAX)) {
  558. /* DDR network side */
  559. window = MN_WIN(addr);
  560. ha->ddr_mn_window = window;
  561. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  562. QLA82XX_PCI_CRBSPACE, window);
  563. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  564. QLA82XX_PCI_CRBSPACE);
  565. if ((win_read << 17) != window) {
  566. ql4_printk(KERN_WARNING, ha,
  567. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  568. __func__, window, win_read);
  569. }
  570. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  571. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  572. QLA8XXX_ADDR_OCM0_MAX)) {
  573. unsigned int temp1;
  574. /* if bits 19:18&17:11 are on */
  575. if ((addr & 0x00ff800) == 0xff800) {
  576. printk("%s: QM access not handled.\n", __func__);
  577. addr = -1UL;
  578. }
  579. window = OCM_WIN(addr);
  580. ha->ddr_mn_window = window;
  581. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  582. QLA82XX_PCI_CRBSPACE, window);
  583. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  584. QLA82XX_PCI_CRBSPACE);
  585. temp1 = ((window & 0x1FF) << 7) |
  586. ((window & 0x0FFFE0000) >> 17);
  587. if (win_read != temp1) {
  588. printk("%s: Written OCMwin (0x%x) != Read"
  589. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  590. }
  591. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  592. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  593. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  594. /* QDR network side */
  595. window = MS_WIN(addr);
  596. ha->qdr_sn_window = window;
  597. qla4_82xx_wr_32(ha, ha->ms_win_crb |
  598. QLA82XX_PCI_CRBSPACE, window);
  599. win_read = qla4_82xx_rd_32(ha,
  600. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  601. if (win_read != window) {
  602. printk("%s: Written MSwin (0x%x) != Read "
  603. "MSwin (0x%x)\n", __func__, window, win_read);
  604. }
  605. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  606. } else {
  607. /*
  608. * peg gdb frequently accesses memory that doesn't exist,
  609. * this limits the chit chat so debugging isn't slowed down.
  610. */
  611. if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
  612. (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
  613. printk("%s: Warning:%s Unknown address range!\n",
  614. __func__, DRIVER_NAME);
  615. }
  616. addr = -1UL;
  617. }
  618. return addr;
  619. }
  620. /* check if address is in the same windows as the previous access */
  621. static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
  622. unsigned long long addr)
  623. {
  624. int window;
  625. unsigned long long qdr_max;
  626. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  627. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  628. QLA8XXX_ADDR_DDR_NET_MAX)) {
  629. /* DDR network side */
  630. BUG(); /* MN access can not come here */
  631. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  632. QLA8XXX_ADDR_OCM0_MAX)) {
  633. return 1;
  634. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
  635. QLA8XXX_ADDR_OCM1_MAX)) {
  636. return 1;
  637. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  638. qdr_max)) {
  639. /* QDR network side */
  640. window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
  641. if (ha->qdr_sn_window == window)
  642. return 1;
  643. }
  644. return 0;
  645. }
  646. static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
  647. u64 off, void *data, int size)
  648. {
  649. unsigned long flags;
  650. void __iomem *addr;
  651. int ret = 0;
  652. u64 start;
  653. void __iomem *mem_ptr = NULL;
  654. unsigned long mem_base;
  655. unsigned long mem_page;
  656. write_lock_irqsave(&ha->hw_lock, flags);
  657. /*
  658. * If attempting to access unknown address or straddle hw windows,
  659. * do not access.
  660. */
  661. start = qla4_82xx_pci_set_window(ha, off);
  662. if ((start == -1UL) ||
  663. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  664. write_unlock_irqrestore(&ha->hw_lock, flags);
  665. printk(KERN_ERR"%s out of bound pci memory access. "
  666. "offset is 0x%llx\n", DRIVER_NAME, off);
  667. return -1;
  668. }
  669. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  670. if (!addr) {
  671. write_unlock_irqrestore(&ha->hw_lock, flags);
  672. mem_base = pci_resource_start(ha->pdev, 0);
  673. mem_page = start & PAGE_MASK;
  674. /* Map two pages whenever user tries to access addresses in two
  675. consecutive pages.
  676. */
  677. if (mem_page != ((start + size - 1) & PAGE_MASK))
  678. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  679. else
  680. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  681. if (mem_ptr == NULL) {
  682. *(u8 *)data = 0;
  683. return -1;
  684. }
  685. addr = mem_ptr;
  686. addr += start & (PAGE_SIZE - 1);
  687. write_lock_irqsave(&ha->hw_lock, flags);
  688. }
  689. switch (size) {
  690. case 1:
  691. *(u8 *)data = readb(addr);
  692. break;
  693. case 2:
  694. *(u16 *)data = readw(addr);
  695. break;
  696. case 4:
  697. *(u32 *)data = readl(addr);
  698. break;
  699. case 8:
  700. *(u64 *)data = readq(addr);
  701. break;
  702. default:
  703. ret = -1;
  704. break;
  705. }
  706. write_unlock_irqrestore(&ha->hw_lock, flags);
  707. if (mem_ptr)
  708. iounmap(mem_ptr);
  709. return ret;
  710. }
  711. static int
  712. qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  713. void *data, int size)
  714. {
  715. unsigned long flags;
  716. void __iomem *addr;
  717. int ret = 0;
  718. u64 start;
  719. void __iomem *mem_ptr = NULL;
  720. unsigned long mem_base;
  721. unsigned long mem_page;
  722. write_lock_irqsave(&ha->hw_lock, flags);
  723. /*
  724. * If attempting to access unknown address or straddle hw windows,
  725. * do not access.
  726. */
  727. start = qla4_82xx_pci_set_window(ha, off);
  728. if ((start == -1UL) ||
  729. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  730. write_unlock_irqrestore(&ha->hw_lock, flags);
  731. printk(KERN_ERR"%s out of bound pci memory access. "
  732. "offset is 0x%llx\n", DRIVER_NAME, off);
  733. return -1;
  734. }
  735. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  736. if (!addr) {
  737. write_unlock_irqrestore(&ha->hw_lock, flags);
  738. mem_base = pci_resource_start(ha->pdev, 0);
  739. mem_page = start & PAGE_MASK;
  740. /* Map two pages whenever user tries to access addresses in two
  741. consecutive pages.
  742. */
  743. if (mem_page != ((start + size - 1) & PAGE_MASK))
  744. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  745. else
  746. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  747. if (mem_ptr == NULL)
  748. return -1;
  749. addr = mem_ptr;
  750. addr += start & (PAGE_SIZE - 1);
  751. write_lock_irqsave(&ha->hw_lock, flags);
  752. }
  753. switch (size) {
  754. case 1:
  755. writeb(*(u8 *)data, addr);
  756. break;
  757. case 2:
  758. writew(*(u16 *)data, addr);
  759. break;
  760. case 4:
  761. writel(*(u32 *)data, addr);
  762. break;
  763. case 8:
  764. writeq(*(u64 *)data, addr);
  765. break;
  766. default:
  767. ret = -1;
  768. break;
  769. }
  770. write_unlock_irqrestore(&ha->hw_lock, flags);
  771. if (mem_ptr)
  772. iounmap(mem_ptr);
  773. return ret;
  774. }
  775. #define MTU_FUDGE_FACTOR 100
  776. static unsigned long
  777. qla4_82xx_decode_crb_addr(unsigned long addr)
  778. {
  779. int i;
  780. unsigned long base_addr, offset, pci_base;
  781. if (!qla4_8xxx_crb_table_initialized)
  782. qla4_82xx_crb_addr_transform_setup();
  783. pci_base = ADDR_ERROR;
  784. base_addr = addr & 0xfff00000;
  785. offset = addr & 0x000fffff;
  786. for (i = 0; i < MAX_CRB_XFORM; i++) {
  787. if (crb_addr_xform[i] == base_addr) {
  788. pci_base = i << 20;
  789. break;
  790. }
  791. }
  792. if (pci_base == ADDR_ERROR)
  793. return pci_base;
  794. else
  795. return pci_base + offset;
  796. }
  797. static long rom_max_timeout = 100;
  798. static long qla4_82xx_rom_lock_timeout = 100;
  799. static int
  800. qla4_82xx_rom_lock(struct scsi_qla_host *ha)
  801. {
  802. int i;
  803. int done = 0, timeout = 0;
  804. while (!done) {
  805. /* acquire semaphore2 from PCI HW block */
  806. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  807. if (done == 1)
  808. break;
  809. if (timeout >= qla4_82xx_rom_lock_timeout)
  810. return -1;
  811. timeout++;
  812. /* Yield CPU */
  813. if (!in_interrupt())
  814. schedule();
  815. else {
  816. for (i = 0; i < 20; i++)
  817. cpu_relax(); /*This a nop instr on i386*/
  818. }
  819. }
  820. qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  821. return 0;
  822. }
  823. static void
  824. qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
  825. {
  826. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  827. }
  828. static int
  829. qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
  830. {
  831. long timeout = 0;
  832. long done = 0 ;
  833. while (done == 0) {
  834. done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  835. done &= 2;
  836. timeout++;
  837. if (timeout >= rom_max_timeout) {
  838. printk("%s: Timeout reached waiting for rom done",
  839. DRIVER_NAME);
  840. return -1;
  841. }
  842. }
  843. return 0;
  844. }
  845. static int
  846. qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  847. {
  848. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  849. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  850. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  851. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  852. if (qla4_82xx_wait_rom_done(ha)) {
  853. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  854. return -1;
  855. }
  856. /* reset abyte_cnt and dummy_byte_cnt */
  857. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  858. udelay(10);
  859. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  860. *valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  861. return 0;
  862. }
  863. static int
  864. qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  865. {
  866. int ret, loops = 0;
  867. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  868. udelay(100);
  869. loops++;
  870. }
  871. if (loops >= 50000) {
  872. ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
  873. DRIVER_NAME);
  874. return -1;
  875. }
  876. ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
  877. qla4_82xx_rom_unlock(ha);
  878. return ret;
  879. }
  880. /**
  881. * This routine does CRB initialize sequence
  882. * to put the ISP into operational state
  883. **/
  884. static int
  885. qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  886. {
  887. int addr, val;
  888. int i ;
  889. struct crb_addr_pair *buf;
  890. unsigned long off;
  891. unsigned offset, n;
  892. struct crb_addr_pair {
  893. long addr;
  894. long data;
  895. };
  896. /* Halt all the indiviual PEGs and other blocks of the ISP */
  897. qla4_82xx_rom_lock(ha);
  898. /* disable all I2Q */
  899. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  900. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  901. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  902. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  903. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  904. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  905. /* disable all niu interrupts */
  906. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  907. /* disable xge rx/tx */
  908. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  909. /* disable xg1 rx/tx */
  910. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  911. /* disable sideband mac */
  912. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  913. /* disable ap0 mac */
  914. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  915. /* disable ap1 mac */
  916. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  917. /* halt sre */
  918. val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  919. qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  920. /* halt epg */
  921. qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  922. /* halt timers */
  923. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  924. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  925. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  926. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  927. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  928. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  929. /* halt pegs */
  930. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  931. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  932. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  933. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  934. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  935. msleep(5);
  936. /* big hammer */
  937. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  938. /* don't reset CAM block on reset */
  939. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  940. else
  941. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  942. qla4_82xx_rom_unlock(ha);
  943. /* Read the signature value from the flash.
  944. * Offset 0: Contain signature (0xcafecafe)
  945. * Offset 4: Offset and number of addr/value pairs
  946. * that present in CRB initialize sequence
  947. */
  948. if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  949. qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
  950. ql4_printk(KERN_WARNING, ha,
  951. "[ERROR] Reading crb_init area: n: %08x\n", n);
  952. return -1;
  953. }
  954. /* Offset in flash = lower 16 bits
  955. * Number of enteries = upper 16 bits
  956. */
  957. offset = n & 0xffffU;
  958. n = (n >> 16) & 0xffffU;
  959. /* number of addr/value pair should not exceed 1024 enteries */
  960. if (n >= 1024) {
  961. ql4_printk(KERN_WARNING, ha,
  962. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  963. DRIVER_NAME, __func__, n);
  964. return -1;
  965. }
  966. ql4_printk(KERN_INFO, ha,
  967. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  968. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  969. if (buf == NULL) {
  970. ql4_printk(KERN_WARNING, ha,
  971. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  972. return -1;
  973. }
  974. for (i = 0; i < n; i++) {
  975. if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  976. qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  977. 0) {
  978. kfree(buf);
  979. return -1;
  980. }
  981. buf[i].addr = addr;
  982. buf[i].data = val;
  983. }
  984. for (i = 0; i < n; i++) {
  985. /* Translate internal CRB initialization
  986. * address to PCI bus address
  987. */
  988. off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  989. QLA82XX_PCI_CRBSPACE;
  990. /* Not all CRB addr/value pair to be written,
  991. * some of them are skipped
  992. */
  993. /* skip if LS bit is set*/
  994. if (off & 0x1) {
  995. DEBUG2(ql4_printk(KERN_WARNING, ha,
  996. "Skip CRB init replay for offset = 0x%lx\n", off));
  997. continue;
  998. }
  999. /* skipping cold reboot MAGIC */
  1000. if (off == QLA82XX_CAM_RAM(0x1fc))
  1001. continue;
  1002. /* do not reset PCI */
  1003. if (off == (ROMUSB_GLB + 0xbc))
  1004. continue;
  1005. /* skip core clock, so that firmware can increase the clock */
  1006. if (off == (ROMUSB_GLB + 0xc8))
  1007. continue;
  1008. /* skip the function enable register */
  1009. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1010. continue;
  1011. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1012. continue;
  1013. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1014. continue;
  1015. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1016. continue;
  1017. if (off == ADDR_ERROR) {
  1018. ql4_printk(KERN_WARNING, ha,
  1019. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1020. DRIVER_NAME, buf[i].addr);
  1021. continue;
  1022. }
  1023. qla4_82xx_wr_32(ha, off, buf[i].data);
  1024. /* ISP requires much bigger delay to settle down,
  1025. * else crb_window returns 0xffffffff
  1026. */
  1027. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1028. msleep(1000);
  1029. /* ISP requires millisec delay between
  1030. * successive CRB register updation
  1031. */
  1032. msleep(1);
  1033. }
  1034. kfree(buf);
  1035. /* Resetting the data and instruction cache */
  1036. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1037. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1038. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1039. /* Clear all protocol processing engines */
  1040. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1041. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1042. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1043. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1044. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1045. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1046. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1047. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1048. return 0;
  1049. }
  1050. static int
  1051. qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  1052. {
  1053. int i, rval = 0;
  1054. long size = 0;
  1055. long flashaddr, memaddr;
  1056. u64 data;
  1057. u32 high, low;
  1058. flashaddr = memaddr = ha->hw.flt_region_bootload;
  1059. size = (image_start - flashaddr) / 8;
  1060. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  1061. ha->host_no, __func__, flashaddr, image_start));
  1062. for (i = 0; i < size; i++) {
  1063. if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1064. (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
  1065. (int *)&high))) {
  1066. rval = -1;
  1067. goto exit_load_from_flash;
  1068. }
  1069. data = ((u64)high << 32) | low ;
  1070. rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1071. if (rval)
  1072. goto exit_load_from_flash;
  1073. flashaddr += 8;
  1074. memaddr += 8;
  1075. if (i % 0x1000 == 0)
  1076. msleep(1);
  1077. }
  1078. udelay(100);
  1079. read_lock(&ha->hw_lock);
  1080. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1081. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1082. read_unlock(&ha->hw_lock);
  1083. exit_load_from_flash:
  1084. return rval;
  1085. }
  1086. static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1087. {
  1088. u32 rst;
  1089. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1090. if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1091. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1092. __func__);
  1093. return QLA_ERROR;
  1094. }
  1095. udelay(500);
  1096. /* at this point, QM is in reset. This could be a problem if there are
  1097. * incoming d* transition queue messages. QM/PCIE could wedge.
  1098. * To get around this, QM is brought out of reset.
  1099. */
  1100. rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1101. /* unreset qm */
  1102. rst &= ~(1 << 28);
  1103. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1104. if (qla4_82xx_load_from_flash(ha, image_start)) {
  1105. printk("%s: Error trying to load fw from flash!\n", __func__);
  1106. return QLA_ERROR;
  1107. }
  1108. return QLA_SUCCESS;
  1109. }
  1110. int
  1111. qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1112. u64 off, void *data, int size)
  1113. {
  1114. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1115. int shift_amount;
  1116. uint32_t temp;
  1117. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1118. /*
  1119. * If not MN, go check for MS or invalid.
  1120. */
  1121. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1122. mem_crb = QLA82XX_CRB_QDR_NET;
  1123. else {
  1124. mem_crb = QLA82XX_CRB_DDR_NET;
  1125. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1126. return qla4_82xx_pci_mem_read_direct(ha,
  1127. off, data, size);
  1128. }
  1129. off8 = off & 0xfffffff0;
  1130. off0[0] = off & 0xf;
  1131. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1132. shift_amount = 4;
  1133. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1134. off0[1] = 0;
  1135. sz[1] = size - sz[0];
  1136. for (i = 0; i < loop; i++) {
  1137. temp = off8 + (i << shift_amount);
  1138. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1139. temp = 0;
  1140. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1141. temp = MIU_TA_CTL_ENABLE;
  1142. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1143. temp = MIU_TA_CTL_START_ENABLE;
  1144. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1145. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1146. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1147. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1148. break;
  1149. }
  1150. if (j >= MAX_CTL_CHECK) {
  1151. printk_ratelimited(KERN_ERR
  1152. "%s: failed to read through agent\n",
  1153. __func__);
  1154. break;
  1155. }
  1156. start = off0[i] >> 2;
  1157. end = (off0[i] + sz[i] - 1) >> 2;
  1158. for (k = start; k <= end; k++) {
  1159. temp = qla4_82xx_rd_32(ha,
  1160. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1161. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1162. }
  1163. }
  1164. if (j >= MAX_CTL_CHECK)
  1165. return -1;
  1166. if ((off0[0] & 7) == 0) {
  1167. val = word[0];
  1168. } else {
  1169. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1170. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1171. }
  1172. switch (size) {
  1173. case 1:
  1174. *(uint8_t *)data = val;
  1175. break;
  1176. case 2:
  1177. *(uint16_t *)data = val;
  1178. break;
  1179. case 4:
  1180. *(uint32_t *)data = val;
  1181. break;
  1182. case 8:
  1183. *(uint64_t *)data = val;
  1184. break;
  1185. }
  1186. return 0;
  1187. }
  1188. int
  1189. qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1190. u64 off, void *data, int size)
  1191. {
  1192. int i, j, ret = 0, loop, sz[2], off0;
  1193. int scale, shift_amount, startword;
  1194. uint32_t temp;
  1195. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1196. /*
  1197. * If not MN, go check for MS or invalid.
  1198. */
  1199. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1200. mem_crb = QLA82XX_CRB_QDR_NET;
  1201. else {
  1202. mem_crb = QLA82XX_CRB_DDR_NET;
  1203. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1204. return qla4_82xx_pci_mem_write_direct(ha,
  1205. off, data, size);
  1206. }
  1207. off0 = off & 0x7;
  1208. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1209. sz[1] = size - sz[0];
  1210. off8 = off & 0xfffffff0;
  1211. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1212. shift_amount = 4;
  1213. scale = 2;
  1214. startword = (off & 0xf)/8;
  1215. for (i = 0; i < loop; i++) {
  1216. if (qla4_82xx_pci_mem_read_2M(ha, off8 +
  1217. (i << shift_amount), &word[i * scale], 8))
  1218. return -1;
  1219. }
  1220. switch (size) {
  1221. case 1:
  1222. tmpw = *((uint8_t *)data);
  1223. break;
  1224. case 2:
  1225. tmpw = *((uint16_t *)data);
  1226. break;
  1227. case 4:
  1228. tmpw = *((uint32_t *)data);
  1229. break;
  1230. case 8:
  1231. default:
  1232. tmpw = *((uint64_t *)data);
  1233. break;
  1234. }
  1235. if (sz[0] == 8)
  1236. word[startword] = tmpw;
  1237. else {
  1238. word[startword] &=
  1239. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1240. word[startword] |= tmpw << (off0 * 8);
  1241. }
  1242. if (sz[1] != 0) {
  1243. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1244. word[startword+1] |= tmpw >> (sz[0] * 8);
  1245. }
  1246. for (i = 0; i < loop; i++) {
  1247. temp = off8 + (i << shift_amount);
  1248. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1249. temp = 0;
  1250. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1251. temp = word[i * scale] & 0xffffffff;
  1252. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1253. temp = (word[i * scale] >> 32) & 0xffffffff;
  1254. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1255. temp = word[i*scale + 1] & 0xffffffff;
  1256. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1257. temp);
  1258. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1259. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1260. temp);
  1261. temp = MIU_TA_CTL_WRITE_ENABLE;
  1262. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1263. temp = MIU_TA_CTL_WRITE_START;
  1264. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1265. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1266. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1267. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1268. break;
  1269. }
  1270. if (j >= MAX_CTL_CHECK) {
  1271. if (printk_ratelimit())
  1272. ql4_printk(KERN_ERR, ha,
  1273. "%s: failed to read through agent\n",
  1274. __func__);
  1275. ret = -1;
  1276. break;
  1277. }
  1278. }
  1279. return ret;
  1280. }
  1281. static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1282. {
  1283. u32 val = 0;
  1284. int retries = 60;
  1285. if (!pegtune_val) {
  1286. do {
  1287. val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1288. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1289. (val == PHAN_INITIALIZE_ACK))
  1290. return 0;
  1291. set_current_state(TASK_UNINTERRUPTIBLE);
  1292. schedule_timeout(500);
  1293. } while (--retries);
  1294. if (!retries) {
  1295. pegtune_val = qla4_82xx_rd_32(ha,
  1296. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1297. printk(KERN_WARNING "%s: init failed, "
  1298. "pegtune_val = %x\n", __func__, pegtune_val);
  1299. return -1;
  1300. }
  1301. }
  1302. return 0;
  1303. }
  1304. static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
  1305. {
  1306. uint32_t state = 0;
  1307. int loops = 0;
  1308. /* Window 1 call */
  1309. read_lock(&ha->hw_lock);
  1310. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1311. read_unlock(&ha->hw_lock);
  1312. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1313. udelay(100);
  1314. /* Window 1 call */
  1315. read_lock(&ha->hw_lock);
  1316. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1317. read_unlock(&ha->hw_lock);
  1318. loops++;
  1319. }
  1320. if (loops >= 30000) {
  1321. DEBUG2(ql4_printk(KERN_INFO, ha,
  1322. "Receive Peg initialization not complete: 0x%x.\n", state));
  1323. return QLA_ERROR;
  1324. }
  1325. return QLA_SUCCESS;
  1326. }
  1327. void
  1328. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1329. {
  1330. uint32_t drv_active;
  1331. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1332. /*
  1333. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1334. * shift 1 by func_num to set a bit for the function.
  1335. * For ISP8022, drv_active has 4 bits per function
  1336. */
  1337. if (is_qla8032(ha) || is_qla8042(ha))
  1338. drv_active |= (1 << ha->func_num);
  1339. else
  1340. drv_active |= (1 << (ha->func_num * 4));
  1341. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1342. __func__, ha->host_no, drv_active);
  1343. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
  1344. }
  1345. void
  1346. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1347. {
  1348. uint32_t drv_active;
  1349. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1350. /*
  1351. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1352. * shift 1 by func_num to set a bit for the function.
  1353. * For ISP8022, drv_active has 4 bits per function
  1354. */
  1355. if (is_qla8032(ha) || is_qla8042(ha))
  1356. drv_active &= ~(1 << (ha->func_num));
  1357. else
  1358. drv_active &= ~(1 << (ha->func_num * 4));
  1359. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1360. __func__, ha->host_no, drv_active);
  1361. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
  1362. }
  1363. inline int qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1364. {
  1365. uint32_t drv_state, drv_active;
  1366. int rval;
  1367. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1368. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1369. /*
  1370. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1371. * shift 1 by func_num to set a bit for the function.
  1372. * For ISP8022, drv_active has 4 bits per function
  1373. */
  1374. if (is_qla8032(ha) || is_qla8042(ha))
  1375. rval = drv_state & (1 << ha->func_num);
  1376. else
  1377. rval = drv_state & (1 << (ha->func_num * 4));
  1378. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1379. rval = 1;
  1380. return rval;
  1381. }
  1382. void qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1383. {
  1384. uint32_t drv_state;
  1385. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1386. /*
  1387. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1388. * shift 1 by func_num to set a bit for the function.
  1389. * For ISP8022, drv_active has 4 bits per function
  1390. */
  1391. if (is_qla8032(ha) || is_qla8042(ha))
  1392. drv_state |= (1 << ha->func_num);
  1393. else
  1394. drv_state |= (1 << (ha->func_num * 4));
  1395. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1396. __func__, ha->host_no, drv_state);
  1397. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
  1398. }
  1399. void qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1400. {
  1401. uint32_t drv_state;
  1402. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1403. /*
  1404. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1405. * shift 1 by func_num to set a bit for the function.
  1406. * For ISP8022, drv_active has 4 bits per function
  1407. */
  1408. if (is_qla8032(ha) || is_qla8042(ha))
  1409. drv_state &= ~(1 << ha->func_num);
  1410. else
  1411. drv_state &= ~(1 << (ha->func_num * 4));
  1412. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1413. __func__, ha->host_no, drv_state);
  1414. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
  1415. }
  1416. static inline void
  1417. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1418. {
  1419. uint32_t qsnt_state;
  1420. qsnt_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1421. /*
  1422. * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
  1423. * shift 1 by func_num to set a bit for the function.
  1424. * For ISP8022, drv_active has 4 bits per function.
  1425. */
  1426. if (is_qla8032(ha) || is_qla8042(ha))
  1427. qsnt_state |= (1 << ha->func_num);
  1428. else
  1429. qsnt_state |= (2 << (ha->func_num * 4));
  1430. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, qsnt_state);
  1431. }
  1432. static int
  1433. qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1434. {
  1435. uint16_t lnk;
  1436. /* scrub dma mask expansion register */
  1437. qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1438. /* Overwrite stale initialization register values */
  1439. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1440. qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1441. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1442. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1443. if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1444. printk("%s: Error trying to start fw!\n", __func__);
  1445. return QLA_ERROR;
  1446. }
  1447. /* Handshake with the card before we register the devices. */
  1448. if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1449. printk("%s: Error during card handshake!\n", __func__);
  1450. return QLA_ERROR;
  1451. }
  1452. /* Negotiated Link width */
  1453. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  1454. ha->link_width = (lnk >> 4) & 0x3f;
  1455. /* Synchronize with Receive peg */
  1456. return qla4_82xx_rcvpeg_ready(ha);
  1457. }
  1458. int qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
  1459. {
  1460. int rval = QLA_ERROR;
  1461. /*
  1462. * FW Load priority:
  1463. * 1) Operational firmware residing in flash.
  1464. * 2) Fail
  1465. */
  1466. ql4_printk(KERN_INFO, ha,
  1467. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1468. rval = qla4_8xxx_get_flash_info(ha);
  1469. if (rval != QLA_SUCCESS)
  1470. return rval;
  1471. ql4_printk(KERN_INFO, ha,
  1472. "FW: Attempting to load firmware from flash...\n");
  1473. rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
  1474. if (rval != QLA_SUCCESS) {
  1475. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1476. " FAILED...\n");
  1477. return rval;
  1478. }
  1479. return rval;
  1480. }
  1481. void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
  1482. {
  1483. if (qla4_82xx_rom_lock(ha)) {
  1484. /* Someone else is holding the lock. */
  1485. dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
  1486. }
  1487. /*
  1488. * Either we got the lock, or someone
  1489. * else died while holding it.
  1490. * In either case, unlock.
  1491. */
  1492. qla4_82xx_rom_unlock(ha);
  1493. }
  1494. static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
  1495. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1496. uint32_t **d_ptr)
  1497. {
  1498. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1499. struct qla8xxx_minidump_entry_crb *crb_hdr;
  1500. uint32_t *data_ptr = *d_ptr;
  1501. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1502. crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1503. r_addr = crb_hdr->addr;
  1504. r_stride = crb_hdr->crb_strd.addr_stride;
  1505. loop_cnt = crb_hdr->op_count;
  1506. for (i = 0; i < loop_cnt; i++) {
  1507. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1508. *data_ptr++ = cpu_to_le32(r_addr);
  1509. *data_ptr++ = cpu_to_le32(r_value);
  1510. r_addr += r_stride;
  1511. }
  1512. *d_ptr = data_ptr;
  1513. }
  1514. static int qla4_83xx_check_dma_engine_state(struct scsi_qla_host *ha)
  1515. {
  1516. int rval = QLA_SUCCESS;
  1517. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  1518. uint64_t dma_base_addr = 0;
  1519. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
  1520. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1521. ha->fw_dump_tmplt_hdr;
  1522. dma_eng_num =
  1523. tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
  1524. dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
  1525. (dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
  1526. /* Read the pex-dma's command-status-and-control register. */
  1527. rval = ha->isp_ops->rd_reg_indirect(ha,
  1528. (dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
  1529. &cmd_sts_and_cntrl);
  1530. if (rval)
  1531. return QLA_ERROR;
  1532. /* Check if requested pex-dma engine is available. */
  1533. if (cmd_sts_and_cntrl & BIT_31)
  1534. return QLA_SUCCESS;
  1535. else
  1536. return QLA_ERROR;
  1537. }
  1538. static int qla4_83xx_start_pex_dma(struct scsi_qla_host *ha,
  1539. struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr)
  1540. {
  1541. int rval = QLA_SUCCESS, wait = 0;
  1542. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  1543. uint64_t dma_base_addr = 0;
  1544. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
  1545. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1546. ha->fw_dump_tmplt_hdr;
  1547. dma_eng_num =
  1548. tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
  1549. dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
  1550. (dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
  1551. rval = ha->isp_ops->wr_reg_indirect(ha,
  1552. dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_LOW,
  1553. m_hdr->desc_card_addr);
  1554. if (rval)
  1555. goto error_exit;
  1556. rval = ha->isp_ops->wr_reg_indirect(ha,
  1557. dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_HIGH, 0);
  1558. if (rval)
  1559. goto error_exit;
  1560. rval = ha->isp_ops->wr_reg_indirect(ha,
  1561. dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL,
  1562. m_hdr->start_dma_cmd);
  1563. if (rval)
  1564. goto error_exit;
  1565. /* Wait for dma operation to complete. */
  1566. for (wait = 0; wait < QLA83XX_PEX_DMA_MAX_WAIT; wait++) {
  1567. rval = ha->isp_ops->rd_reg_indirect(ha,
  1568. (dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
  1569. &cmd_sts_and_cntrl);
  1570. if (rval)
  1571. goto error_exit;
  1572. if ((cmd_sts_and_cntrl & BIT_1) == 0)
  1573. break;
  1574. else
  1575. udelay(10);
  1576. }
  1577. /* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
  1578. if (wait >= QLA83XX_PEX_DMA_MAX_WAIT) {
  1579. rval = QLA_ERROR;
  1580. goto error_exit;
  1581. }
  1582. error_exit:
  1583. return rval;
  1584. }
  1585. static int qla4_83xx_minidump_pex_dma_read(struct scsi_qla_host *ha,
  1586. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1587. uint32_t **d_ptr)
  1588. {
  1589. int rval = QLA_SUCCESS;
  1590. struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
  1591. uint32_t size, read_size;
  1592. uint8_t *data_ptr = (uint8_t *)*d_ptr;
  1593. void *rdmem_buffer = NULL;
  1594. dma_addr_t rdmem_dma;
  1595. struct qla4_83xx_pex_dma_descriptor dma_desc;
  1596. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1597. rval = qla4_83xx_check_dma_engine_state(ha);
  1598. if (rval != QLA_SUCCESS) {
  1599. DEBUG2(ql4_printk(KERN_INFO, ha,
  1600. "%s: DMA engine not available. Fallback to rdmem-read.\n",
  1601. __func__));
  1602. return QLA_ERROR;
  1603. }
  1604. m_hdr = (struct qla4_83xx_minidump_entry_rdmem_pex_dma *)entry_hdr;
  1605. rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
  1606. QLA83XX_PEX_DMA_READ_SIZE,
  1607. &rdmem_dma, GFP_KERNEL);
  1608. if (!rdmem_buffer) {
  1609. DEBUG2(ql4_printk(KERN_INFO, ha,
  1610. "%s: Unable to allocate rdmem dma buffer\n",
  1611. __func__));
  1612. return QLA_ERROR;
  1613. }
  1614. /* Prepare pex-dma descriptor to be written to MS memory. */
  1615. /* dma-desc-cmd layout:
  1616. * 0-3: dma-desc-cmd 0-3
  1617. * 4-7: pcid function number
  1618. * 8-15: dma-desc-cmd 8-15
  1619. */
  1620. dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
  1621. dma_desc.cmd.dma_desc_cmd |= ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
  1622. dma_desc.dma_bus_addr = rdmem_dma;
  1623. size = 0;
  1624. read_size = 0;
  1625. /*
  1626. * Perform rdmem operation using pex-dma.
  1627. * Prepare dma in chunks of QLA83XX_PEX_DMA_READ_SIZE.
  1628. */
  1629. while (read_size < m_hdr->read_data_size) {
  1630. if (m_hdr->read_data_size - read_size >=
  1631. QLA83XX_PEX_DMA_READ_SIZE)
  1632. size = QLA83XX_PEX_DMA_READ_SIZE;
  1633. else {
  1634. size = (m_hdr->read_data_size - read_size);
  1635. if (rdmem_buffer)
  1636. dma_free_coherent(&ha->pdev->dev,
  1637. QLA83XX_PEX_DMA_READ_SIZE,
  1638. rdmem_buffer, rdmem_dma);
  1639. rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev, size,
  1640. &rdmem_dma,
  1641. GFP_KERNEL);
  1642. if (!rdmem_buffer) {
  1643. DEBUG2(ql4_printk(KERN_INFO, ha,
  1644. "%s: Unable to allocate rdmem dma buffer\n",
  1645. __func__));
  1646. return QLA_ERROR;
  1647. }
  1648. dma_desc.dma_bus_addr = rdmem_dma;
  1649. }
  1650. dma_desc.src_addr = m_hdr->read_addr + read_size;
  1651. dma_desc.cmd.read_data_size = size;
  1652. /* Prepare: Write pex-dma descriptor to MS memory. */
  1653. rval = qla4_83xx_ms_mem_write_128b(ha,
  1654. (uint64_t)m_hdr->desc_card_addr,
  1655. (uint32_t *)&dma_desc,
  1656. (sizeof(struct qla4_83xx_pex_dma_descriptor)/16));
  1657. if (rval == -1) {
  1658. ql4_printk(KERN_INFO, ha,
  1659. "%s: Error writing rdmem-dma-init to MS !!!\n",
  1660. __func__);
  1661. goto error_exit;
  1662. }
  1663. DEBUG2(ql4_printk(KERN_INFO, ha,
  1664. "%s: Dma-desc: Instruct for rdmem dma (size 0x%x).\n",
  1665. __func__, size));
  1666. /* Execute: Start pex-dma operation. */
  1667. rval = qla4_83xx_start_pex_dma(ha, m_hdr);
  1668. if (rval != QLA_SUCCESS) {
  1669. DEBUG2(ql4_printk(KERN_INFO, ha,
  1670. "scsi(%ld): start-pex-dma failed rval=0x%x\n",
  1671. ha->host_no, rval));
  1672. goto error_exit;
  1673. }
  1674. memcpy(data_ptr, rdmem_buffer, size);
  1675. data_ptr += size;
  1676. read_size += size;
  1677. }
  1678. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
  1679. *d_ptr = (uint32_t *)data_ptr;
  1680. error_exit:
  1681. if (rdmem_buffer)
  1682. dma_free_coherent(&ha->pdev->dev, size, rdmem_buffer,
  1683. rdmem_dma);
  1684. return rval;
  1685. }
  1686. static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
  1687. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1688. uint32_t **d_ptr)
  1689. {
  1690. uint32_t addr, r_addr, c_addr, t_r_addr;
  1691. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1692. unsigned long p_wait, w_time, p_mask;
  1693. uint32_t c_value_w, c_value_r;
  1694. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1695. int rval = QLA_ERROR;
  1696. uint32_t *data_ptr = *d_ptr;
  1697. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1698. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1699. loop_count = cache_hdr->op_count;
  1700. r_addr = cache_hdr->read_addr;
  1701. c_addr = cache_hdr->control_addr;
  1702. c_value_w = cache_hdr->cache_ctrl.write_value;
  1703. t_r_addr = cache_hdr->tag_reg_addr;
  1704. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1705. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1706. p_wait = cache_hdr->cache_ctrl.poll_wait;
  1707. p_mask = cache_hdr->cache_ctrl.poll_mask;
  1708. for (i = 0; i < loop_count; i++) {
  1709. ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
  1710. if (c_value_w)
  1711. ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
  1712. if (p_mask) {
  1713. w_time = jiffies + p_wait;
  1714. do {
  1715. ha->isp_ops->rd_reg_indirect(ha, c_addr,
  1716. &c_value_r);
  1717. if ((c_value_r & p_mask) == 0) {
  1718. break;
  1719. } else if (time_after_eq(jiffies, w_time)) {
  1720. /* capturing dump failed */
  1721. return rval;
  1722. }
  1723. } while (1);
  1724. }
  1725. addr = r_addr;
  1726. for (k = 0; k < r_cnt; k++) {
  1727. ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
  1728. *data_ptr++ = cpu_to_le32(r_value);
  1729. addr += cache_hdr->read_ctrl.read_addr_stride;
  1730. }
  1731. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1732. }
  1733. *d_ptr = data_ptr;
  1734. return QLA_SUCCESS;
  1735. }
  1736. static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
  1737. struct qla8xxx_minidump_entry_hdr *entry_hdr)
  1738. {
  1739. struct qla8xxx_minidump_entry_crb *crb_entry;
  1740. uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
  1741. uint32_t crb_addr;
  1742. unsigned long wtime;
  1743. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  1744. int i;
  1745. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1746. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1747. ha->fw_dump_tmplt_hdr;
  1748. crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1749. crb_addr = crb_entry->addr;
  1750. for (i = 0; i < crb_entry->op_count; i++) {
  1751. opcode = crb_entry->crb_ctrl.opcode;
  1752. if (opcode & QLA8XXX_DBG_OPCODE_WR) {
  1753. ha->isp_ops->wr_reg_indirect(ha, crb_addr,
  1754. crb_entry->value_1);
  1755. opcode &= ~QLA8XXX_DBG_OPCODE_WR;
  1756. }
  1757. if (opcode & QLA8XXX_DBG_OPCODE_RW) {
  1758. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1759. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1760. opcode &= ~QLA8XXX_DBG_OPCODE_RW;
  1761. }
  1762. if (opcode & QLA8XXX_DBG_OPCODE_AND) {
  1763. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1764. read_value &= crb_entry->value_2;
  1765. opcode &= ~QLA8XXX_DBG_OPCODE_AND;
  1766. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1767. read_value |= crb_entry->value_3;
  1768. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1769. }
  1770. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1771. }
  1772. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1773. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1774. read_value |= crb_entry->value_3;
  1775. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1776. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1777. }
  1778. if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
  1779. poll_time = crb_entry->crb_strd.poll_timeout;
  1780. wtime = jiffies + poll_time;
  1781. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1782. do {
  1783. if ((read_value & crb_entry->value_2) ==
  1784. crb_entry->value_1) {
  1785. break;
  1786. } else if (time_after_eq(jiffies, wtime)) {
  1787. /* capturing dump failed */
  1788. rval = QLA_ERROR;
  1789. break;
  1790. } else {
  1791. ha->isp_ops->rd_reg_indirect(ha,
  1792. crb_addr, &read_value);
  1793. }
  1794. } while (1);
  1795. opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
  1796. }
  1797. if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
  1798. if (crb_entry->crb_strd.state_index_a) {
  1799. index = crb_entry->crb_strd.state_index_a;
  1800. addr = tmplt_hdr->saved_state_array[index];
  1801. } else {
  1802. addr = crb_addr;
  1803. }
  1804. ha->isp_ops->rd_reg_indirect(ha, addr, &read_value);
  1805. index = crb_entry->crb_ctrl.state_index_v;
  1806. tmplt_hdr->saved_state_array[index] = read_value;
  1807. opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
  1808. }
  1809. if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
  1810. if (crb_entry->crb_strd.state_index_a) {
  1811. index = crb_entry->crb_strd.state_index_a;
  1812. addr = tmplt_hdr->saved_state_array[index];
  1813. } else {
  1814. addr = crb_addr;
  1815. }
  1816. if (crb_entry->crb_ctrl.state_index_v) {
  1817. index = crb_entry->crb_ctrl.state_index_v;
  1818. read_value =
  1819. tmplt_hdr->saved_state_array[index];
  1820. } else {
  1821. read_value = crb_entry->value_1;
  1822. }
  1823. ha->isp_ops->wr_reg_indirect(ha, addr, read_value);
  1824. opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
  1825. }
  1826. if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
  1827. index = crb_entry->crb_ctrl.state_index_v;
  1828. read_value = tmplt_hdr->saved_state_array[index];
  1829. read_value <<= crb_entry->crb_ctrl.shl;
  1830. read_value >>= crb_entry->crb_ctrl.shr;
  1831. if (crb_entry->value_2)
  1832. read_value &= crb_entry->value_2;
  1833. read_value |= crb_entry->value_3;
  1834. read_value += crb_entry->value_1;
  1835. tmplt_hdr->saved_state_array[index] = read_value;
  1836. opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
  1837. }
  1838. crb_addr += crb_entry->crb_strd.addr_stride;
  1839. }
  1840. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
  1841. return rval;
  1842. }
  1843. static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
  1844. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1845. uint32_t **d_ptr)
  1846. {
  1847. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1848. struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
  1849. uint32_t *data_ptr = *d_ptr;
  1850. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1851. ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
  1852. r_addr = ocm_hdr->read_addr;
  1853. r_stride = ocm_hdr->read_addr_stride;
  1854. loop_cnt = ocm_hdr->op_count;
  1855. DEBUG2(ql4_printk(KERN_INFO, ha,
  1856. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  1857. __func__, r_addr, r_stride, loop_cnt));
  1858. for (i = 0; i < loop_cnt; i++) {
  1859. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  1860. *data_ptr++ = cpu_to_le32(r_value);
  1861. r_addr += r_stride;
  1862. }
  1863. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
  1864. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
  1865. *d_ptr = data_ptr;
  1866. }
  1867. static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
  1868. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1869. uint32_t **d_ptr)
  1870. {
  1871. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  1872. struct qla8xxx_minidump_entry_mux *mux_hdr;
  1873. uint32_t *data_ptr = *d_ptr;
  1874. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1875. mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
  1876. r_addr = mux_hdr->read_addr;
  1877. s_addr = mux_hdr->select_addr;
  1878. s_stride = mux_hdr->select_value_stride;
  1879. s_value = mux_hdr->select_value;
  1880. loop_cnt = mux_hdr->op_count;
  1881. for (i = 0; i < loop_cnt; i++) {
  1882. ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
  1883. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1884. *data_ptr++ = cpu_to_le32(s_value);
  1885. *data_ptr++ = cpu_to_le32(r_value);
  1886. s_value += s_stride;
  1887. }
  1888. *d_ptr = data_ptr;
  1889. }
  1890. static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
  1891. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1892. uint32_t **d_ptr)
  1893. {
  1894. uint32_t addr, r_addr, c_addr, t_r_addr;
  1895. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1896. uint32_t c_value_w;
  1897. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1898. uint32_t *data_ptr = *d_ptr;
  1899. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1900. loop_count = cache_hdr->op_count;
  1901. r_addr = cache_hdr->read_addr;
  1902. c_addr = cache_hdr->control_addr;
  1903. c_value_w = cache_hdr->cache_ctrl.write_value;
  1904. t_r_addr = cache_hdr->tag_reg_addr;
  1905. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1906. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1907. for (i = 0; i < loop_count; i++) {
  1908. ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
  1909. ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
  1910. addr = r_addr;
  1911. for (k = 0; k < r_cnt; k++) {
  1912. ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
  1913. *data_ptr++ = cpu_to_le32(r_value);
  1914. addr += cache_hdr->read_ctrl.read_addr_stride;
  1915. }
  1916. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1917. }
  1918. *d_ptr = data_ptr;
  1919. }
  1920. static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
  1921. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1922. uint32_t **d_ptr)
  1923. {
  1924. uint32_t s_addr, r_addr;
  1925. uint32_t r_stride, r_value, r_cnt, qid = 0;
  1926. uint32_t i, k, loop_cnt;
  1927. struct qla8xxx_minidump_entry_queue *q_hdr;
  1928. uint32_t *data_ptr = *d_ptr;
  1929. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1930. q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
  1931. s_addr = q_hdr->select_addr;
  1932. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  1933. r_stride = q_hdr->rd_strd.read_addr_stride;
  1934. loop_cnt = q_hdr->op_count;
  1935. for (i = 0; i < loop_cnt; i++) {
  1936. ha->isp_ops->wr_reg_indirect(ha, s_addr, qid);
  1937. r_addr = q_hdr->read_addr;
  1938. for (k = 0; k < r_cnt; k++) {
  1939. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1940. *data_ptr++ = cpu_to_le32(r_value);
  1941. r_addr += r_stride;
  1942. }
  1943. qid += q_hdr->q_strd.queue_id_stride;
  1944. }
  1945. *d_ptr = data_ptr;
  1946. }
  1947. #define MD_DIRECT_ROM_WINDOW 0x42110030
  1948. #define MD_DIRECT_ROM_READ_BASE 0x42150000
  1949. static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
  1950. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1951. uint32_t **d_ptr)
  1952. {
  1953. uint32_t r_addr, r_value;
  1954. uint32_t i, loop_cnt;
  1955. struct qla8xxx_minidump_entry_rdrom *rom_hdr;
  1956. uint32_t *data_ptr = *d_ptr;
  1957. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1958. rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
  1959. r_addr = rom_hdr->read_addr;
  1960. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  1961. DEBUG2(ql4_printk(KERN_INFO, ha,
  1962. "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
  1963. __func__, r_addr, loop_cnt));
  1964. for (i = 0; i < loop_cnt; i++) {
  1965. ha->isp_ops->wr_reg_indirect(ha, MD_DIRECT_ROM_WINDOW,
  1966. (r_addr & 0xFFFF0000));
  1967. ha->isp_ops->rd_reg_indirect(ha,
  1968. MD_DIRECT_ROM_READ_BASE + (r_addr & 0x0000FFFF),
  1969. &r_value);
  1970. *data_ptr++ = cpu_to_le32(r_value);
  1971. r_addr += sizeof(uint32_t);
  1972. }
  1973. *d_ptr = data_ptr;
  1974. }
  1975. #define MD_MIU_TEST_AGT_CTRL 0x41000090
  1976. #define MD_MIU_TEST_AGT_ADDR_LO 0x41000094
  1977. #define MD_MIU_TEST_AGT_ADDR_HI 0x41000098
  1978. static int __qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
  1979. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1980. uint32_t **d_ptr)
  1981. {
  1982. uint32_t r_addr, r_value, r_data;
  1983. uint32_t i, j, loop_cnt;
  1984. struct qla8xxx_minidump_entry_rdmem *m_hdr;
  1985. unsigned long flags;
  1986. uint32_t *data_ptr = *d_ptr;
  1987. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1988. m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
  1989. r_addr = m_hdr->read_addr;
  1990. loop_cnt = m_hdr->read_data_size/16;
  1991. DEBUG2(ql4_printk(KERN_INFO, ha,
  1992. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  1993. __func__, r_addr, m_hdr->read_data_size));
  1994. if (r_addr & 0xf) {
  1995. DEBUG2(ql4_printk(KERN_INFO, ha,
  1996. "[%s]: Read addr 0x%x not 16 bytes aligned\n",
  1997. __func__, r_addr));
  1998. return QLA_ERROR;
  1999. }
  2000. if (m_hdr->read_data_size % 16) {
  2001. DEBUG2(ql4_printk(KERN_INFO, ha,
  2002. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  2003. __func__, m_hdr->read_data_size));
  2004. return QLA_ERROR;
  2005. }
  2006. DEBUG2(ql4_printk(KERN_INFO, ha,
  2007. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  2008. __func__, r_addr, m_hdr->read_data_size, loop_cnt));
  2009. write_lock_irqsave(&ha->hw_lock, flags);
  2010. for (i = 0; i < loop_cnt; i++) {
  2011. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_LO,
  2012. r_addr);
  2013. r_value = 0;
  2014. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI,
  2015. r_value);
  2016. r_value = MIU_TA_CTL_ENABLE;
  2017. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
  2018. r_value = MIU_TA_CTL_START_ENABLE;
  2019. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
  2020. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2021. ha->isp_ops->rd_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
  2022. &r_value);
  2023. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  2024. break;
  2025. }
  2026. if (j >= MAX_CTL_CHECK) {
  2027. printk_ratelimited(KERN_ERR
  2028. "%s: failed to read through agent\n",
  2029. __func__);
  2030. write_unlock_irqrestore(&ha->hw_lock, flags);
  2031. return QLA_SUCCESS;
  2032. }
  2033. for (j = 0; j < 4; j++) {
  2034. ha->isp_ops->rd_reg_indirect(ha,
  2035. MD_MIU_TEST_AGT_RDDATA[j],
  2036. &r_data);
  2037. *data_ptr++ = cpu_to_le32(r_data);
  2038. }
  2039. r_addr += 16;
  2040. }
  2041. write_unlock_irqrestore(&ha->hw_lock, flags);
  2042. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
  2043. __func__, (loop_cnt * 16)));
  2044. *d_ptr = data_ptr;
  2045. return QLA_SUCCESS;
  2046. }
  2047. static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
  2048. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2049. uint32_t **d_ptr)
  2050. {
  2051. uint32_t *data_ptr = *d_ptr;
  2052. int rval = QLA_SUCCESS;
  2053. if (is_qla8032(ha) || is_qla8042(ha)) {
  2054. rval = qla4_83xx_minidump_pex_dma_read(ha, entry_hdr,
  2055. &data_ptr);
  2056. if (rval != QLA_SUCCESS) {
  2057. rval = __qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
  2058. &data_ptr);
  2059. }
  2060. } else {
  2061. rval = __qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
  2062. &data_ptr);
  2063. }
  2064. *d_ptr = data_ptr;
  2065. return rval;
  2066. }
  2067. static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
  2068. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2069. int index)
  2070. {
  2071. entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
  2072. DEBUG2(ql4_printk(KERN_INFO, ha,
  2073. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  2074. ha->host_no, index, entry_hdr->entry_type,
  2075. entry_hdr->d_ctrl.entry_capture_mask));
  2076. }
  2077. /* ISP83xx functions to process new minidump entries... */
  2078. static uint32_t qla83xx_minidump_process_pollrd(struct scsi_qla_host *ha,
  2079. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2080. uint32_t **d_ptr)
  2081. {
  2082. uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
  2083. uint16_t s_stride, i;
  2084. uint32_t *data_ptr = *d_ptr;
  2085. uint32_t rval = QLA_SUCCESS;
  2086. struct qla83xx_minidump_entry_pollrd *pollrd_hdr;
  2087. pollrd_hdr = (struct qla83xx_minidump_entry_pollrd *)entry_hdr;
  2088. s_addr = le32_to_cpu(pollrd_hdr->select_addr);
  2089. r_addr = le32_to_cpu(pollrd_hdr->read_addr);
  2090. s_value = le32_to_cpu(pollrd_hdr->select_value);
  2091. s_stride = le32_to_cpu(pollrd_hdr->select_value_stride);
  2092. poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
  2093. poll_mask = le32_to_cpu(pollrd_hdr->poll_mask);
  2094. for (i = 0; i < le32_to_cpu(pollrd_hdr->op_count); i++) {
  2095. ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
  2096. poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
  2097. while (1) {
  2098. ha->isp_ops->rd_reg_indirect(ha, s_addr, &r_value);
  2099. if ((r_value & poll_mask) != 0) {
  2100. break;
  2101. } else {
  2102. msleep(1);
  2103. if (--poll_wait == 0) {
  2104. ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
  2105. __func__);
  2106. rval = QLA_ERROR;
  2107. goto exit_process_pollrd;
  2108. }
  2109. }
  2110. }
  2111. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  2112. *data_ptr++ = cpu_to_le32(s_value);
  2113. *data_ptr++ = cpu_to_le32(r_value);
  2114. s_value += s_stride;
  2115. }
  2116. *d_ptr = data_ptr;
  2117. exit_process_pollrd:
  2118. return rval;
  2119. }
  2120. static void qla83xx_minidump_process_rdmux2(struct scsi_qla_host *ha,
  2121. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2122. uint32_t **d_ptr)
  2123. {
  2124. uint32_t sel_val1, sel_val2, t_sel_val, data, i;
  2125. uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
  2126. struct qla83xx_minidump_entry_rdmux2 *rdmux2_hdr;
  2127. uint32_t *data_ptr = *d_ptr;
  2128. rdmux2_hdr = (struct qla83xx_minidump_entry_rdmux2 *)entry_hdr;
  2129. sel_val1 = le32_to_cpu(rdmux2_hdr->select_value_1);
  2130. sel_val2 = le32_to_cpu(rdmux2_hdr->select_value_2);
  2131. sel_addr1 = le32_to_cpu(rdmux2_hdr->select_addr_1);
  2132. sel_addr2 = le32_to_cpu(rdmux2_hdr->select_addr_2);
  2133. sel_val_mask = le32_to_cpu(rdmux2_hdr->select_value_mask);
  2134. read_addr = le32_to_cpu(rdmux2_hdr->read_addr);
  2135. for (i = 0; i < rdmux2_hdr->op_count; i++) {
  2136. ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val1);
  2137. t_sel_val = sel_val1 & sel_val_mask;
  2138. *data_ptr++ = cpu_to_le32(t_sel_val);
  2139. ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
  2140. ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
  2141. *data_ptr++ = cpu_to_le32(data);
  2142. ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val2);
  2143. t_sel_val = sel_val2 & sel_val_mask;
  2144. *data_ptr++ = cpu_to_le32(t_sel_val);
  2145. ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
  2146. ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
  2147. *data_ptr++ = cpu_to_le32(data);
  2148. sel_val1 += rdmux2_hdr->select_value_stride;
  2149. sel_val2 += rdmux2_hdr->select_value_stride;
  2150. }
  2151. *d_ptr = data_ptr;
  2152. }
  2153. static uint32_t qla83xx_minidump_process_pollrdmwr(struct scsi_qla_host *ha,
  2154. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2155. uint32_t **d_ptr)
  2156. {
  2157. uint32_t poll_wait, poll_mask, r_value, data;
  2158. uint32_t addr_1, addr_2, value_1, value_2;
  2159. uint32_t *data_ptr = *d_ptr;
  2160. uint32_t rval = QLA_SUCCESS;
  2161. struct qla83xx_minidump_entry_pollrdmwr *poll_hdr;
  2162. poll_hdr = (struct qla83xx_minidump_entry_pollrdmwr *)entry_hdr;
  2163. addr_1 = le32_to_cpu(poll_hdr->addr_1);
  2164. addr_2 = le32_to_cpu(poll_hdr->addr_2);
  2165. value_1 = le32_to_cpu(poll_hdr->value_1);
  2166. value_2 = le32_to_cpu(poll_hdr->value_2);
  2167. poll_mask = le32_to_cpu(poll_hdr->poll_mask);
  2168. ha->isp_ops->wr_reg_indirect(ha, addr_1, value_1);
  2169. poll_wait = le32_to_cpu(poll_hdr->poll_wait);
  2170. while (1) {
  2171. ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
  2172. if ((r_value & poll_mask) != 0) {
  2173. break;
  2174. } else {
  2175. msleep(1);
  2176. if (--poll_wait == 0) {
  2177. ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_1\n",
  2178. __func__);
  2179. rval = QLA_ERROR;
  2180. goto exit_process_pollrdmwr;
  2181. }
  2182. }
  2183. }
  2184. ha->isp_ops->rd_reg_indirect(ha, addr_2, &data);
  2185. data &= le32_to_cpu(poll_hdr->modify_mask);
  2186. ha->isp_ops->wr_reg_indirect(ha, addr_2, data);
  2187. ha->isp_ops->wr_reg_indirect(ha, addr_1, value_2);
  2188. poll_wait = le32_to_cpu(poll_hdr->poll_wait);
  2189. while (1) {
  2190. ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
  2191. if ((r_value & poll_mask) != 0) {
  2192. break;
  2193. } else {
  2194. msleep(1);
  2195. if (--poll_wait == 0) {
  2196. ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_2\n",
  2197. __func__);
  2198. rval = QLA_ERROR;
  2199. goto exit_process_pollrdmwr;
  2200. }
  2201. }
  2202. }
  2203. *data_ptr++ = cpu_to_le32(addr_2);
  2204. *data_ptr++ = cpu_to_le32(data);
  2205. *d_ptr = data_ptr;
  2206. exit_process_pollrdmwr:
  2207. return rval;
  2208. }
  2209. static uint32_t qla4_83xx_minidump_process_rdrom(struct scsi_qla_host *ha,
  2210. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  2211. uint32_t **d_ptr)
  2212. {
  2213. uint32_t fl_addr, u32_count, rval;
  2214. struct qla8xxx_minidump_entry_rdrom *rom_hdr;
  2215. uint32_t *data_ptr = *d_ptr;
  2216. rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
  2217. fl_addr = le32_to_cpu(rom_hdr->read_addr);
  2218. u32_count = le32_to_cpu(rom_hdr->read_data_size)/sizeof(uint32_t);
  2219. DEBUG2(ql4_printk(KERN_INFO, ha, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
  2220. __func__, fl_addr, u32_count));
  2221. rval = qla4_83xx_lockless_flash_read_u32(ha, fl_addr,
  2222. (u8 *)(data_ptr), u32_count);
  2223. if (rval == QLA_ERROR) {
  2224. ql4_printk(KERN_ERR, ha, "%s: Flash Read Error,Count=%d\n",
  2225. __func__, u32_count);
  2226. goto exit_process_rdrom;
  2227. }
  2228. data_ptr += u32_count;
  2229. *d_ptr = data_ptr;
  2230. exit_process_rdrom:
  2231. return rval;
  2232. }
  2233. /**
  2234. * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
  2235. * @ha: pointer to adapter structure
  2236. **/
  2237. static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
  2238. {
  2239. int num_entry_hdr = 0;
  2240. struct qla8xxx_minidump_entry_hdr *entry_hdr;
  2241. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  2242. uint32_t *data_ptr;
  2243. uint32_t data_collected = 0;
  2244. int i, rval = QLA_ERROR;
  2245. uint64_t now;
  2246. uint32_t timestamp;
  2247. if (!ha->fw_dump) {
  2248. ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
  2249. __func__, ha->host_no);
  2250. return rval;
  2251. }
  2252. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  2253. ha->fw_dump_tmplt_hdr;
  2254. data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
  2255. ha->fw_dump_tmplt_size);
  2256. data_collected += ha->fw_dump_tmplt_size;
  2257. num_entry_hdr = tmplt_hdr->num_of_entries;
  2258. ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
  2259. __func__, data_ptr);
  2260. ql4_printk(KERN_INFO, ha,
  2261. "[%s]: no of entry headers in Template: 0x%x\n",
  2262. __func__, num_entry_hdr);
  2263. ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
  2264. __func__, ha->fw_dump_capture_mask);
  2265. ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
  2266. __func__, ha->fw_dump_size, ha->fw_dump_size);
  2267. /* Update current timestamp before taking dump */
  2268. now = get_jiffies_64();
  2269. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  2270. tmplt_hdr->driver_timestamp = timestamp;
  2271. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  2272. (((uint8_t *)ha->fw_dump_tmplt_hdr) +
  2273. tmplt_hdr->first_entry_offset);
  2274. if (is_qla8032(ha) || is_qla8042(ha))
  2275. tmplt_hdr->saved_state_array[QLA83XX_SS_OCM_WNDREG_INDEX] =
  2276. tmplt_hdr->ocm_window_reg[ha->func_num];
  2277. /* Walk through the entry headers - validate/perform required action */
  2278. for (i = 0; i < num_entry_hdr; i++) {
  2279. if (data_collected >= ha->fw_dump_size) {
  2280. ql4_printk(KERN_INFO, ha,
  2281. "Data collected: [0x%x], Total Dump size: [0x%x]\n",
  2282. data_collected, ha->fw_dump_size);
  2283. return rval;
  2284. }
  2285. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  2286. ha->fw_dump_capture_mask)) {
  2287. entry_hdr->d_ctrl.driver_flags |=
  2288. QLA8XXX_DBG_SKIPPED_FLAG;
  2289. goto skip_nxt_entry;
  2290. }
  2291. DEBUG2(ql4_printk(KERN_INFO, ha,
  2292. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  2293. data_collected,
  2294. (ha->fw_dump_size - data_collected)));
  2295. /* Decode the entry type and take required action to capture
  2296. * debug data
  2297. */
  2298. switch (entry_hdr->entry_type) {
  2299. case QLA8XXX_RDEND:
  2300. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2301. break;
  2302. case QLA8XXX_CNTRL:
  2303. rval = qla4_8xxx_minidump_process_control(ha,
  2304. entry_hdr);
  2305. if (rval != QLA_SUCCESS) {
  2306. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2307. goto md_failed;
  2308. }
  2309. break;
  2310. case QLA8XXX_RDCRB:
  2311. qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
  2312. &data_ptr);
  2313. break;
  2314. case QLA8XXX_RDMEM:
  2315. rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
  2316. &data_ptr);
  2317. if (rval != QLA_SUCCESS) {
  2318. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2319. goto md_failed;
  2320. }
  2321. break;
  2322. case QLA8XXX_BOARD:
  2323. case QLA8XXX_RDROM:
  2324. if (is_qla8022(ha)) {
  2325. qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
  2326. &data_ptr);
  2327. } else if (is_qla8032(ha) || is_qla8042(ha)) {
  2328. rval = qla4_83xx_minidump_process_rdrom(ha,
  2329. entry_hdr,
  2330. &data_ptr);
  2331. if (rval != QLA_SUCCESS)
  2332. qla4_8xxx_mark_entry_skipped(ha,
  2333. entry_hdr,
  2334. i);
  2335. }
  2336. break;
  2337. case QLA8XXX_L2DTG:
  2338. case QLA8XXX_L2ITG:
  2339. case QLA8XXX_L2DAT:
  2340. case QLA8XXX_L2INS:
  2341. rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
  2342. &data_ptr);
  2343. if (rval != QLA_SUCCESS) {
  2344. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2345. goto md_failed;
  2346. }
  2347. break;
  2348. case QLA8XXX_L1DTG:
  2349. case QLA8XXX_L1ITG:
  2350. case QLA8XXX_L1DAT:
  2351. case QLA8XXX_L1INS:
  2352. qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
  2353. &data_ptr);
  2354. break;
  2355. case QLA8XXX_RDOCM:
  2356. qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
  2357. &data_ptr);
  2358. break;
  2359. case QLA8XXX_RDMUX:
  2360. qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
  2361. &data_ptr);
  2362. break;
  2363. case QLA8XXX_QUEUE:
  2364. qla4_8xxx_minidump_process_queue(ha, entry_hdr,
  2365. &data_ptr);
  2366. break;
  2367. case QLA83XX_POLLRD:
  2368. if (is_qla8022(ha)) {
  2369. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2370. break;
  2371. }
  2372. rval = qla83xx_minidump_process_pollrd(ha, entry_hdr,
  2373. &data_ptr);
  2374. if (rval != QLA_SUCCESS)
  2375. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2376. break;
  2377. case QLA83XX_RDMUX2:
  2378. if (is_qla8022(ha)) {
  2379. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2380. break;
  2381. }
  2382. qla83xx_minidump_process_rdmux2(ha, entry_hdr,
  2383. &data_ptr);
  2384. break;
  2385. case QLA83XX_POLLRDMWR:
  2386. if (is_qla8022(ha)) {
  2387. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2388. break;
  2389. }
  2390. rval = qla83xx_minidump_process_pollrdmwr(ha, entry_hdr,
  2391. &data_ptr);
  2392. if (rval != QLA_SUCCESS)
  2393. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2394. break;
  2395. case QLA8XXX_RDNOP:
  2396. default:
  2397. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  2398. break;
  2399. }
  2400. data_collected = (uint8_t *)data_ptr -
  2401. ((uint8_t *)((uint8_t *)ha->fw_dump +
  2402. ha->fw_dump_tmplt_size));
  2403. skip_nxt_entry:
  2404. /* next entry in the template */
  2405. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  2406. (((uint8_t *)entry_hdr) +
  2407. entry_hdr->entry_size);
  2408. }
  2409. if ((data_collected + ha->fw_dump_tmplt_size) != ha->fw_dump_size) {
  2410. ql4_printk(KERN_INFO, ha,
  2411. "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
  2412. data_collected, ha->fw_dump_size);
  2413. goto md_failed;
  2414. }
  2415. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
  2416. __func__, i));
  2417. md_failed:
  2418. return rval;
  2419. }
  2420. /**
  2421. * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
  2422. * @ha: pointer to adapter structure
  2423. **/
  2424. static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
  2425. {
  2426. char event_string[40];
  2427. char *envp[] = { event_string, NULL };
  2428. switch (code) {
  2429. case QL4_UEVENT_CODE_FW_DUMP:
  2430. snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
  2431. ha->host_no);
  2432. break;
  2433. default:
  2434. /*do nothing*/
  2435. break;
  2436. }
  2437. kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
  2438. }
  2439. void qla4_8xxx_get_minidump(struct scsi_qla_host *ha)
  2440. {
  2441. if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
  2442. !test_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
  2443. if (!qla4_8xxx_collect_md_data(ha)) {
  2444. qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
  2445. set_bit(AF_82XX_FW_DUMPED, &ha->flags);
  2446. } else {
  2447. ql4_printk(KERN_INFO, ha, "%s: Unable to collect minidump\n",
  2448. __func__);
  2449. }
  2450. }
  2451. }
  2452. /**
  2453. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  2454. * @ha: pointer to adapter structure
  2455. *
  2456. * Note: IDC lock must be held upon entry
  2457. **/
  2458. int qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  2459. {
  2460. int rval = QLA_ERROR;
  2461. int i, timeout;
  2462. uint32_t old_count, count, idc_ctrl;
  2463. int need_reset = 0, peg_stuck = 1;
  2464. need_reset = ha->isp_ops->need_reset(ha);
  2465. old_count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
  2466. for (i = 0; i < 10; i++) {
  2467. timeout = msleep_interruptible(200);
  2468. if (timeout) {
  2469. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2470. QLA8XXX_DEV_FAILED);
  2471. return rval;
  2472. }
  2473. count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
  2474. if (count != old_count)
  2475. peg_stuck = 0;
  2476. }
  2477. if (need_reset) {
  2478. /* We are trying to perform a recovery here. */
  2479. if (peg_stuck)
  2480. ha->isp_ops->rom_lock_recovery(ha);
  2481. goto dev_initialize;
  2482. } else {
  2483. /* Start of day for this ha context. */
  2484. if (peg_stuck) {
  2485. /* Either we are the first or recovery in progress. */
  2486. ha->isp_ops->rom_lock_recovery(ha);
  2487. goto dev_initialize;
  2488. } else {
  2489. /* Firmware already running. */
  2490. rval = QLA_SUCCESS;
  2491. goto dev_ready;
  2492. }
  2493. }
  2494. dev_initialize:
  2495. /* set to DEV_INITIALIZING */
  2496. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2497. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2498. QLA8XXX_DEV_INITIALIZING);
  2499. /*
  2500. * For ISP8324 and ISP8042, if IDC_CTRL GRACEFUL_RESET_BIT1 is set,
  2501. * reset it after device goes to INIT state.
  2502. */
  2503. if (is_qla8032(ha) || is_qla8042(ha)) {
  2504. idc_ctrl = qla4_83xx_rd_reg(ha, QLA83XX_IDC_DRV_CTRL);
  2505. if (idc_ctrl & GRACEFUL_RESET_BIT1) {
  2506. qla4_83xx_wr_reg(ha, QLA83XX_IDC_DRV_CTRL,
  2507. (idc_ctrl & ~GRACEFUL_RESET_BIT1));
  2508. set_bit(AF_83XX_NO_FW_DUMP, &ha->flags);
  2509. }
  2510. }
  2511. ha->isp_ops->idc_unlock(ha);
  2512. if (is_qla8022(ha))
  2513. qla4_8xxx_get_minidump(ha);
  2514. rval = ha->isp_ops->restart_firmware(ha);
  2515. ha->isp_ops->idc_lock(ha);
  2516. if (rval != QLA_SUCCESS) {
  2517. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2518. qla4_8xxx_clear_drv_active(ha);
  2519. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2520. QLA8XXX_DEV_FAILED);
  2521. return rval;
  2522. }
  2523. dev_ready:
  2524. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  2525. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2526. return rval;
  2527. }
  2528. /**
  2529. * qla4_82xx_need_reset_handler - Code to start reset sequence
  2530. * @ha: pointer to adapter structure
  2531. *
  2532. * Note: IDC lock must be held upon entry
  2533. **/
  2534. static void
  2535. qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
  2536. {
  2537. uint32_t dev_state, drv_state, drv_active;
  2538. uint32_t active_mask = 0xFFFFFFFF;
  2539. unsigned long reset_timeout;
  2540. ql4_printk(KERN_INFO, ha,
  2541. "Performing ISP error recovery\n");
  2542. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  2543. qla4_82xx_idc_unlock(ha);
  2544. ha->isp_ops->disable_intrs(ha);
  2545. qla4_82xx_idc_lock(ha);
  2546. }
  2547. if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2548. DEBUG2(ql4_printk(KERN_INFO, ha,
  2549. "%s(%ld): reset acknowledged\n",
  2550. __func__, ha->host_no));
  2551. qla4_8xxx_set_rst_ready(ha);
  2552. } else {
  2553. active_mask = (~(1 << (ha->func_num * 4)));
  2554. }
  2555. /* wait for 10 seconds for reset ack from all functions */
  2556. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2557. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2558. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2559. ql4_printk(KERN_INFO, ha,
  2560. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2561. __func__, ha->host_no, drv_state, drv_active);
  2562. while (drv_state != (drv_active & active_mask)) {
  2563. if (time_after_eq(jiffies, reset_timeout)) {
  2564. ql4_printk(KERN_INFO, ha,
  2565. "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
  2566. DRIVER_NAME, drv_state, drv_active);
  2567. break;
  2568. }
  2569. /*
  2570. * When reset_owner times out, check which functions
  2571. * acked/did not ack
  2572. */
  2573. if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2574. ql4_printk(KERN_INFO, ha,
  2575. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2576. __func__, ha->host_no, drv_state,
  2577. drv_active);
  2578. }
  2579. qla4_82xx_idc_unlock(ha);
  2580. msleep(1000);
  2581. qla4_82xx_idc_lock(ha);
  2582. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2583. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2584. }
  2585. /* Clear RESET OWNER as we are not going to use it any further */
  2586. clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
  2587. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2588. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
  2589. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2590. /* Force to DEV_COLD unless someone else is starting a reset */
  2591. if (dev_state != QLA8XXX_DEV_INITIALIZING) {
  2592. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  2593. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2594. qla4_8xxx_set_rst_ready(ha);
  2595. }
  2596. }
  2597. /**
  2598. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  2599. * @ha: pointer to adapter structure
  2600. **/
  2601. void
  2602. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  2603. {
  2604. ha->isp_ops->idc_lock(ha);
  2605. qla4_8xxx_set_qsnt_ready(ha);
  2606. ha->isp_ops->idc_unlock(ha);
  2607. }
  2608. static void qla4_82xx_set_idc_ver(struct scsi_qla_host *ha)
  2609. {
  2610. int idc_ver;
  2611. uint32_t drv_active;
  2612. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  2613. if (drv_active == (1 << (ha->func_num * 4))) {
  2614. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION,
  2615. QLA82XX_IDC_VERSION);
  2616. ql4_printk(KERN_INFO, ha,
  2617. "%s: IDC version updated to %d\n", __func__,
  2618. QLA82XX_IDC_VERSION);
  2619. } else {
  2620. idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
  2621. if (QLA82XX_IDC_VERSION != idc_ver) {
  2622. ql4_printk(KERN_INFO, ha,
  2623. "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
  2624. __func__, QLA82XX_IDC_VERSION, idc_ver);
  2625. }
  2626. }
  2627. }
  2628. static int qla4_83xx_set_idc_ver(struct scsi_qla_host *ha)
  2629. {
  2630. int idc_ver;
  2631. uint32_t drv_active;
  2632. int rval = QLA_SUCCESS;
  2633. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  2634. if (drv_active == (1 << ha->func_num)) {
  2635. idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
  2636. idc_ver &= (~0xFF);
  2637. idc_ver |= QLA83XX_IDC_VER_MAJ_VALUE;
  2638. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION, idc_ver);
  2639. ql4_printk(KERN_INFO, ha,
  2640. "%s: IDC version updated to %d\n", __func__,
  2641. idc_ver);
  2642. } else {
  2643. idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
  2644. idc_ver &= 0xFF;
  2645. if (QLA83XX_IDC_VER_MAJ_VALUE != idc_ver) {
  2646. ql4_printk(KERN_INFO, ha,
  2647. "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
  2648. __func__, QLA83XX_IDC_VER_MAJ_VALUE,
  2649. idc_ver);
  2650. rval = QLA_ERROR;
  2651. goto exit_set_idc_ver;
  2652. }
  2653. }
  2654. /* Update IDC_MINOR_VERSION */
  2655. idc_ver = qla4_83xx_rd_reg(ha, QLA83XX_CRB_IDC_VER_MINOR);
  2656. idc_ver &= ~(0x03 << (ha->func_num * 2));
  2657. idc_ver |= (QLA83XX_IDC_VER_MIN_VALUE << (ha->func_num * 2));
  2658. qla4_83xx_wr_reg(ha, QLA83XX_CRB_IDC_VER_MINOR, idc_ver);
  2659. exit_set_idc_ver:
  2660. return rval;
  2661. }
  2662. int qla4_8xxx_update_idc_reg(struct scsi_qla_host *ha)
  2663. {
  2664. uint32_t drv_active;
  2665. int rval = QLA_SUCCESS;
  2666. if (test_bit(AF_INIT_DONE, &ha->flags))
  2667. goto exit_update_idc_reg;
  2668. ha->isp_ops->idc_lock(ha);
  2669. qla4_8xxx_set_drv_active(ha);
  2670. /*
  2671. * If we are the first driver to load and
  2672. * ql4xdontresethba is not set, clear IDC_CTRL BIT0.
  2673. */
  2674. if (is_qla8032(ha) || is_qla8042(ha)) {
  2675. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  2676. if ((drv_active == (1 << ha->func_num)) && !ql4xdontresethba)
  2677. qla4_83xx_clear_idc_dontreset(ha);
  2678. }
  2679. if (is_qla8022(ha)) {
  2680. qla4_82xx_set_idc_ver(ha);
  2681. } else if (is_qla8032(ha) || is_qla8042(ha)) {
  2682. rval = qla4_83xx_set_idc_ver(ha);
  2683. if (rval == QLA_ERROR)
  2684. qla4_8xxx_clear_drv_active(ha);
  2685. }
  2686. ha->isp_ops->idc_unlock(ha);
  2687. exit_update_idc_reg:
  2688. return rval;
  2689. }
  2690. /**
  2691. * qla4_8xxx_device_state_handler - Adapter state machine
  2692. * @ha: pointer to host adapter structure.
  2693. *
  2694. * Note: IDC lock must be UNLOCKED upon entry
  2695. **/
  2696. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  2697. {
  2698. uint32_t dev_state;
  2699. int rval = QLA_SUCCESS;
  2700. unsigned long dev_init_timeout;
  2701. rval = qla4_8xxx_update_idc_reg(ha);
  2702. if (rval == QLA_ERROR)
  2703. goto exit_state_handler;
  2704. dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
  2705. DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2706. dev_state, dev_state < MAX_STATES ?
  2707. qdev_state[dev_state] : "Unknown"));
  2708. /* wait for 30 seconds for device to go ready */
  2709. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2710. ha->isp_ops->idc_lock(ha);
  2711. while (1) {
  2712. if (time_after_eq(jiffies, dev_init_timeout)) {
  2713. ql4_printk(KERN_WARNING, ha,
  2714. "%s: Device Init Failed 0x%x = %s\n",
  2715. DRIVER_NAME,
  2716. dev_state, dev_state < MAX_STATES ?
  2717. qdev_state[dev_state] : "Unknown");
  2718. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2719. QLA8XXX_DEV_FAILED);
  2720. }
  2721. dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
  2722. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2723. dev_state, dev_state < MAX_STATES ?
  2724. qdev_state[dev_state] : "Unknown");
  2725. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  2726. switch (dev_state) {
  2727. case QLA8XXX_DEV_READY:
  2728. goto exit;
  2729. case QLA8XXX_DEV_COLD:
  2730. rval = qla4_8xxx_device_bootstrap(ha);
  2731. goto exit;
  2732. case QLA8XXX_DEV_INITIALIZING:
  2733. ha->isp_ops->idc_unlock(ha);
  2734. msleep(1000);
  2735. ha->isp_ops->idc_lock(ha);
  2736. break;
  2737. case QLA8XXX_DEV_NEED_RESET:
  2738. /*
  2739. * For ISP8324 and ISP8042, if NEED_RESET is set by any
  2740. * driver, it should be honored, irrespective of
  2741. * IDC_CTRL DONTRESET_BIT0
  2742. */
  2743. if (is_qla8032(ha) || is_qla8042(ha)) {
  2744. qla4_83xx_need_reset_handler(ha);
  2745. } else if (is_qla8022(ha)) {
  2746. if (!ql4xdontresethba) {
  2747. qla4_82xx_need_reset_handler(ha);
  2748. /* Update timeout value after need
  2749. * reset handler */
  2750. dev_init_timeout = jiffies +
  2751. (ha->nx_dev_init_timeout * HZ);
  2752. } else {
  2753. ha->isp_ops->idc_unlock(ha);
  2754. msleep(1000);
  2755. ha->isp_ops->idc_lock(ha);
  2756. }
  2757. }
  2758. break;
  2759. case QLA8XXX_DEV_NEED_QUIESCENT:
  2760. /* idc locked/unlocked in handler */
  2761. qla4_8xxx_need_qsnt_handler(ha);
  2762. break;
  2763. case QLA8XXX_DEV_QUIESCENT:
  2764. ha->isp_ops->idc_unlock(ha);
  2765. msleep(1000);
  2766. ha->isp_ops->idc_lock(ha);
  2767. break;
  2768. case QLA8XXX_DEV_FAILED:
  2769. ha->isp_ops->idc_unlock(ha);
  2770. qla4xxx_dead_adapter_cleanup(ha);
  2771. rval = QLA_ERROR;
  2772. ha->isp_ops->idc_lock(ha);
  2773. goto exit;
  2774. default:
  2775. ha->isp_ops->idc_unlock(ha);
  2776. qla4xxx_dead_adapter_cleanup(ha);
  2777. rval = QLA_ERROR;
  2778. ha->isp_ops->idc_lock(ha);
  2779. goto exit;
  2780. }
  2781. }
  2782. exit:
  2783. ha->isp_ops->idc_unlock(ha);
  2784. exit_state_handler:
  2785. return rval;
  2786. }
  2787. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  2788. {
  2789. int retval;
  2790. /* clear the interrupt */
  2791. if (is_qla8032(ha) || is_qla8042(ha)) {
  2792. writel(0, &ha->qla4_83xx_reg->risc_intr);
  2793. readl(&ha->qla4_83xx_reg->risc_intr);
  2794. } else if (is_qla8022(ha)) {
  2795. writel(0, &ha->qla4_82xx_reg->host_int);
  2796. readl(&ha->qla4_82xx_reg->host_int);
  2797. }
  2798. retval = qla4_8xxx_device_state_handler(ha);
  2799. if (retval == QLA_SUCCESS && !test_bit(AF_IRQ_ATTACHED, &ha->flags))
  2800. retval = qla4xxx_request_irqs(ha);
  2801. return retval;
  2802. }
  2803. /*****************************************************************************/
  2804. /* Flash Manipulation Routines */
  2805. /*****************************************************************************/
  2806. #define OPTROM_BURST_SIZE 0x1000
  2807. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  2808. #define FARX_DATA_FLAG BIT_31
  2809. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  2810. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  2811. static inline uint32_t
  2812. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2813. {
  2814. return hw->flash_conf_off | faddr;
  2815. }
  2816. static inline uint32_t
  2817. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2818. {
  2819. return hw->flash_data_off | faddr;
  2820. }
  2821. static uint32_t *
  2822. qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  2823. uint32_t faddr, uint32_t length)
  2824. {
  2825. uint32_t i;
  2826. uint32_t val;
  2827. int loops = 0;
  2828. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  2829. udelay(100);
  2830. cond_resched();
  2831. loops++;
  2832. }
  2833. if (loops >= 50000) {
  2834. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  2835. return dwptr;
  2836. }
  2837. /* Dword reads to flash. */
  2838. for (i = 0; i < length/4; i++, faddr += 4) {
  2839. if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
  2840. ql4_printk(KERN_WARNING, ha,
  2841. "Do ROM fast read failed\n");
  2842. goto done_read;
  2843. }
  2844. dwptr[i] = __constant_cpu_to_le32(val);
  2845. }
  2846. done_read:
  2847. qla4_82xx_rom_unlock(ha);
  2848. return dwptr;
  2849. }
  2850. /**
  2851. * Address and length are byte address
  2852. **/
  2853. static uint8_t *
  2854. qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  2855. uint32_t offset, uint32_t length)
  2856. {
  2857. qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  2858. return buf;
  2859. }
  2860. static int
  2861. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  2862. {
  2863. const char *loc, *locations[] = { "DEF", "PCI" };
  2864. /*
  2865. * FLT-location structure resides after the last PCI region.
  2866. */
  2867. /* Begin with sane defaults. */
  2868. loc = locations[0];
  2869. *start = FA_FLASH_LAYOUT_ADDR_82;
  2870. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  2871. return QLA_SUCCESS;
  2872. }
  2873. static void
  2874. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  2875. {
  2876. const char *loc, *locations[] = { "DEF", "FLT" };
  2877. uint16_t *wptr;
  2878. uint16_t cnt, chksum;
  2879. uint32_t start, status;
  2880. struct qla_flt_header *flt;
  2881. struct qla_flt_region *region;
  2882. struct ql82xx_hw_data *hw = &ha->hw;
  2883. hw->flt_region_flt = flt_addr;
  2884. wptr = (uint16_t *)ha->request_ring;
  2885. flt = (struct qla_flt_header *)ha->request_ring;
  2886. region = (struct qla_flt_region *)&flt[1];
  2887. if (is_qla8022(ha)) {
  2888. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2889. flt_addr << 2, OPTROM_BURST_SIZE);
  2890. } else if (is_qla8032(ha) || is_qla8042(ha)) {
  2891. status = qla4_83xx_flash_read_u32(ha, flt_addr << 2,
  2892. (uint8_t *)ha->request_ring,
  2893. 0x400);
  2894. if (status != QLA_SUCCESS)
  2895. goto no_flash_data;
  2896. }
  2897. if (*wptr == __constant_cpu_to_le16(0xffff))
  2898. goto no_flash_data;
  2899. if (flt->version != __constant_cpu_to_le16(1)) {
  2900. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  2901. "version=0x%x length=0x%x checksum=0x%x.\n",
  2902. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2903. le16_to_cpu(flt->checksum)));
  2904. goto no_flash_data;
  2905. }
  2906. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  2907. for (chksum = 0; cnt; cnt--)
  2908. chksum += le16_to_cpu(*wptr++);
  2909. if (chksum) {
  2910. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  2911. "version=0x%x length=0x%x checksum=0x%x.\n",
  2912. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2913. chksum));
  2914. goto no_flash_data;
  2915. }
  2916. loc = locations[1];
  2917. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  2918. for ( ; cnt; cnt--, region++) {
  2919. /* Store addresses as DWORD offsets. */
  2920. start = le32_to_cpu(region->start) >> 2;
  2921. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  2922. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  2923. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  2924. switch (le32_to_cpu(region->code) & 0xff) {
  2925. case FLT_REG_FDT:
  2926. hw->flt_region_fdt = start;
  2927. break;
  2928. case FLT_REG_BOOT_CODE_82:
  2929. hw->flt_region_boot = start;
  2930. break;
  2931. case FLT_REG_FW_82:
  2932. case FLT_REG_FW_82_1:
  2933. hw->flt_region_fw = start;
  2934. break;
  2935. case FLT_REG_BOOTLOAD_82:
  2936. hw->flt_region_bootload = start;
  2937. break;
  2938. case FLT_REG_ISCSI_PARAM:
  2939. hw->flt_iscsi_param = start;
  2940. break;
  2941. case FLT_REG_ISCSI_CHAP:
  2942. hw->flt_region_chap = start;
  2943. hw->flt_chap_size = le32_to_cpu(region->size);
  2944. break;
  2945. case FLT_REG_ISCSI_DDB:
  2946. hw->flt_region_ddb = start;
  2947. hw->flt_ddb_size = le32_to_cpu(region->size);
  2948. break;
  2949. }
  2950. }
  2951. goto done;
  2952. no_flash_data:
  2953. /* Use hardcoded defaults. */
  2954. loc = locations[0];
  2955. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  2956. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  2957. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  2958. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  2959. hw->flt_region_chap = FA_FLASH_ISCSI_CHAP >> 2;
  2960. hw->flt_chap_size = FA_FLASH_CHAP_SIZE;
  2961. hw->flt_region_ddb = FA_FLASH_ISCSI_DDB >> 2;
  2962. hw->flt_ddb_size = FA_FLASH_DDB_SIZE;
  2963. done:
  2964. DEBUG2(ql4_printk(KERN_INFO, ha,
  2965. "FLT[%s]: flt=0x%x fdt=0x%x boot=0x%x bootload=0x%x fw=0x%x chap=0x%x chap_size=0x%x ddb=0x%x ddb_size=0x%x\n",
  2966. loc, hw->flt_region_flt, hw->flt_region_fdt,
  2967. hw->flt_region_boot, hw->flt_region_bootload,
  2968. hw->flt_region_fw, hw->flt_region_chap,
  2969. hw->flt_chap_size, hw->flt_region_ddb,
  2970. hw->flt_ddb_size));
  2971. }
  2972. static void
  2973. qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
  2974. {
  2975. #define FLASH_BLK_SIZE_4K 0x1000
  2976. #define FLASH_BLK_SIZE_32K 0x8000
  2977. #define FLASH_BLK_SIZE_64K 0x10000
  2978. const char *loc, *locations[] = { "MID", "FDT" };
  2979. uint16_t cnt, chksum;
  2980. uint16_t *wptr;
  2981. struct qla_fdt_layout *fdt;
  2982. uint16_t mid = 0;
  2983. uint16_t fid = 0;
  2984. struct ql82xx_hw_data *hw = &ha->hw;
  2985. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  2986. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  2987. wptr = (uint16_t *)ha->request_ring;
  2988. fdt = (struct qla_fdt_layout *)ha->request_ring;
  2989. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2990. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  2991. if (*wptr == __constant_cpu_to_le16(0xffff))
  2992. goto no_flash_data;
  2993. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  2994. fdt->sig[3] != 'D')
  2995. goto no_flash_data;
  2996. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  2997. cnt++)
  2998. chksum += le16_to_cpu(*wptr++);
  2999. if (chksum) {
  3000. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  3001. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  3002. le16_to_cpu(fdt->version)));
  3003. goto no_flash_data;
  3004. }
  3005. loc = locations[1];
  3006. mid = le16_to_cpu(fdt->man_id);
  3007. fid = le16_to_cpu(fdt->id);
  3008. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  3009. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  3010. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  3011. if (fdt->unprotect_sec_cmd) {
  3012. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  3013. fdt->unprotect_sec_cmd);
  3014. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  3015. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  3016. flash_conf_addr(hw, 0x0336);
  3017. }
  3018. goto done;
  3019. no_flash_data:
  3020. loc = locations[0];
  3021. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  3022. done:
  3023. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  3024. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  3025. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  3026. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  3027. hw->fdt_block_size));
  3028. }
  3029. static void
  3030. qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
  3031. {
  3032. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  3033. uint32_t *wptr;
  3034. if (!is_qla8022(ha))
  3035. return;
  3036. wptr = (uint32_t *)ha->request_ring;
  3037. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  3038. QLA82XX_IDC_PARAM_ADDR , 8);
  3039. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  3040. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  3041. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  3042. } else {
  3043. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  3044. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  3045. }
  3046. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  3047. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  3048. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  3049. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  3050. return;
  3051. }
  3052. void qla4_82xx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
  3053. int in_count)
  3054. {
  3055. int i;
  3056. /* Load all mailbox registers, except mailbox 0. */
  3057. for (i = 1; i < in_count; i++)
  3058. writel(mbx_cmd[i], &ha->qla4_82xx_reg->mailbox_in[i]);
  3059. /* Wakeup firmware */
  3060. writel(mbx_cmd[0], &ha->qla4_82xx_reg->mailbox_in[0]);
  3061. readl(&ha->qla4_82xx_reg->mailbox_in[0]);
  3062. writel(HINT_MBX_INT_PENDING, &ha->qla4_82xx_reg->hint);
  3063. readl(&ha->qla4_82xx_reg->hint);
  3064. }
  3065. void qla4_82xx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
  3066. {
  3067. int intr_status;
  3068. intr_status = readl(&ha->qla4_82xx_reg->host_int);
  3069. if (intr_status & ISRX_82XX_RISC_INT) {
  3070. ha->mbox_status_count = out_count;
  3071. intr_status = readl(&ha->qla4_82xx_reg->host_status);
  3072. ha->isp_ops->interrupt_service_routine(ha, intr_status);
  3073. if (test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
  3074. test_bit(AF_INTx_ENABLED, &ha->flags))
  3075. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg,
  3076. 0xfbff);
  3077. }
  3078. }
  3079. int
  3080. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  3081. {
  3082. int ret;
  3083. uint32_t flt_addr;
  3084. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  3085. if (ret != QLA_SUCCESS)
  3086. return ret;
  3087. qla4_8xxx_get_flt_info(ha, flt_addr);
  3088. if (is_qla8022(ha)) {
  3089. qla4_82xx_get_fdt_info(ha);
  3090. qla4_82xx_get_idc_param(ha);
  3091. } else if (is_qla8032(ha) || is_qla8042(ha)) {
  3092. qla4_83xx_get_idc_param(ha);
  3093. }
  3094. return QLA_SUCCESS;
  3095. }
  3096. /**
  3097. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  3098. * @ha: pointer to host adapter structure.
  3099. *
  3100. * Remarks:
  3101. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  3102. * not be available after successful return. Driver must cleanup potential
  3103. * outstanding I/O's after calling this funcion.
  3104. **/
  3105. int
  3106. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  3107. {
  3108. int status;
  3109. uint32_t mbox_cmd[MBOX_REG_COUNT];
  3110. uint32_t mbox_sts[MBOX_REG_COUNT];
  3111. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  3112. memset(&mbox_sts, 0, sizeof(mbox_sts));
  3113. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  3114. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  3115. &mbox_cmd[0], &mbox_sts[0]);
  3116. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  3117. __func__, status));
  3118. return status;
  3119. }
  3120. /**
  3121. * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
  3122. * @ha: pointer to host adapter structure.
  3123. **/
  3124. int
  3125. qla4_82xx_isp_reset(struct scsi_qla_host *ha)
  3126. {
  3127. int rval;
  3128. uint32_t dev_state;
  3129. qla4_82xx_idc_lock(ha);
  3130. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3131. if (dev_state == QLA8XXX_DEV_READY) {
  3132. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3133. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3134. QLA8XXX_DEV_NEED_RESET);
  3135. set_bit(AF_8XXX_RST_OWNER, &ha->flags);
  3136. } else
  3137. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  3138. qla4_82xx_idc_unlock(ha);
  3139. rval = qla4_8xxx_device_state_handler(ha);
  3140. qla4_82xx_idc_lock(ha);
  3141. qla4_8xxx_clear_rst_ready(ha);
  3142. qla4_82xx_idc_unlock(ha);
  3143. if (rval == QLA_SUCCESS) {
  3144. ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
  3145. clear_bit(AF_FW_RECOVERY, &ha->flags);
  3146. }
  3147. return rval;
  3148. }
  3149. /**
  3150. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  3151. * @ha: pointer to host adapter structure.
  3152. *
  3153. **/
  3154. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  3155. {
  3156. uint32_t mbox_cmd[MBOX_REG_COUNT];
  3157. uint32_t mbox_sts[MBOX_REG_COUNT];
  3158. struct mbx_sys_info *sys_info;
  3159. dma_addr_t sys_info_dma;
  3160. int status = QLA_ERROR;
  3161. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  3162. &sys_info_dma, GFP_KERNEL);
  3163. if (sys_info == NULL) {
  3164. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  3165. ha->host_no, __func__));
  3166. return status;
  3167. }
  3168. memset(sys_info, 0, sizeof(*sys_info));
  3169. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  3170. memset(&mbox_sts, 0, sizeof(mbox_sts));
  3171. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  3172. mbox_cmd[1] = LSDW(sys_info_dma);
  3173. mbox_cmd[2] = MSDW(sys_info_dma);
  3174. mbox_cmd[4] = sizeof(*sys_info);
  3175. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  3176. &mbox_sts[0]) != QLA_SUCCESS) {
  3177. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  3178. ha->host_no, __func__));
  3179. goto exit_validate_mac82;
  3180. }
  3181. /* Make sure we receive the minimum required data to cache internally */
  3182. if (((is_qla8032(ha) || is_qla8042(ha)) ? mbox_sts[3] : mbox_sts[4]) <
  3183. offsetof(struct mbx_sys_info, reserved)) {
  3184. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  3185. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  3186. goto exit_validate_mac82;
  3187. }
  3188. /* Save M.A.C. address & serial_number */
  3189. ha->port_num = sys_info->port_num;
  3190. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  3191. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  3192. memcpy(ha->serial_number, &sys_info->serial_number,
  3193. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  3194. memcpy(ha->model_name, &sys_info->board_id_str,
  3195. min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
  3196. ha->phy_port_cnt = sys_info->phys_port_cnt;
  3197. ha->phy_port_num = sys_info->port_num;
  3198. ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
  3199. DEBUG2(printk("scsi%ld: %s: "
  3200. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  3201. "serial %s\n", ha->host_no, __func__,
  3202. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  3203. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  3204. ha->serial_number));
  3205. status = QLA_SUCCESS;
  3206. exit_validate_mac82:
  3207. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  3208. sys_info_dma);
  3209. return status;
  3210. }
  3211. /* Interrupt handling helpers. */
  3212. int qla4_8xxx_intr_enable(struct scsi_qla_host *ha)
  3213. {
  3214. uint32_t mbox_cmd[MBOX_REG_COUNT];
  3215. uint32_t mbox_sts[MBOX_REG_COUNT];
  3216. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  3217. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  3218. memset(&mbox_sts, 0, sizeof(mbox_sts));
  3219. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  3220. mbox_cmd[1] = INTR_ENABLE;
  3221. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  3222. &mbox_sts[0]) != QLA_SUCCESS) {
  3223. DEBUG2(ql4_printk(KERN_INFO, ha,
  3224. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  3225. __func__, mbox_sts[0]));
  3226. return QLA_ERROR;
  3227. }
  3228. return QLA_SUCCESS;
  3229. }
  3230. int qla4_8xxx_intr_disable(struct scsi_qla_host *ha)
  3231. {
  3232. uint32_t mbox_cmd[MBOX_REG_COUNT];
  3233. uint32_t mbox_sts[MBOX_REG_COUNT];
  3234. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  3235. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  3236. memset(&mbox_sts, 0, sizeof(mbox_sts));
  3237. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  3238. mbox_cmd[1] = INTR_DISABLE;
  3239. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  3240. &mbox_sts[0]) != QLA_SUCCESS) {
  3241. DEBUG2(ql4_printk(KERN_INFO, ha,
  3242. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  3243. __func__, mbox_sts[0]));
  3244. return QLA_ERROR;
  3245. }
  3246. return QLA_SUCCESS;
  3247. }
  3248. void
  3249. qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
  3250. {
  3251. qla4_8xxx_intr_enable(ha);
  3252. spin_lock_irq(&ha->hardware_lock);
  3253. /* BIT 10 - reset */
  3254. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  3255. spin_unlock_irq(&ha->hardware_lock);
  3256. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  3257. }
  3258. void
  3259. qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
  3260. {
  3261. if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
  3262. qla4_8xxx_intr_disable(ha);
  3263. spin_lock_irq(&ha->hardware_lock);
  3264. /* BIT 10 - set */
  3265. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  3266. spin_unlock_irq(&ha->hardware_lock);
  3267. }
  3268. struct ql4_init_msix_entry {
  3269. uint16_t entry;
  3270. uint16_t index;
  3271. const char *name;
  3272. irq_handler_t handler;
  3273. };
  3274. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  3275. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  3276. "qla4xxx (default)",
  3277. (irq_handler_t)qla4_8xxx_default_intr_handler },
  3278. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  3279. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  3280. };
  3281. void
  3282. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  3283. {
  3284. int i;
  3285. struct ql4_msix_entry *qentry;
  3286. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  3287. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  3288. if (qentry->have_irq) {
  3289. free_irq(qentry->msix_vector, ha);
  3290. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  3291. __func__, qla4_8xxx_msix_entries[i].name));
  3292. }
  3293. }
  3294. pci_disable_msix(ha->pdev);
  3295. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  3296. }
  3297. int
  3298. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  3299. {
  3300. int i, ret;
  3301. struct msix_entry entries[QLA_MSIX_ENTRIES];
  3302. struct ql4_msix_entry *qentry;
  3303. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  3304. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  3305. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  3306. if (ret) {
  3307. ql4_printk(KERN_WARNING, ha,
  3308. "MSI-X: Failed to enable support -- %d/%d\n",
  3309. QLA_MSIX_ENTRIES, ret);
  3310. goto msix_out;
  3311. }
  3312. set_bit(AF_MSIX_ENABLED, &ha->flags);
  3313. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  3314. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  3315. qentry->msix_vector = entries[i].vector;
  3316. qentry->msix_entry = entries[i].entry;
  3317. qentry->have_irq = 0;
  3318. ret = request_irq(qentry->msix_vector,
  3319. qla4_8xxx_msix_entries[i].handler, 0,
  3320. qla4_8xxx_msix_entries[i].name, ha);
  3321. if (ret) {
  3322. ql4_printk(KERN_WARNING, ha,
  3323. "MSI-X: Unable to register handler -- %x/%d.\n",
  3324. qla4_8xxx_msix_entries[i].index, ret);
  3325. qla4_8xxx_disable_msix(ha);
  3326. goto msix_out;
  3327. }
  3328. qentry->have_irq = 1;
  3329. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  3330. __func__, qla4_8xxx_msix_entries[i].name));
  3331. }
  3332. msix_out:
  3333. return ret;
  3334. }