iommu.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  15. * 02110-1301, USA.
  16. */
  17. #ifndef MSM_IOMMU_H
  18. #define MSM_IOMMU_H
  19. #include <linux/interrupt.h>
  20. #include <linux/clk.h>
  21. /* Sharability attributes of MSM IOMMU mappings */
  22. #define MSM_IOMMU_ATTR_NON_SH 0x0
  23. #define MSM_IOMMU_ATTR_SH 0x4
  24. /* Cacheability attributes of MSM IOMMU mappings */
  25. #define MSM_IOMMU_ATTR_NONCACHED 0x0
  26. #define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
  27. #define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
  28. #define MSM_IOMMU_ATTR_CACHED_WT 0x3
  29. /* Mask for the cache policy attribute */
  30. #define MSM_IOMMU_CP_MASK 0x03
  31. /* Maximum number of Machine IDs that we are allowing to be mapped to the same
  32. * context bank. The number of MIDs mapped to the same CB does not affect
  33. * performance, but there is a practical limit on how many distinct MIDs may
  34. * be present. These mappings are typically determined at design time and are
  35. * not expected to change at run time.
  36. */
  37. #define MAX_NUM_MIDS 32
  38. /**
  39. * struct msm_iommu_dev - a single IOMMU hardware instance
  40. * name Human-readable name given to this IOMMU HW instance
  41. * clk_rate Rate to set for this IOMMU's clock, if applicable to this
  42. * particular IOMMU. 0 means don't set a rate.
  43. * -1 means it is an AXI clock with no valid rate
  44. *
  45. */
  46. struct msm_iommu_dev {
  47. const char *name;
  48. int clk_rate;
  49. };
  50. /**
  51. * struct msm_iommu_ctx_dev - an IOMMU context bank instance
  52. * name Human-readable name given to this context bank
  53. * num Index of this context bank within the hardware
  54. * mids List of Machine IDs that are to be mapped into this context
  55. * bank, terminated by -1. The MID is a set of signals on the
  56. * AXI bus that identifies the function associated with a specific
  57. * memory request. (See ARM spec).
  58. */
  59. struct msm_iommu_ctx_dev {
  60. const char *name;
  61. int num;
  62. int mids[MAX_NUM_MIDS];
  63. };
  64. /**
  65. * struct msm_iommu_drvdata - A single IOMMU hardware instance
  66. * @base: IOMMU config port base address (VA)
  67. * @irq: Interrupt number
  68. * @clk: The bus clock for this IOMMU hardware instance
  69. * @pclk: The clock for the IOMMU bus interconnect
  70. *
  71. * A msm_iommu_drvdata holds the global driver data about a single piece
  72. * of an IOMMU hardware instance.
  73. */
  74. struct msm_iommu_drvdata {
  75. void __iomem *base;
  76. int irq;
  77. struct clk *clk;
  78. struct clk *pclk;
  79. };
  80. /**
  81. * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
  82. * @num: Hardware context number of this context
  83. * @pdev: Platform device associated wit this HW instance
  84. * @attached_elm: List element for domains to track which devices are
  85. * attached to them
  86. *
  87. * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
  88. * within each IOMMU hardware instance
  89. */
  90. struct msm_iommu_ctx_drvdata {
  91. int num;
  92. struct platform_device *pdev;
  93. struct list_head attached_elm;
  94. };
  95. /*
  96. * Look up an IOMMU context device by its context name. NULL if none found.
  97. * Useful for testing and drivers that do not yet fully have IOMMU stuff in
  98. * their platform devices.
  99. */
  100. struct device *msm_iommu_get_ctx(const char *ctx_name);
  101. /*
  102. * Interrupt handler for the IOMMU context fault interrupt. Hooking the
  103. * interrupt is not supported in the API yet, but this will print an error
  104. * message and dump useful IOMMU registers.
  105. */
  106. irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
  107. #endif