ath.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH_H
  17. #define ATH_H
  18. #include <linux/skbuff.h>
  19. #include <linux/if_ether.h>
  20. #include <linux/spinlock.h>
  21. #include <net/mac80211.h>
  22. /*
  23. * The key cache is used for h/w cipher state and also for
  24. * tracking station state such as the current tx antenna.
  25. * We also setup a mapping table between key cache slot indices
  26. * and station state to short-circuit node lookups on rx.
  27. * Different parts have different size key caches. We handle
  28. * up to ATH_KEYMAX entries (could dynamically allocate state).
  29. */
  30. #define ATH_KEYMAX 128 /* max key cache size we handle */
  31. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  32. struct ath_ani {
  33. bool caldone;
  34. unsigned int longcal_timer;
  35. unsigned int shortcal_timer;
  36. unsigned int resetcal_timer;
  37. unsigned int checkani_timer;
  38. struct timer_list timer;
  39. };
  40. struct ath_cycle_counters {
  41. u32 cycles;
  42. u32 rx_busy;
  43. u32 rx_frame;
  44. u32 tx_frame;
  45. };
  46. enum ath_device_state {
  47. ATH_HW_UNAVAILABLE,
  48. ATH_HW_INITIALIZED,
  49. };
  50. enum ath_bus_type {
  51. ATH_PCI,
  52. ATH_AHB,
  53. ATH_USB,
  54. };
  55. struct reg_dmn_pair_mapping {
  56. u16 regDmnEnum;
  57. u16 reg_5ghz_ctl;
  58. u16 reg_2ghz_ctl;
  59. };
  60. struct ath_regulatory {
  61. char alpha2[2];
  62. u16 country_code;
  63. u16 max_power_level;
  64. u16 current_rd;
  65. int16_t power_limit;
  66. struct reg_dmn_pair_mapping *regpair;
  67. };
  68. enum ath_crypt_caps {
  69. ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
  70. ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
  71. };
  72. struct ath_keyval {
  73. u8 kv_type;
  74. u8 kv_pad;
  75. u16 kv_len;
  76. u8 kv_val[16]; /* TK */
  77. u8 kv_mic[8]; /* Michael MIC key */
  78. u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
  79. * supports both MIC keys in the same key cache entry;
  80. * in that case, kv_mic is the RX key) */
  81. };
  82. enum ath_cipher {
  83. ATH_CIPHER_WEP = 0,
  84. ATH_CIPHER_AES_OCB = 1,
  85. ATH_CIPHER_AES_CCM = 2,
  86. ATH_CIPHER_CKIP = 3,
  87. ATH_CIPHER_TKIP = 4,
  88. ATH_CIPHER_CLR = 5,
  89. ATH_CIPHER_MIC = 127
  90. };
  91. /**
  92. * struct ath_ops - Register read/write operations
  93. *
  94. * @read: Register read
  95. * @multi_read: Multiple register read
  96. * @write: Register write
  97. * @enable_write_buffer: Enable multiple register writes
  98. * @write_flush: flush buffered register writes and disable buffering
  99. */
  100. struct ath_ops {
  101. unsigned int (*read)(void *, u32 reg_offset);
  102. void (*multi_read)(void *, u32 *addr, u32 *val, u16 count);
  103. void (*write)(void *, u32 val, u32 reg_offset);
  104. void (*enable_write_buffer)(void *);
  105. void (*write_flush) (void *);
  106. u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr);
  107. };
  108. struct ath_common;
  109. struct ath_bus_ops;
  110. struct ath_common {
  111. void *ah;
  112. void *priv;
  113. struct ieee80211_hw *hw;
  114. int debug_mask;
  115. enum ath_device_state state;
  116. struct ath_ani ani;
  117. u16 cachelsz;
  118. u16 curaid;
  119. u8 macaddr[ETH_ALEN];
  120. u8 curbssid[ETH_ALEN];
  121. u8 bssidmask[ETH_ALEN];
  122. u32 rx_bufsize;
  123. u32 keymax;
  124. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  125. DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
  126. enum ath_crypt_caps crypt_caps;
  127. unsigned int clockrate;
  128. spinlock_t cc_lock;
  129. struct ath_cycle_counters cc_ani;
  130. struct ath_cycle_counters cc_survey;
  131. struct ath_regulatory regulatory;
  132. const struct ath_ops *ops;
  133. const struct ath_bus_ops *bus_ops;
  134. bool btcoex_enabled;
  135. bool disable_ani;
  136. };
  137. struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
  138. u32 len,
  139. gfp_t gfp_mask);
  140. void ath_hw_setbssidmask(struct ath_common *common);
  141. void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
  142. int ath_key_config(struct ath_common *common,
  143. struct ieee80211_vif *vif,
  144. struct ieee80211_sta *sta,
  145. struct ieee80211_key_conf *key);
  146. bool ath_hw_keyreset(struct ath_common *common, u16 entry);
  147. void ath_hw_cycle_counters_update(struct ath_common *common);
  148. int32_t ath_hw_get_listen_time(struct ath_common *common);
  149. extern __attribute__((format (printf, 2, 3)))
  150. void ath_printk(const char *level, const char *fmt, ...);
  151. #define _ath_printk(level, common, fmt, ...) \
  152. do { \
  153. __always_unused struct ath_common *unused = common; \
  154. ath_printk(level, fmt, ##__VA_ARGS__); \
  155. } while (0)
  156. #define ath_emerg(common, fmt, ...) \
  157. _ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
  158. #define ath_alert(common, fmt, ...) \
  159. _ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
  160. #define ath_crit(common, fmt, ...) \
  161. _ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
  162. #define ath_err(common, fmt, ...) \
  163. _ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
  164. #define ath_warn(common, fmt, ...) \
  165. _ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
  166. #define ath_notice(common, fmt, ...) \
  167. _ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
  168. #define ath_info(common, fmt, ...) \
  169. _ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
  170. /**
  171. * enum ath_debug_level - atheros wireless debug level
  172. *
  173. * @ATH_DBG_RESET: reset processing
  174. * @ATH_DBG_QUEUE: hardware queue management
  175. * @ATH_DBG_EEPROM: eeprom processing
  176. * @ATH_DBG_CALIBRATE: periodic calibration
  177. * @ATH_DBG_INTERRUPT: interrupt processing
  178. * @ATH_DBG_REGULATORY: regulatory processing
  179. * @ATH_DBG_ANI: adaptive noise immunitive processing
  180. * @ATH_DBG_XMIT: basic xmit operation
  181. * @ATH_DBG_BEACON: beacon handling
  182. * @ATH_DBG_CONFIG: configuration of the hardware
  183. * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
  184. * @ATH_DBG_PS: power save processing
  185. * @ATH_DBG_HWTIMER: hardware timer handling
  186. * @ATH_DBG_BTCOEX: bluetooth coexistance
  187. * @ATH_DBG_BSTUCK: stuck beacons
  188. * @ATH_DBG_ANY: enable all debugging
  189. *
  190. * The debug level is used to control the amount and type of debugging output
  191. * we want to see. Each driver has its own method for enabling debugging and
  192. * modifying debug level states -- but this is typically done through a
  193. * module parameter 'debug' along with a respective 'debug' debugfs file
  194. * entry.
  195. */
  196. enum ATH_DEBUG {
  197. ATH_DBG_RESET = 0x00000001,
  198. ATH_DBG_QUEUE = 0x00000002,
  199. ATH_DBG_EEPROM = 0x00000004,
  200. ATH_DBG_CALIBRATE = 0x00000008,
  201. ATH_DBG_INTERRUPT = 0x00000010,
  202. ATH_DBG_REGULATORY = 0x00000020,
  203. ATH_DBG_ANI = 0x00000040,
  204. ATH_DBG_XMIT = 0x00000080,
  205. ATH_DBG_BEACON = 0x00000100,
  206. ATH_DBG_CONFIG = 0x00000200,
  207. ATH_DBG_FATAL = 0x00000400,
  208. ATH_DBG_PS = 0x00000800,
  209. ATH_DBG_HWTIMER = 0x00001000,
  210. ATH_DBG_BTCOEX = 0x00002000,
  211. ATH_DBG_WMI = 0x00004000,
  212. ATH_DBG_BSTUCK = 0x00008000,
  213. ATH_DBG_ANY = 0xffffffff
  214. };
  215. #define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
  216. #ifdef CONFIG_ATH_DEBUG
  217. #define ath_dbg(common, dbg_mask, fmt, ...) \
  218. do { \
  219. if ((common)->debug_mask & dbg_mask) \
  220. _ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \
  221. } while (0)
  222. #define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
  223. #define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
  224. #else
  225. static inline __attribute__((format (printf, 3, 4)))
  226. void ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
  227. const char *fmt, ...)
  228. {
  229. }
  230. #define ATH_DBG_WARN(foo, arg...) do {} while (0)
  231. #define ATH_DBG_WARN_ON_ONCE(foo) ({ \
  232. int __ret_warn_once = !!(foo); \
  233. unlikely(__ret_warn_once); \
  234. })
  235. #endif /* CONFIG_ATH_DEBUG */
  236. /** Returns string describing opmode, or NULL if unknown mode. */
  237. #ifdef CONFIG_ATH_DEBUG
  238. const char *ath_opmode_to_string(enum nl80211_iftype opmode);
  239. #else
  240. static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
  241. {
  242. return "UNKNOWN";
  243. }
  244. #endif
  245. #endif /* ATH_H */