dsi.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/wait.h>
  33. #include <linux/workqueue.h>
  34. #include <linux/sched.h>
  35. #include <video/omapdss.h>
  36. #include <plat/clock.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. /*#define VERBOSE_IRQ*/
  40. #define DSI_CATCH_MISSING_TE
  41. struct dsi_reg { u16 idx; };
  42. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  43. #define DSI_SZ_REGS SZ_1K
  44. /* DSI Protocol Engine */
  45. #define DSI_REVISION DSI_REG(0x0000)
  46. #define DSI_SYSCONFIG DSI_REG(0x0010)
  47. #define DSI_SYSSTATUS DSI_REG(0x0014)
  48. #define DSI_IRQSTATUS DSI_REG(0x0018)
  49. #define DSI_IRQENABLE DSI_REG(0x001C)
  50. #define DSI_CTRL DSI_REG(0x0040)
  51. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  52. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  53. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  54. #define DSI_CLK_CTRL DSI_REG(0x0054)
  55. #define DSI_TIMING1 DSI_REG(0x0058)
  56. #define DSI_TIMING2 DSI_REG(0x005C)
  57. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  58. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  59. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  60. #define DSI_CLK_TIMING DSI_REG(0x006C)
  61. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  62. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  63. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  64. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  65. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  66. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  67. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  68. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  69. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  70. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  71. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  72. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  73. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  74. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  75. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  76. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  77. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  78. /* DSIPHY_SCP */
  79. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  80. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  81. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  82. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  83. #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
  84. /* DSI_PLL_CTRL_SCP */
  85. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  86. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  87. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  88. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  89. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  90. #define REG_GET(idx, start, end) \
  91. FLD_GET(dsi_read_reg(idx), start, end)
  92. #define REG_FLD_MOD(idx, val, start, end) \
  93. dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
  94. /* Global interrupts */
  95. #define DSI_IRQ_VC0 (1 << 0)
  96. #define DSI_IRQ_VC1 (1 << 1)
  97. #define DSI_IRQ_VC2 (1 << 2)
  98. #define DSI_IRQ_VC3 (1 << 3)
  99. #define DSI_IRQ_WAKEUP (1 << 4)
  100. #define DSI_IRQ_RESYNC (1 << 5)
  101. #define DSI_IRQ_PLL_LOCK (1 << 7)
  102. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  103. #define DSI_IRQ_PLL_RECALL (1 << 9)
  104. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  105. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  106. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  107. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  108. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  109. #define DSI_IRQ_SYNC_LOST (1 << 18)
  110. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  111. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  112. #define DSI_IRQ_ERROR_MASK \
  113. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  114. DSI_IRQ_TA_TIMEOUT)
  115. #define DSI_IRQ_CHANNEL_MASK 0xf
  116. /* Virtual channel interrupts */
  117. #define DSI_VC_IRQ_CS (1 << 0)
  118. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  119. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  120. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  121. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  122. #define DSI_VC_IRQ_BTA (1 << 5)
  123. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  124. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  125. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  126. #define DSI_VC_IRQ_ERROR_MASK \
  127. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  128. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  129. DSI_VC_IRQ_FIFO_TX_UDF)
  130. /* ComplexIO interrupts */
  131. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  132. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  133. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  134. #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
  135. #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
  136. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  137. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  138. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  139. #define DSI_CIO_IRQ_ERRESC4 (1 << 8)
  140. #define DSI_CIO_IRQ_ERRESC5 (1 << 9)
  141. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  142. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  143. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  144. #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
  145. #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
  146. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  147. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  148. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  149. #define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
  150. #define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
  151. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  152. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  153. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  154. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  155. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  156. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  157. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
  158. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
  159. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
  160. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
  161. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  162. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  163. #define DSI_CIO_IRQ_ERROR_MASK \
  164. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  165. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
  166. DSI_CIO_IRQ_ERRSYNCESC5 | \
  167. DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  168. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
  169. DSI_CIO_IRQ_ERRESC5 | \
  170. DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
  171. DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
  172. DSI_CIO_IRQ_ERRCONTROL5 | \
  173. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  174. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  175. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
  176. DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
  177. DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
  178. #define DSI_DT_DCS_SHORT_WRITE_0 0x05
  179. #define DSI_DT_DCS_SHORT_WRITE_1 0x15
  180. #define DSI_DT_DCS_READ 0x06
  181. #define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
  182. #define DSI_DT_NULL_PACKET 0x09
  183. #define DSI_DT_DCS_LONG_WRITE 0x39
  184. #define DSI_DT_RX_ACK_WITH_ERR 0x02
  185. #define DSI_DT_RX_DCS_LONG_READ 0x1c
  186. #define DSI_DT_RX_SHORT_READ_1 0x21
  187. #define DSI_DT_RX_SHORT_READ_2 0x22
  188. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  189. #define DSI_MAX_NR_ISRS 2
  190. struct dsi_isr_data {
  191. omap_dsi_isr_t isr;
  192. void *arg;
  193. u32 mask;
  194. };
  195. enum fifo_size {
  196. DSI_FIFO_SIZE_0 = 0,
  197. DSI_FIFO_SIZE_32 = 1,
  198. DSI_FIFO_SIZE_64 = 2,
  199. DSI_FIFO_SIZE_96 = 3,
  200. DSI_FIFO_SIZE_128 = 4,
  201. };
  202. enum dsi_vc_mode {
  203. DSI_VC_MODE_L4 = 0,
  204. DSI_VC_MODE_VP,
  205. };
  206. enum dsi_lane {
  207. DSI_CLK_P = 1 << 0,
  208. DSI_CLK_N = 1 << 1,
  209. DSI_DATA1_P = 1 << 2,
  210. DSI_DATA1_N = 1 << 3,
  211. DSI_DATA2_P = 1 << 4,
  212. DSI_DATA2_N = 1 << 5,
  213. };
  214. struct dsi_update_region {
  215. u16 x, y, w, h;
  216. struct omap_dss_device *device;
  217. };
  218. struct dsi_irq_stats {
  219. unsigned long last_reset;
  220. unsigned irq_count;
  221. unsigned dsi_irqs[32];
  222. unsigned vc_irqs[4][32];
  223. unsigned cio_irqs[32];
  224. };
  225. struct dsi_isr_tables {
  226. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  227. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  228. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  229. };
  230. static struct
  231. {
  232. struct platform_device *pdev;
  233. void __iomem *base;
  234. int irq;
  235. void (*dsi_mux_pads)(bool enable);
  236. struct dsi_clock_info current_cinfo;
  237. bool vdds_dsi_enabled;
  238. struct regulator *vdds_dsi_reg;
  239. struct {
  240. enum dsi_vc_mode mode;
  241. struct omap_dss_device *dssdev;
  242. enum fifo_size fifo_size;
  243. int vc_id;
  244. } vc[4];
  245. struct mutex lock;
  246. struct semaphore bus_lock;
  247. unsigned pll_locked;
  248. spinlock_t irq_lock;
  249. struct dsi_isr_tables isr_tables;
  250. /* space for a copy used by the interrupt handler */
  251. struct dsi_isr_tables isr_tables_copy;
  252. int update_channel;
  253. struct dsi_update_region update_region;
  254. bool te_enabled;
  255. bool ulps_enabled;
  256. struct workqueue_struct *workqueue;
  257. void (*framedone_callback)(int, void *);
  258. void *framedone_data;
  259. struct delayed_work framedone_timeout_work;
  260. #ifdef DSI_CATCH_MISSING_TE
  261. struct timer_list te_timer;
  262. #endif
  263. unsigned long cache_req_pck;
  264. unsigned long cache_clk_freq;
  265. struct dsi_clock_info cache_cinfo;
  266. u32 errors;
  267. spinlock_t errors_lock;
  268. #ifdef DEBUG
  269. ktime_t perf_setup_time;
  270. ktime_t perf_start_time;
  271. #endif
  272. int debug_read;
  273. int debug_write;
  274. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  275. spinlock_t irq_stats_lock;
  276. struct dsi_irq_stats irq_stats;
  277. #endif
  278. /* DSI PLL Parameter Ranges */
  279. unsigned long regm_max, regn_max;
  280. unsigned long regm_dispc_max, regm_dsi_max;
  281. unsigned long fint_min, fint_max;
  282. unsigned long lpdiv_max;
  283. unsigned scp_clk_refcount;
  284. } dsi;
  285. #ifdef DEBUG
  286. static unsigned int dsi_perf;
  287. module_param_named(dsi_perf, dsi_perf, bool, 0644);
  288. #endif
  289. static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
  290. {
  291. __raw_writel(val, dsi.base + idx.idx);
  292. }
  293. static inline u32 dsi_read_reg(const struct dsi_reg idx)
  294. {
  295. return __raw_readl(dsi.base + idx.idx);
  296. }
  297. void dsi_save_context(void)
  298. {
  299. }
  300. void dsi_restore_context(void)
  301. {
  302. }
  303. void dsi_bus_lock(struct omap_dss_device *dssdev)
  304. {
  305. down(&dsi.bus_lock);
  306. }
  307. EXPORT_SYMBOL(dsi_bus_lock);
  308. void dsi_bus_unlock(struct omap_dss_device *dssdev)
  309. {
  310. up(&dsi.bus_lock);
  311. }
  312. EXPORT_SYMBOL(dsi_bus_unlock);
  313. static bool dsi_bus_is_locked(void)
  314. {
  315. return dsi.bus_lock.count == 0;
  316. }
  317. static void dsi_completion_handler(void *data, u32 mask)
  318. {
  319. complete((struct completion *)data);
  320. }
  321. static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
  322. int value)
  323. {
  324. int t = 100000;
  325. while (REG_GET(idx, bitnum, bitnum) != value) {
  326. if (--t == 0)
  327. return !value;
  328. }
  329. return value;
  330. }
  331. #ifdef DEBUG
  332. static void dsi_perf_mark_setup(void)
  333. {
  334. dsi.perf_setup_time = ktime_get();
  335. }
  336. static void dsi_perf_mark_start(void)
  337. {
  338. dsi.perf_start_time = ktime_get();
  339. }
  340. static void dsi_perf_show(const char *name)
  341. {
  342. ktime_t t, setup_time, trans_time;
  343. u32 total_bytes;
  344. u32 setup_us, trans_us, total_us;
  345. if (!dsi_perf)
  346. return;
  347. t = ktime_get();
  348. setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
  349. setup_us = (u32)ktime_to_us(setup_time);
  350. if (setup_us == 0)
  351. setup_us = 1;
  352. trans_time = ktime_sub(t, dsi.perf_start_time);
  353. trans_us = (u32)ktime_to_us(trans_time);
  354. if (trans_us == 0)
  355. trans_us = 1;
  356. total_us = setup_us + trans_us;
  357. total_bytes = dsi.update_region.w *
  358. dsi.update_region.h *
  359. dsi.update_region.device->ctrl.pixel_size / 8;
  360. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  361. "%u bytes, %u kbytes/sec\n",
  362. name,
  363. setup_us,
  364. trans_us,
  365. total_us,
  366. 1000*1000 / total_us,
  367. total_bytes,
  368. total_bytes * 1000 / total_us);
  369. }
  370. #else
  371. #define dsi_perf_mark_setup()
  372. #define dsi_perf_mark_start()
  373. #define dsi_perf_show(x)
  374. #endif
  375. static void print_irq_status(u32 status)
  376. {
  377. if (status == 0)
  378. return;
  379. #ifndef VERBOSE_IRQ
  380. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  381. return;
  382. #endif
  383. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  384. #define PIS(x) \
  385. if (status & DSI_IRQ_##x) \
  386. printk(#x " ");
  387. #ifdef VERBOSE_IRQ
  388. PIS(VC0);
  389. PIS(VC1);
  390. PIS(VC2);
  391. PIS(VC3);
  392. #endif
  393. PIS(WAKEUP);
  394. PIS(RESYNC);
  395. PIS(PLL_LOCK);
  396. PIS(PLL_UNLOCK);
  397. PIS(PLL_RECALL);
  398. PIS(COMPLEXIO_ERR);
  399. PIS(HS_TX_TIMEOUT);
  400. PIS(LP_RX_TIMEOUT);
  401. PIS(TE_TRIGGER);
  402. PIS(ACK_TRIGGER);
  403. PIS(SYNC_LOST);
  404. PIS(LDO_POWER_GOOD);
  405. PIS(TA_TIMEOUT);
  406. #undef PIS
  407. printk("\n");
  408. }
  409. static void print_irq_status_vc(int channel, u32 status)
  410. {
  411. if (status == 0)
  412. return;
  413. #ifndef VERBOSE_IRQ
  414. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  415. return;
  416. #endif
  417. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  418. #define PIS(x) \
  419. if (status & DSI_VC_IRQ_##x) \
  420. printk(#x " ");
  421. PIS(CS);
  422. PIS(ECC_CORR);
  423. #ifdef VERBOSE_IRQ
  424. PIS(PACKET_SENT);
  425. #endif
  426. PIS(FIFO_TX_OVF);
  427. PIS(FIFO_RX_OVF);
  428. PIS(BTA);
  429. PIS(ECC_NO_CORR);
  430. PIS(FIFO_TX_UDF);
  431. PIS(PP_BUSY_CHANGE);
  432. #undef PIS
  433. printk("\n");
  434. }
  435. static void print_irq_status_cio(u32 status)
  436. {
  437. if (status == 0)
  438. return;
  439. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  440. #define PIS(x) \
  441. if (status & DSI_CIO_IRQ_##x) \
  442. printk(#x " ");
  443. PIS(ERRSYNCESC1);
  444. PIS(ERRSYNCESC2);
  445. PIS(ERRSYNCESC3);
  446. PIS(ERRESC1);
  447. PIS(ERRESC2);
  448. PIS(ERRESC3);
  449. PIS(ERRCONTROL1);
  450. PIS(ERRCONTROL2);
  451. PIS(ERRCONTROL3);
  452. PIS(STATEULPS1);
  453. PIS(STATEULPS2);
  454. PIS(STATEULPS3);
  455. PIS(ERRCONTENTIONLP0_1);
  456. PIS(ERRCONTENTIONLP1_1);
  457. PIS(ERRCONTENTIONLP0_2);
  458. PIS(ERRCONTENTIONLP1_2);
  459. PIS(ERRCONTENTIONLP0_3);
  460. PIS(ERRCONTENTIONLP1_3);
  461. PIS(ULPSACTIVENOT_ALL0);
  462. PIS(ULPSACTIVENOT_ALL1);
  463. #undef PIS
  464. printk("\n");
  465. }
  466. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  467. static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  468. {
  469. int i;
  470. spin_lock(&dsi.irq_stats_lock);
  471. dsi.irq_stats.irq_count++;
  472. dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
  473. for (i = 0; i < 4; ++i)
  474. dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
  475. dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
  476. spin_unlock(&dsi.irq_stats_lock);
  477. }
  478. #else
  479. #define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
  480. #endif
  481. static int debug_irq;
  482. static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  483. {
  484. int i;
  485. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  486. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  487. print_irq_status(irqstatus);
  488. spin_lock(&dsi.errors_lock);
  489. dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  490. spin_unlock(&dsi.errors_lock);
  491. } else if (debug_irq) {
  492. print_irq_status(irqstatus);
  493. }
  494. for (i = 0; i < 4; ++i) {
  495. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  496. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  497. i, vcstatus[i]);
  498. print_irq_status_vc(i, vcstatus[i]);
  499. } else if (debug_irq) {
  500. print_irq_status_vc(i, vcstatus[i]);
  501. }
  502. }
  503. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  504. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  505. print_irq_status_cio(ciostatus);
  506. } else if (debug_irq) {
  507. print_irq_status_cio(ciostatus);
  508. }
  509. }
  510. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  511. unsigned isr_array_size, u32 irqstatus)
  512. {
  513. struct dsi_isr_data *isr_data;
  514. int i;
  515. for (i = 0; i < isr_array_size; i++) {
  516. isr_data = &isr_array[i];
  517. if (isr_data->isr && isr_data->mask & irqstatus)
  518. isr_data->isr(isr_data->arg, irqstatus);
  519. }
  520. }
  521. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  522. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  523. {
  524. int i;
  525. dsi_call_isrs(isr_tables->isr_table,
  526. ARRAY_SIZE(isr_tables->isr_table),
  527. irqstatus);
  528. for (i = 0; i < 4; ++i) {
  529. if (vcstatus[i] == 0)
  530. continue;
  531. dsi_call_isrs(isr_tables->isr_table_vc[i],
  532. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  533. vcstatus[i]);
  534. }
  535. if (ciostatus != 0)
  536. dsi_call_isrs(isr_tables->isr_table_cio,
  537. ARRAY_SIZE(isr_tables->isr_table_cio),
  538. ciostatus);
  539. }
  540. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  541. {
  542. u32 irqstatus, vcstatus[4], ciostatus;
  543. int i;
  544. spin_lock(&dsi.irq_lock);
  545. irqstatus = dsi_read_reg(DSI_IRQSTATUS);
  546. /* IRQ is not for us */
  547. if (!irqstatus) {
  548. spin_unlock(&dsi.irq_lock);
  549. return IRQ_NONE;
  550. }
  551. dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  552. /* flush posted write */
  553. dsi_read_reg(DSI_IRQSTATUS);
  554. for (i = 0; i < 4; ++i) {
  555. if ((irqstatus & (1 << i)) == 0) {
  556. vcstatus[i] = 0;
  557. continue;
  558. }
  559. vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
  560. dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
  561. /* flush posted write */
  562. dsi_read_reg(DSI_VC_IRQSTATUS(i));
  563. }
  564. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  565. ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  566. dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  567. /* flush posted write */
  568. dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  569. } else {
  570. ciostatus = 0;
  571. }
  572. #ifdef DSI_CATCH_MISSING_TE
  573. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  574. del_timer(&dsi.te_timer);
  575. #endif
  576. /* make a copy and unlock, so that isrs can unregister
  577. * themselves */
  578. memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
  579. spin_unlock(&dsi.irq_lock);
  580. dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
  581. dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
  582. dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
  583. return IRQ_HANDLED;
  584. }
  585. /* dsi.irq_lock has to be locked by the caller */
  586. static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
  587. unsigned isr_array_size, u32 default_mask,
  588. const struct dsi_reg enable_reg,
  589. const struct dsi_reg status_reg)
  590. {
  591. struct dsi_isr_data *isr_data;
  592. u32 mask;
  593. u32 old_mask;
  594. int i;
  595. mask = default_mask;
  596. for (i = 0; i < isr_array_size; i++) {
  597. isr_data = &isr_array[i];
  598. if (isr_data->isr == NULL)
  599. continue;
  600. mask |= isr_data->mask;
  601. }
  602. old_mask = dsi_read_reg(enable_reg);
  603. /* clear the irqstatus for newly enabled irqs */
  604. dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
  605. dsi_write_reg(enable_reg, mask);
  606. /* flush posted writes */
  607. dsi_read_reg(enable_reg);
  608. dsi_read_reg(status_reg);
  609. }
  610. /* dsi.irq_lock has to be locked by the caller */
  611. static void _omap_dsi_set_irqs(void)
  612. {
  613. u32 mask = DSI_IRQ_ERROR_MASK;
  614. #ifdef DSI_CATCH_MISSING_TE
  615. mask |= DSI_IRQ_TE_TRIGGER;
  616. #endif
  617. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
  618. ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
  619. DSI_IRQENABLE, DSI_IRQSTATUS);
  620. }
  621. /* dsi.irq_lock has to be locked by the caller */
  622. static void _omap_dsi_set_irqs_vc(int vc)
  623. {
  624. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
  625. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
  626. DSI_VC_IRQ_ERROR_MASK,
  627. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  628. }
  629. /* dsi.irq_lock has to be locked by the caller */
  630. static void _omap_dsi_set_irqs_cio(void)
  631. {
  632. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
  633. ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
  634. DSI_CIO_IRQ_ERROR_MASK,
  635. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  636. }
  637. static void _dsi_initialize_irq(void)
  638. {
  639. unsigned long flags;
  640. int vc;
  641. spin_lock_irqsave(&dsi.irq_lock, flags);
  642. memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
  643. _omap_dsi_set_irqs();
  644. for (vc = 0; vc < 4; ++vc)
  645. _omap_dsi_set_irqs_vc(vc);
  646. _omap_dsi_set_irqs_cio();
  647. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  648. }
  649. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  650. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  651. {
  652. struct dsi_isr_data *isr_data;
  653. int free_idx;
  654. int i;
  655. BUG_ON(isr == NULL);
  656. /* check for duplicate entry and find a free slot */
  657. free_idx = -1;
  658. for (i = 0; i < isr_array_size; i++) {
  659. isr_data = &isr_array[i];
  660. if (isr_data->isr == isr && isr_data->arg == arg &&
  661. isr_data->mask == mask) {
  662. return -EINVAL;
  663. }
  664. if (isr_data->isr == NULL && free_idx == -1)
  665. free_idx = i;
  666. }
  667. if (free_idx == -1)
  668. return -EBUSY;
  669. isr_data = &isr_array[free_idx];
  670. isr_data->isr = isr;
  671. isr_data->arg = arg;
  672. isr_data->mask = mask;
  673. return 0;
  674. }
  675. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  676. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  677. {
  678. struct dsi_isr_data *isr_data;
  679. int i;
  680. for (i = 0; i < isr_array_size; i++) {
  681. isr_data = &isr_array[i];
  682. if (isr_data->isr != isr || isr_data->arg != arg ||
  683. isr_data->mask != mask)
  684. continue;
  685. isr_data->isr = NULL;
  686. isr_data->arg = NULL;
  687. isr_data->mask = 0;
  688. return 0;
  689. }
  690. return -EINVAL;
  691. }
  692. static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  693. {
  694. unsigned long flags;
  695. int r;
  696. spin_lock_irqsave(&dsi.irq_lock, flags);
  697. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  698. ARRAY_SIZE(dsi.isr_tables.isr_table));
  699. if (r == 0)
  700. _omap_dsi_set_irqs();
  701. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  702. return r;
  703. }
  704. static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  705. {
  706. unsigned long flags;
  707. int r;
  708. spin_lock_irqsave(&dsi.irq_lock, flags);
  709. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  710. ARRAY_SIZE(dsi.isr_tables.isr_table));
  711. if (r == 0)
  712. _omap_dsi_set_irqs();
  713. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  714. return r;
  715. }
  716. static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  717. u32 mask)
  718. {
  719. unsigned long flags;
  720. int r;
  721. spin_lock_irqsave(&dsi.irq_lock, flags);
  722. r = _dsi_register_isr(isr, arg, mask,
  723. dsi.isr_tables.isr_table_vc[channel],
  724. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  725. if (r == 0)
  726. _omap_dsi_set_irqs_vc(channel);
  727. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  728. return r;
  729. }
  730. static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  731. u32 mask)
  732. {
  733. unsigned long flags;
  734. int r;
  735. spin_lock_irqsave(&dsi.irq_lock, flags);
  736. r = _dsi_unregister_isr(isr, arg, mask,
  737. dsi.isr_tables.isr_table_vc[channel],
  738. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  739. if (r == 0)
  740. _omap_dsi_set_irqs_vc(channel);
  741. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  742. return r;
  743. }
  744. static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  745. {
  746. unsigned long flags;
  747. int r;
  748. spin_lock_irqsave(&dsi.irq_lock, flags);
  749. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  750. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  751. if (r == 0)
  752. _omap_dsi_set_irqs_cio();
  753. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  754. return r;
  755. }
  756. static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  757. {
  758. unsigned long flags;
  759. int r;
  760. spin_lock_irqsave(&dsi.irq_lock, flags);
  761. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  762. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  763. if (r == 0)
  764. _omap_dsi_set_irqs_cio();
  765. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  766. return r;
  767. }
  768. static u32 dsi_get_errors(void)
  769. {
  770. unsigned long flags;
  771. u32 e;
  772. spin_lock_irqsave(&dsi.errors_lock, flags);
  773. e = dsi.errors;
  774. dsi.errors = 0;
  775. spin_unlock_irqrestore(&dsi.errors_lock, flags);
  776. return e;
  777. }
  778. /* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
  779. static inline void enable_clocks(bool enable)
  780. {
  781. if (enable)
  782. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  783. else
  784. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  785. }
  786. /* source clock for DSI PLL. this could also be PCLKFREE */
  787. static inline void dsi_enable_pll_clock(bool enable)
  788. {
  789. if (enable)
  790. dss_clk_enable(DSS_CLK_SYSCK);
  791. else
  792. dss_clk_disable(DSS_CLK_SYSCK);
  793. if (enable && dsi.pll_locked) {
  794. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
  795. DSSERR("cannot lock PLL when enabling clocks\n");
  796. }
  797. }
  798. #ifdef DEBUG
  799. static void _dsi_print_reset_status(void)
  800. {
  801. u32 l;
  802. int b0, b1, b2;
  803. if (!dss_debug)
  804. return;
  805. /* A dummy read using the SCP interface to any DSIPHY register is
  806. * required after DSIPHY reset to complete the reset of the DSI complex
  807. * I/O. */
  808. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  809. printk(KERN_DEBUG "DSI resets: ");
  810. l = dsi_read_reg(DSI_PLL_STATUS);
  811. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  812. l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  813. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  814. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  815. b0 = 28;
  816. b1 = 27;
  817. b2 = 26;
  818. } else {
  819. b0 = 24;
  820. b1 = 25;
  821. b2 = 26;
  822. }
  823. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  824. printk("PHY (%x%x%x, %d, %d, %d)\n",
  825. FLD_GET(l, b0, b0),
  826. FLD_GET(l, b1, b1),
  827. FLD_GET(l, b2, b2),
  828. FLD_GET(l, 29, 29),
  829. FLD_GET(l, 30, 30),
  830. FLD_GET(l, 31, 31));
  831. }
  832. #else
  833. #define _dsi_print_reset_status()
  834. #endif
  835. static inline int dsi_if_enable(bool enable)
  836. {
  837. DSSDBG("dsi_if_enable(%d)\n", enable);
  838. enable = enable ? 1 : 0;
  839. REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
  840. if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
  841. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  842. return -EIO;
  843. }
  844. return 0;
  845. }
  846. unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
  847. {
  848. return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
  849. }
  850. static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
  851. {
  852. return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
  853. }
  854. static unsigned long dsi_get_txbyteclkhs(void)
  855. {
  856. return dsi.current_cinfo.clkin4ddr / 16;
  857. }
  858. static unsigned long dsi_fclk_rate(void)
  859. {
  860. unsigned long r;
  861. if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
  862. /* DSI FCLK source is DSS_CLK_FCK */
  863. r = dss_clk_get_rate(DSS_CLK_FCK);
  864. } else {
  865. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  866. r = dsi_get_pll_hsdiv_dsi_rate();
  867. }
  868. return r;
  869. }
  870. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  871. {
  872. unsigned long dsi_fclk;
  873. unsigned lp_clk_div;
  874. unsigned long lp_clk;
  875. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  876. if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
  877. return -EINVAL;
  878. dsi_fclk = dsi_fclk_rate();
  879. lp_clk = dsi_fclk / 2 / lp_clk_div;
  880. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  881. dsi.current_cinfo.lp_clk = lp_clk;
  882. dsi.current_cinfo.lp_clk_div = lp_clk_div;
  883. REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
  884. REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
  885. 21, 21); /* LP_RX_SYNCHRO_ENABLE */
  886. return 0;
  887. }
  888. static void dsi_enable_scp_clk(void)
  889. {
  890. if (dsi.scp_clk_refcount++ == 0)
  891. REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
  892. }
  893. static void dsi_disable_scp_clk(void)
  894. {
  895. WARN_ON(dsi.scp_clk_refcount == 0);
  896. if (--dsi.scp_clk_refcount == 0)
  897. REG_FLD_MOD(DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
  898. }
  899. enum dsi_pll_power_state {
  900. DSI_PLL_POWER_OFF = 0x0,
  901. DSI_PLL_POWER_ON_HSCLK = 0x1,
  902. DSI_PLL_POWER_ON_ALL = 0x2,
  903. DSI_PLL_POWER_ON_DIV = 0x3,
  904. };
  905. static int dsi_pll_power(enum dsi_pll_power_state state)
  906. {
  907. int t = 0;
  908. /* DSI-PLL power command 0x3 is not working */
  909. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  910. state == DSI_PLL_POWER_ON_DIV)
  911. state = DSI_PLL_POWER_ON_ALL;
  912. REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
  913. /* PLL_PWR_STATUS */
  914. while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
  915. if (++t > 1000) {
  916. DSSERR("Failed to set DSI PLL power mode to %d\n",
  917. state);
  918. return -ENODEV;
  919. }
  920. udelay(1);
  921. }
  922. return 0;
  923. }
  924. /* calculate clock rates using dividers in cinfo */
  925. static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
  926. struct dsi_clock_info *cinfo)
  927. {
  928. if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
  929. return -EINVAL;
  930. if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
  931. return -EINVAL;
  932. if (cinfo->regm_dispc > dsi.regm_dispc_max)
  933. return -EINVAL;
  934. if (cinfo->regm_dsi > dsi.regm_dsi_max)
  935. return -EINVAL;
  936. if (cinfo->use_sys_clk) {
  937. cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
  938. /* XXX it is unclear if highfreq should be used
  939. * with DSS_SYS_CLK source also */
  940. cinfo->highfreq = 0;
  941. } else {
  942. cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
  943. if (cinfo->clkin < 32000000)
  944. cinfo->highfreq = 0;
  945. else
  946. cinfo->highfreq = 1;
  947. }
  948. cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
  949. if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
  950. return -EINVAL;
  951. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  952. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  953. return -EINVAL;
  954. if (cinfo->regm_dispc > 0)
  955. cinfo->dsi_pll_hsdiv_dispc_clk =
  956. cinfo->clkin4ddr / cinfo->regm_dispc;
  957. else
  958. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  959. if (cinfo->regm_dsi > 0)
  960. cinfo->dsi_pll_hsdiv_dsi_clk =
  961. cinfo->clkin4ddr / cinfo->regm_dsi;
  962. else
  963. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  964. return 0;
  965. }
  966. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  967. struct dsi_clock_info *dsi_cinfo,
  968. struct dispc_clock_info *dispc_cinfo)
  969. {
  970. struct dsi_clock_info cur, best;
  971. struct dispc_clock_info best_dispc;
  972. int min_fck_per_pck;
  973. int match = 0;
  974. unsigned long dss_sys_clk, max_dss_fck;
  975. dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
  976. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  977. if (req_pck == dsi.cache_req_pck &&
  978. dsi.cache_cinfo.clkin == dss_sys_clk) {
  979. DSSDBG("DSI clock info found from cache\n");
  980. *dsi_cinfo = dsi.cache_cinfo;
  981. dispc_find_clk_divs(is_tft, req_pck,
  982. dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
  983. return 0;
  984. }
  985. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  986. if (min_fck_per_pck &&
  987. req_pck * min_fck_per_pck > max_dss_fck) {
  988. DSSERR("Requested pixel clock not possible with the current "
  989. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  990. "the constraint off.\n");
  991. min_fck_per_pck = 0;
  992. }
  993. DSSDBG("dsi_pll_calc\n");
  994. retry:
  995. memset(&best, 0, sizeof(best));
  996. memset(&best_dispc, 0, sizeof(best_dispc));
  997. memset(&cur, 0, sizeof(cur));
  998. cur.clkin = dss_sys_clk;
  999. cur.use_sys_clk = 1;
  1000. cur.highfreq = 0;
  1001. /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
  1002. /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
  1003. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  1004. for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
  1005. if (cur.highfreq == 0)
  1006. cur.fint = cur.clkin / cur.regn;
  1007. else
  1008. cur.fint = cur.clkin / (2 * cur.regn);
  1009. if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
  1010. continue;
  1011. /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
  1012. for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
  1013. unsigned long a, b;
  1014. a = 2 * cur.regm * (cur.clkin/1000);
  1015. b = cur.regn * (cur.highfreq + 1);
  1016. cur.clkin4ddr = a / b * 1000;
  1017. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  1018. break;
  1019. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  1020. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  1021. for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
  1022. ++cur.regm_dispc) {
  1023. struct dispc_clock_info cur_dispc;
  1024. cur.dsi_pll_hsdiv_dispc_clk =
  1025. cur.clkin4ddr / cur.regm_dispc;
  1026. /* this will narrow down the search a bit,
  1027. * but still give pixclocks below what was
  1028. * requested */
  1029. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  1030. break;
  1031. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  1032. continue;
  1033. if (min_fck_per_pck &&
  1034. cur.dsi_pll_hsdiv_dispc_clk <
  1035. req_pck * min_fck_per_pck)
  1036. continue;
  1037. match = 1;
  1038. dispc_find_clk_divs(is_tft, req_pck,
  1039. cur.dsi_pll_hsdiv_dispc_clk,
  1040. &cur_dispc);
  1041. if (abs(cur_dispc.pck - req_pck) <
  1042. abs(best_dispc.pck - req_pck)) {
  1043. best = cur;
  1044. best_dispc = cur_dispc;
  1045. if (cur_dispc.pck == req_pck)
  1046. goto found;
  1047. }
  1048. }
  1049. }
  1050. }
  1051. found:
  1052. if (!match) {
  1053. if (min_fck_per_pck) {
  1054. DSSERR("Could not find suitable clock settings.\n"
  1055. "Turning FCK/PCK constraint off and"
  1056. "trying again.\n");
  1057. min_fck_per_pck = 0;
  1058. goto retry;
  1059. }
  1060. DSSERR("Could not find suitable clock settings.\n");
  1061. return -EINVAL;
  1062. }
  1063. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1064. best.regm_dsi = 0;
  1065. best.dsi_pll_hsdiv_dsi_clk = 0;
  1066. if (dsi_cinfo)
  1067. *dsi_cinfo = best;
  1068. if (dispc_cinfo)
  1069. *dispc_cinfo = best_dispc;
  1070. dsi.cache_req_pck = req_pck;
  1071. dsi.cache_clk_freq = 0;
  1072. dsi.cache_cinfo = best;
  1073. return 0;
  1074. }
  1075. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
  1076. {
  1077. int r = 0;
  1078. u32 l;
  1079. int f = 0;
  1080. u8 regn_start, regn_end, regm_start, regm_end;
  1081. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1082. DSSDBGF();
  1083. dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
  1084. dsi.current_cinfo.highfreq = cinfo->highfreq;
  1085. dsi.current_cinfo.fint = cinfo->fint;
  1086. dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1087. dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1088. cinfo->dsi_pll_hsdiv_dispc_clk;
  1089. dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1090. cinfo->dsi_pll_hsdiv_dsi_clk;
  1091. dsi.current_cinfo.regn = cinfo->regn;
  1092. dsi.current_cinfo.regm = cinfo->regm;
  1093. dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
  1094. dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
  1095. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1096. DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
  1097. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
  1098. cinfo->clkin,
  1099. cinfo->highfreq);
  1100. /* DSIPHY == CLKIN4DDR */
  1101. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
  1102. cinfo->regm,
  1103. cinfo->regn,
  1104. cinfo->clkin,
  1105. cinfo->highfreq + 1,
  1106. cinfo->clkin4ddr);
  1107. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1108. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1109. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1110. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1111. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1112. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1113. cinfo->dsi_pll_hsdiv_dispc_clk);
  1114. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1115. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1116. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1117. cinfo->dsi_pll_hsdiv_dsi_clk);
  1118. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1119. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1120. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1121. &regm_dispc_end);
  1122. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1123. &regm_dsi_end);
  1124. REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
  1125. l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
  1126. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1127. /* DSI_PLL_REGN */
  1128. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1129. /* DSI_PLL_REGM */
  1130. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1131. /* DSI_CLOCK_DIV */
  1132. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1133. regm_dispc_start, regm_dispc_end);
  1134. /* DSIPROTO_CLOCK_DIV */
  1135. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1136. regm_dsi_start, regm_dsi_end);
  1137. dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
  1138. BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
  1139. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1140. f = cinfo->fint < 1000000 ? 0x3 :
  1141. cinfo->fint < 1250000 ? 0x4 :
  1142. cinfo->fint < 1500000 ? 0x5 :
  1143. cinfo->fint < 1750000 ? 0x6 :
  1144. 0x7;
  1145. }
  1146. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1147. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1148. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1149. l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
  1150. 11, 11); /* DSI_PLL_CLKSEL */
  1151. l = FLD_MOD(l, cinfo->highfreq,
  1152. 12, 12); /* DSI_PLL_HIGHFREQ */
  1153. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1154. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1155. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1156. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1157. REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1158. if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
  1159. DSSERR("dsi pll go bit not going down.\n");
  1160. r = -EIO;
  1161. goto err;
  1162. }
  1163. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
  1164. DSSERR("cannot lock PLL\n");
  1165. r = -EIO;
  1166. goto err;
  1167. }
  1168. dsi.pll_locked = 1;
  1169. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1170. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1171. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1172. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1173. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1174. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1175. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1176. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1177. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1178. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1179. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1180. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1181. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1182. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1183. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1184. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1185. DSSDBG("PLL config done\n");
  1186. err:
  1187. return r;
  1188. }
  1189. int dsi_pll_init(bool enable_hsclk, bool enable_hsdiv)
  1190. {
  1191. int r = 0;
  1192. enum dsi_pll_power_state pwstate;
  1193. DSSDBG("PLL init\n");
  1194. if (dsi.vdds_dsi_reg == NULL) {
  1195. struct regulator *vdds_dsi;
  1196. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  1197. if (IS_ERR(vdds_dsi)) {
  1198. DSSERR("can't get VDDS_DSI regulator\n");
  1199. return PTR_ERR(vdds_dsi);
  1200. }
  1201. dsi.vdds_dsi_reg = vdds_dsi;
  1202. }
  1203. enable_clocks(1);
  1204. dsi_enable_pll_clock(1);
  1205. /*
  1206. * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
  1207. */
  1208. dsi_enable_scp_clk();
  1209. if (!dsi.vdds_dsi_enabled) {
  1210. r = regulator_enable(dsi.vdds_dsi_reg);
  1211. if (r)
  1212. goto err0;
  1213. dsi.vdds_dsi_enabled = true;
  1214. }
  1215. /* XXX PLL does not come out of reset without this... */
  1216. dispc_pck_free_enable(1);
  1217. if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
  1218. DSSERR("PLL not coming out of reset.\n");
  1219. r = -ENODEV;
  1220. dispc_pck_free_enable(0);
  1221. goto err1;
  1222. }
  1223. /* XXX ... but if left on, we get problems when planes do not
  1224. * fill the whole display. No idea about this */
  1225. dispc_pck_free_enable(0);
  1226. if (enable_hsclk && enable_hsdiv)
  1227. pwstate = DSI_PLL_POWER_ON_ALL;
  1228. else if (enable_hsclk)
  1229. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1230. else if (enable_hsdiv)
  1231. pwstate = DSI_PLL_POWER_ON_DIV;
  1232. else
  1233. pwstate = DSI_PLL_POWER_OFF;
  1234. r = dsi_pll_power(pwstate);
  1235. if (r)
  1236. goto err1;
  1237. DSSDBG("PLL init done\n");
  1238. return 0;
  1239. err1:
  1240. if (dsi.vdds_dsi_enabled) {
  1241. regulator_disable(dsi.vdds_dsi_reg);
  1242. dsi.vdds_dsi_enabled = false;
  1243. }
  1244. err0:
  1245. dsi_disable_scp_clk();
  1246. enable_clocks(0);
  1247. dsi_enable_pll_clock(0);
  1248. return r;
  1249. }
  1250. void dsi_pll_uninit(bool disconnect_lanes)
  1251. {
  1252. dsi.pll_locked = 0;
  1253. dsi_pll_power(DSI_PLL_POWER_OFF);
  1254. if (disconnect_lanes) {
  1255. WARN_ON(!dsi.vdds_dsi_enabled);
  1256. regulator_disable(dsi.vdds_dsi_reg);
  1257. dsi.vdds_dsi_enabled = false;
  1258. }
  1259. dsi_disable_scp_clk();
  1260. enable_clocks(0);
  1261. dsi_enable_pll_clock(0);
  1262. DSSDBG("PLL uninit done\n");
  1263. }
  1264. void dsi_dump_clocks(struct seq_file *s)
  1265. {
  1266. struct dsi_clock_info *cinfo = &dsi.current_cinfo;
  1267. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1268. dispc_clk_src = dss_get_dispc_clk_source();
  1269. dsi_clk_src = dss_get_dsi_clk_source();
  1270. enable_clocks(1);
  1271. seq_printf(s, "- DSI PLL -\n");
  1272. seq_printf(s, "dsi pll source = %s\n",
  1273. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
  1274. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1275. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1276. cinfo->clkin4ddr, cinfo->regm);
  1277. seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1278. dss_get_generic_clk_source_name(dispc_clk_src),
  1279. dss_feat_get_clk_source_name(dispc_clk_src),
  1280. cinfo->dsi_pll_hsdiv_dispc_clk,
  1281. cinfo->regm_dispc,
  1282. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1283. "off" : "on");
  1284. seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1285. dss_get_generic_clk_source_name(dsi_clk_src),
  1286. dss_feat_get_clk_source_name(dsi_clk_src),
  1287. cinfo->dsi_pll_hsdiv_dsi_clk,
  1288. cinfo->regm_dsi,
  1289. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1290. "off" : "on");
  1291. seq_printf(s, "- DSI -\n");
  1292. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1293. dss_get_generic_clk_source_name(dsi_clk_src),
  1294. dss_feat_get_clk_source_name(dsi_clk_src));
  1295. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
  1296. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1297. cinfo->clkin4ddr / 4);
  1298. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
  1299. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1300. seq_printf(s, "VP_CLK\t\t%lu\n"
  1301. "VP_PCLK\t\t%lu\n",
  1302. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
  1303. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
  1304. enable_clocks(0);
  1305. }
  1306. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1307. void dsi_dump_irqs(struct seq_file *s)
  1308. {
  1309. unsigned long flags;
  1310. struct dsi_irq_stats stats;
  1311. spin_lock_irqsave(&dsi.irq_stats_lock, flags);
  1312. stats = dsi.irq_stats;
  1313. memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
  1314. dsi.irq_stats.last_reset = jiffies;
  1315. spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
  1316. seq_printf(s, "period %u ms\n",
  1317. jiffies_to_msecs(jiffies - stats.last_reset));
  1318. seq_printf(s, "irqs %d\n", stats.irq_count);
  1319. #define PIS(x) \
  1320. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1321. seq_printf(s, "-- DSI interrupts --\n");
  1322. PIS(VC0);
  1323. PIS(VC1);
  1324. PIS(VC2);
  1325. PIS(VC3);
  1326. PIS(WAKEUP);
  1327. PIS(RESYNC);
  1328. PIS(PLL_LOCK);
  1329. PIS(PLL_UNLOCK);
  1330. PIS(PLL_RECALL);
  1331. PIS(COMPLEXIO_ERR);
  1332. PIS(HS_TX_TIMEOUT);
  1333. PIS(LP_RX_TIMEOUT);
  1334. PIS(TE_TRIGGER);
  1335. PIS(ACK_TRIGGER);
  1336. PIS(SYNC_LOST);
  1337. PIS(LDO_POWER_GOOD);
  1338. PIS(TA_TIMEOUT);
  1339. #undef PIS
  1340. #define PIS(x) \
  1341. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1342. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1343. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1344. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1345. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1346. seq_printf(s, "-- VC interrupts --\n");
  1347. PIS(CS);
  1348. PIS(ECC_CORR);
  1349. PIS(PACKET_SENT);
  1350. PIS(FIFO_TX_OVF);
  1351. PIS(FIFO_RX_OVF);
  1352. PIS(BTA);
  1353. PIS(ECC_NO_CORR);
  1354. PIS(FIFO_TX_UDF);
  1355. PIS(PP_BUSY_CHANGE);
  1356. #undef PIS
  1357. #define PIS(x) \
  1358. seq_printf(s, "%-20s %10d\n", #x, \
  1359. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1360. seq_printf(s, "-- CIO interrupts --\n");
  1361. PIS(ERRSYNCESC1);
  1362. PIS(ERRSYNCESC2);
  1363. PIS(ERRSYNCESC3);
  1364. PIS(ERRESC1);
  1365. PIS(ERRESC2);
  1366. PIS(ERRESC3);
  1367. PIS(ERRCONTROL1);
  1368. PIS(ERRCONTROL2);
  1369. PIS(ERRCONTROL3);
  1370. PIS(STATEULPS1);
  1371. PIS(STATEULPS2);
  1372. PIS(STATEULPS3);
  1373. PIS(ERRCONTENTIONLP0_1);
  1374. PIS(ERRCONTENTIONLP1_1);
  1375. PIS(ERRCONTENTIONLP0_2);
  1376. PIS(ERRCONTENTIONLP1_2);
  1377. PIS(ERRCONTENTIONLP0_3);
  1378. PIS(ERRCONTENTIONLP1_3);
  1379. PIS(ULPSACTIVENOT_ALL0);
  1380. PIS(ULPSACTIVENOT_ALL1);
  1381. #undef PIS
  1382. }
  1383. #endif
  1384. void dsi_dump_regs(struct seq_file *s)
  1385. {
  1386. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
  1387. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  1388. dsi_enable_scp_clk();
  1389. DUMPREG(DSI_REVISION);
  1390. DUMPREG(DSI_SYSCONFIG);
  1391. DUMPREG(DSI_SYSSTATUS);
  1392. DUMPREG(DSI_IRQSTATUS);
  1393. DUMPREG(DSI_IRQENABLE);
  1394. DUMPREG(DSI_CTRL);
  1395. DUMPREG(DSI_COMPLEXIO_CFG1);
  1396. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1397. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1398. DUMPREG(DSI_CLK_CTRL);
  1399. DUMPREG(DSI_TIMING1);
  1400. DUMPREG(DSI_TIMING2);
  1401. DUMPREG(DSI_VM_TIMING1);
  1402. DUMPREG(DSI_VM_TIMING2);
  1403. DUMPREG(DSI_VM_TIMING3);
  1404. DUMPREG(DSI_CLK_TIMING);
  1405. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1406. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1407. DUMPREG(DSI_COMPLEXIO_CFG2);
  1408. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1409. DUMPREG(DSI_VM_TIMING4);
  1410. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1411. DUMPREG(DSI_VM_TIMING5);
  1412. DUMPREG(DSI_VM_TIMING6);
  1413. DUMPREG(DSI_VM_TIMING7);
  1414. DUMPREG(DSI_STOPCLK_TIMING);
  1415. DUMPREG(DSI_VC_CTRL(0));
  1416. DUMPREG(DSI_VC_TE(0));
  1417. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1418. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1419. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1420. DUMPREG(DSI_VC_IRQSTATUS(0));
  1421. DUMPREG(DSI_VC_IRQENABLE(0));
  1422. DUMPREG(DSI_VC_CTRL(1));
  1423. DUMPREG(DSI_VC_TE(1));
  1424. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1425. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1426. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1427. DUMPREG(DSI_VC_IRQSTATUS(1));
  1428. DUMPREG(DSI_VC_IRQENABLE(1));
  1429. DUMPREG(DSI_VC_CTRL(2));
  1430. DUMPREG(DSI_VC_TE(2));
  1431. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1432. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1433. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1434. DUMPREG(DSI_VC_IRQSTATUS(2));
  1435. DUMPREG(DSI_VC_IRQENABLE(2));
  1436. DUMPREG(DSI_VC_CTRL(3));
  1437. DUMPREG(DSI_VC_TE(3));
  1438. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1439. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1440. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1441. DUMPREG(DSI_VC_IRQSTATUS(3));
  1442. DUMPREG(DSI_VC_IRQENABLE(3));
  1443. DUMPREG(DSI_DSIPHY_CFG0);
  1444. DUMPREG(DSI_DSIPHY_CFG1);
  1445. DUMPREG(DSI_DSIPHY_CFG2);
  1446. DUMPREG(DSI_DSIPHY_CFG5);
  1447. DUMPREG(DSI_PLL_CONTROL);
  1448. DUMPREG(DSI_PLL_STATUS);
  1449. DUMPREG(DSI_PLL_GO);
  1450. DUMPREG(DSI_PLL_CONFIGURATION1);
  1451. DUMPREG(DSI_PLL_CONFIGURATION2);
  1452. dsi_disable_scp_clk();
  1453. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  1454. #undef DUMPREG
  1455. }
  1456. enum dsi_cio_power_state {
  1457. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1458. DSI_COMPLEXIO_POWER_ON = 0x1,
  1459. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1460. };
  1461. static int dsi_cio_power(enum dsi_cio_power_state state)
  1462. {
  1463. int t = 0;
  1464. /* PWR_CMD */
  1465. REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
  1466. /* PWR_STATUS */
  1467. while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
  1468. if (++t > 1000) {
  1469. DSSERR("failed to set complexio power state to "
  1470. "%d\n", state);
  1471. return -ENODEV;
  1472. }
  1473. udelay(1);
  1474. }
  1475. return 0;
  1476. }
  1477. static void dsi_set_lane_config(struct omap_dss_device *dssdev)
  1478. {
  1479. u32 r;
  1480. int clk_lane = dssdev->phy.dsi.clk_lane;
  1481. int data1_lane = dssdev->phy.dsi.data1_lane;
  1482. int data2_lane = dssdev->phy.dsi.data2_lane;
  1483. int clk_pol = dssdev->phy.dsi.clk_pol;
  1484. int data1_pol = dssdev->phy.dsi.data1_pol;
  1485. int data2_pol = dssdev->phy.dsi.data2_pol;
  1486. r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  1487. r = FLD_MOD(r, clk_lane, 2, 0);
  1488. r = FLD_MOD(r, clk_pol, 3, 3);
  1489. r = FLD_MOD(r, data1_lane, 6, 4);
  1490. r = FLD_MOD(r, data1_pol, 7, 7);
  1491. r = FLD_MOD(r, data2_lane, 10, 8);
  1492. r = FLD_MOD(r, data2_pol, 11, 11);
  1493. dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
  1494. /* The configuration of the DSI complex I/O (number of data lanes,
  1495. position, differential order) should not be changed while
  1496. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
  1497. the hardware to take into account a new configuration of the complex
  1498. I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
  1499. follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
  1500. then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
  1501. DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
  1502. DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
  1503. DSI complex I/O configuration is unknown. */
  1504. /*
  1505. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1506. REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
  1507. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
  1508. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1509. */
  1510. }
  1511. static inline unsigned ns2ddr(unsigned ns)
  1512. {
  1513. /* convert time in ns to ddr ticks, rounding up */
  1514. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1515. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1516. }
  1517. static inline unsigned ddr2ns(unsigned ddr)
  1518. {
  1519. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1520. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1521. }
  1522. static void dsi_cio_timings(void)
  1523. {
  1524. u32 r;
  1525. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1526. u32 tlpx_half, tclk_trail, tclk_zero;
  1527. u32 tclk_prepare;
  1528. /* calculate timings */
  1529. /* 1 * DDR_CLK = 2 * UI */
  1530. /* min 40ns + 4*UI max 85ns + 6*UI */
  1531. ths_prepare = ns2ddr(70) + 2;
  1532. /* min 145ns + 10*UI */
  1533. ths_prepare_ths_zero = ns2ddr(175) + 2;
  1534. /* min max(8*UI, 60ns+4*UI) */
  1535. ths_trail = ns2ddr(60) + 5;
  1536. /* min 100ns */
  1537. ths_exit = ns2ddr(145);
  1538. /* tlpx min 50n */
  1539. tlpx_half = ns2ddr(25);
  1540. /* min 60ns */
  1541. tclk_trail = ns2ddr(60) + 2;
  1542. /* min 38ns, max 95ns */
  1543. tclk_prepare = ns2ddr(65);
  1544. /* min tclk-prepare + tclk-zero = 300ns */
  1545. tclk_zero = ns2ddr(260);
  1546. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1547. ths_prepare, ddr2ns(ths_prepare),
  1548. ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
  1549. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1550. ths_trail, ddr2ns(ths_trail),
  1551. ths_exit, ddr2ns(ths_exit));
  1552. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1553. "tclk_zero %u (%uns)\n",
  1554. tlpx_half, ddr2ns(tlpx_half),
  1555. tclk_trail, ddr2ns(tclk_trail),
  1556. tclk_zero, ddr2ns(tclk_zero));
  1557. DSSDBG("tclk_prepare %u (%uns)\n",
  1558. tclk_prepare, ddr2ns(tclk_prepare));
  1559. /* program timings */
  1560. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  1561. r = FLD_MOD(r, ths_prepare, 31, 24);
  1562. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1563. r = FLD_MOD(r, ths_trail, 15, 8);
  1564. r = FLD_MOD(r, ths_exit, 7, 0);
  1565. dsi_write_reg(DSI_DSIPHY_CFG0, r);
  1566. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  1567. r = FLD_MOD(r, tlpx_half, 22, 16);
  1568. r = FLD_MOD(r, tclk_trail, 15, 8);
  1569. r = FLD_MOD(r, tclk_zero, 7, 0);
  1570. dsi_write_reg(DSI_DSIPHY_CFG1, r);
  1571. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  1572. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1573. dsi_write_reg(DSI_DSIPHY_CFG2, r);
  1574. }
  1575. static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
  1576. enum dsi_lane lanes)
  1577. {
  1578. int clk_lane = dssdev->phy.dsi.clk_lane;
  1579. int data1_lane = dssdev->phy.dsi.data1_lane;
  1580. int data2_lane = dssdev->phy.dsi.data2_lane;
  1581. int clk_pol = dssdev->phy.dsi.clk_pol;
  1582. int data1_pol = dssdev->phy.dsi.data1_pol;
  1583. int data2_pol = dssdev->phy.dsi.data2_pol;
  1584. u32 l = 0;
  1585. if (lanes & DSI_CLK_P)
  1586. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
  1587. if (lanes & DSI_CLK_N)
  1588. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
  1589. if (lanes & DSI_DATA1_P)
  1590. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
  1591. if (lanes & DSI_DATA1_N)
  1592. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
  1593. if (lanes & DSI_DATA2_P)
  1594. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
  1595. if (lanes & DSI_DATA2_N)
  1596. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
  1597. /*
  1598. * Bits in REGLPTXSCPDAT4TO0DXDY:
  1599. * 17: DY0 18: DX0
  1600. * 19: DY1 20: DX1
  1601. * 21: DY2 22: DX2
  1602. */
  1603. /* Set the lane override configuration */
  1604. REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1605. /* Enable lane override */
  1606. REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
  1607. }
  1608. static void dsi_cio_disable_lane_override(void)
  1609. {
  1610. /* Disable lane override */
  1611. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
  1612. /* Reset the lane override configuration */
  1613. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1614. }
  1615. static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
  1616. {
  1617. int t;
  1618. int bits[3];
  1619. bool in_use[3];
  1620. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  1621. bits[0] = 28;
  1622. bits[1] = 27;
  1623. bits[2] = 26;
  1624. } else {
  1625. bits[0] = 24;
  1626. bits[1] = 25;
  1627. bits[2] = 26;
  1628. }
  1629. in_use[0] = false;
  1630. in_use[1] = false;
  1631. in_use[2] = false;
  1632. if (dssdev->phy.dsi.clk_lane != 0)
  1633. in_use[dssdev->phy.dsi.clk_lane - 1] = true;
  1634. if (dssdev->phy.dsi.data1_lane != 0)
  1635. in_use[dssdev->phy.dsi.data1_lane - 1] = true;
  1636. if (dssdev->phy.dsi.data2_lane != 0)
  1637. in_use[dssdev->phy.dsi.data2_lane - 1] = true;
  1638. t = 100000;
  1639. while (true) {
  1640. u32 l;
  1641. int i;
  1642. int ok;
  1643. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  1644. ok = 0;
  1645. for (i = 0; i < 3; ++i) {
  1646. if (!in_use[i] || (l & (1 << bits[i])))
  1647. ok++;
  1648. }
  1649. if (ok == 3)
  1650. break;
  1651. if (--t == 0) {
  1652. for (i = 0; i < 3; ++i) {
  1653. if (!in_use[i] || (l & (1 << bits[i])))
  1654. continue;
  1655. DSSERR("CIO TXCLKESC%d domain not coming " \
  1656. "out of reset\n", i);
  1657. }
  1658. return -EIO;
  1659. }
  1660. }
  1661. return 0;
  1662. }
  1663. static int dsi_cio_init(struct omap_dss_device *dssdev)
  1664. {
  1665. int r;
  1666. u32 l;
  1667. DSSDBGF();
  1668. if (dsi.dsi_mux_pads)
  1669. dsi.dsi_mux_pads(true);
  1670. dsi_enable_scp_clk();
  1671. /* A dummy read using the SCP interface to any DSIPHY register is
  1672. * required after DSIPHY reset to complete the reset of the DSI complex
  1673. * I/O. */
  1674. dsi_read_reg(DSI_DSIPHY_CFG5);
  1675. if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1676. DSSERR("CIO SCP Clock domain not coming out of reset.\n");
  1677. r = -EIO;
  1678. goto err_scp_clk_dom;
  1679. }
  1680. dsi_set_lane_config(dssdev);
  1681. /* set TX STOP MODE timer to maximum for this operation */
  1682. l = dsi_read_reg(DSI_TIMING1);
  1683. l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1684. l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
  1685. l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
  1686. l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
  1687. dsi_write_reg(DSI_TIMING1, l);
  1688. if (dsi.ulps_enabled) {
  1689. DSSDBG("manual ulps exit\n");
  1690. /* ULPS is exited by Mark-1 state for 1ms, followed by
  1691. * stop state. DSS HW cannot do this via the normal
  1692. * ULPS exit sequence, as after reset the DSS HW thinks
  1693. * that we are not in ULPS mode, and refuses to send the
  1694. * sequence. So we need to send the ULPS exit sequence
  1695. * manually.
  1696. */
  1697. dsi_cio_enable_lane_override(dssdev,
  1698. DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
  1699. }
  1700. r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
  1701. if (r)
  1702. goto err_cio_pwr;
  1703. if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1704. DSSERR("CIO PWR clock domain not coming out of reset.\n");
  1705. r = -ENODEV;
  1706. goto err_cio_pwr_dom;
  1707. }
  1708. dsi_if_enable(true);
  1709. dsi_if_enable(false);
  1710. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1711. r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
  1712. if (r)
  1713. goto err_tx_clk_esc_rst;
  1714. if (dsi.ulps_enabled) {
  1715. /* Keep Mark-1 state for 1ms (as per DSI spec) */
  1716. ktime_t wait = ns_to_ktime(1000 * 1000);
  1717. set_current_state(TASK_UNINTERRUPTIBLE);
  1718. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  1719. /* Disable the override. The lanes should be set to Mark-11
  1720. * state by the HW */
  1721. dsi_cio_disable_lane_override();
  1722. }
  1723. /* FORCE_TX_STOP_MODE_IO */
  1724. REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
  1725. dsi_cio_timings();
  1726. dsi.ulps_enabled = false;
  1727. DSSDBG("CIO init done\n");
  1728. return 0;
  1729. err_tx_clk_esc_rst:
  1730. REG_FLD_MOD(DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
  1731. err_cio_pwr_dom:
  1732. dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
  1733. err_cio_pwr:
  1734. if (dsi.ulps_enabled)
  1735. dsi_cio_disable_lane_override();
  1736. err_scp_clk_dom:
  1737. dsi_disable_scp_clk();
  1738. if (dsi.dsi_mux_pads)
  1739. dsi.dsi_mux_pads(false);
  1740. return r;
  1741. }
  1742. static void dsi_cio_uninit(void)
  1743. {
  1744. dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
  1745. dsi_disable_scp_clk();
  1746. if (dsi.dsi_mux_pads)
  1747. dsi.dsi_mux_pads(false);
  1748. }
  1749. static int _dsi_wait_reset(void)
  1750. {
  1751. int t = 0;
  1752. while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
  1753. if (++t > 5) {
  1754. DSSERR("soft reset failed\n");
  1755. return -ENODEV;
  1756. }
  1757. udelay(1);
  1758. }
  1759. return 0;
  1760. }
  1761. static int _dsi_reset(void)
  1762. {
  1763. /* Soft reset */
  1764. REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
  1765. return _dsi_wait_reset();
  1766. }
  1767. static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
  1768. enum fifo_size size3, enum fifo_size size4)
  1769. {
  1770. u32 r = 0;
  1771. int add = 0;
  1772. int i;
  1773. dsi.vc[0].fifo_size = size1;
  1774. dsi.vc[1].fifo_size = size2;
  1775. dsi.vc[2].fifo_size = size3;
  1776. dsi.vc[3].fifo_size = size4;
  1777. for (i = 0; i < 4; i++) {
  1778. u8 v;
  1779. int size = dsi.vc[i].fifo_size;
  1780. if (add + size > 4) {
  1781. DSSERR("Illegal FIFO configuration\n");
  1782. BUG();
  1783. }
  1784. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1785. r |= v << (8 * i);
  1786. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1787. add += size;
  1788. }
  1789. dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
  1790. }
  1791. static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
  1792. enum fifo_size size3, enum fifo_size size4)
  1793. {
  1794. u32 r = 0;
  1795. int add = 0;
  1796. int i;
  1797. dsi.vc[0].fifo_size = size1;
  1798. dsi.vc[1].fifo_size = size2;
  1799. dsi.vc[2].fifo_size = size3;
  1800. dsi.vc[3].fifo_size = size4;
  1801. for (i = 0; i < 4; i++) {
  1802. u8 v;
  1803. int size = dsi.vc[i].fifo_size;
  1804. if (add + size > 4) {
  1805. DSSERR("Illegal FIFO configuration\n");
  1806. BUG();
  1807. }
  1808. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1809. r |= v << (8 * i);
  1810. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1811. add += size;
  1812. }
  1813. dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
  1814. }
  1815. static int dsi_force_tx_stop_mode_io(void)
  1816. {
  1817. u32 r;
  1818. r = dsi_read_reg(DSI_TIMING1);
  1819. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1820. dsi_write_reg(DSI_TIMING1, r);
  1821. if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
  1822. DSSERR("TX_STOP bit not going down\n");
  1823. return -EIO;
  1824. }
  1825. return 0;
  1826. }
  1827. static bool dsi_vc_is_enabled(int channel)
  1828. {
  1829. return REG_GET(DSI_VC_CTRL(channel), 0, 0);
  1830. }
  1831. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  1832. {
  1833. const int channel = dsi.update_channel;
  1834. u8 bit = dsi.te_enabled ? 30 : 31;
  1835. if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
  1836. complete((struct completion *)data);
  1837. }
  1838. static int dsi_sync_vc_vp(int channel)
  1839. {
  1840. int r = 0;
  1841. u8 bit;
  1842. DECLARE_COMPLETION_ONSTACK(completion);
  1843. bit = dsi.te_enabled ? 30 : 31;
  1844. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
  1845. &completion, DSI_VC_IRQ_PACKET_SENT);
  1846. if (r)
  1847. goto err0;
  1848. /* Wait for completion only if TE_EN/TE_START is still set */
  1849. if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
  1850. if (wait_for_completion_timeout(&completion,
  1851. msecs_to_jiffies(10)) == 0) {
  1852. DSSERR("Failed to complete previous frame transfer\n");
  1853. r = -EIO;
  1854. goto err1;
  1855. }
  1856. }
  1857. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
  1858. &completion, DSI_VC_IRQ_PACKET_SENT);
  1859. return 0;
  1860. err1:
  1861. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
  1862. DSI_VC_IRQ_PACKET_SENT);
  1863. err0:
  1864. return r;
  1865. }
  1866. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  1867. {
  1868. const int channel = dsi.update_channel;
  1869. if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
  1870. complete((struct completion *)data);
  1871. }
  1872. static int dsi_sync_vc_l4(int channel)
  1873. {
  1874. int r = 0;
  1875. DECLARE_COMPLETION_ONSTACK(completion);
  1876. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
  1877. &completion, DSI_VC_IRQ_PACKET_SENT);
  1878. if (r)
  1879. goto err0;
  1880. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  1881. if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
  1882. if (wait_for_completion_timeout(&completion,
  1883. msecs_to_jiffies(10)) == 0) {
  1884. DSSERR("Failed to complete previous l4 transfer\n");
  1885. r = -EIO;
  1886. goto err1;
  1887. }
  1888. }
  1889. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1890. &completion, DSI_VC_IRQ_PACKET_SENT);
  1891. return 0;
  1892. err1:
  1893. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1894. &completion, DSI_VC_IRQ_PACKET_SENT);
  1895. err0:
  1896. return r;
  1897. }
  1898. static int dsi_sync_vc(int channel)
  1899. {
  1900. WARN_ON(!dsi_bus_is_locked());
  1901. WARN_ON(in_interrupt());
  1902. if (!dsi_vc_is_enabled(channel))
  1903. return 0;
  1904. switch (dsi.vc[channel].mode) {
  1905. case DSI_VC_MODE_VP:
  1906. return dsi_sync_vc_vp(channel);
  1907. case DSI_VC_MODE_L4:
  1908. return dsi_sync_vc_l4(channel);
  1909. default:
  1910. BUG();
  1911. }
  1912. }
  1913. static int dsi_vc_enable(int channel, bool enable)
  1914. {
  1915. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  1916. channel, enable);
  1917. enable = enable ? 1 : 0;
  1918. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
  1919. if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
  1920. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  1921. return -EIO;
  1922. }
  1923. return 0;
  1924. }
  1925. static void dsi_vc_initial_config(int channel)
  1926. {
  1927. u32 r;
  1928. DSSDBGF("%d", channel);
  1929. r = dsi_read_reg(DSI_VC_CTRL(channel));
  1930. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  1931. DSSERR("VC(%d) busy when trying to configure it!\n",
  1932. channel);
  1933. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  1934. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  1935. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  1936. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  1937. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  1938. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  1939. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  1940. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  1941. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  1942. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  1943. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  1944. dsi_write_reg(DSI_VC_CTRL(channel), r);
  1945. }
  1946. static int dsi_vc_config_l4(int channel)
  1947. {
  1948. if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
  1949. return 0;
  1950. DSSDBGF("%d", channel);
  1951. dsi_sync_vc(channel);
  1952. dsi_vc_enable(channel, 0);
  1953. /* VC_BUSY */
  1954. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1955. DSSERR("vc(%d) busy when trying to config for L4\n", channel);
  1956. return -EIO;
  1957. }
  1958. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
  1959. /* DCS_CMD_ENABLE */
  1960. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1961. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
  1962. dsi_vc_enable(channel, 1);
  1963. dsi.vc[channel].mode = DSI_VC_MODE_L4;
  1964. return 0;
  1965. }
  1966. static int dsi_vc_config_vp(int channel)
  1967. {
  1968. if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
  1969. return 0;
  1970. DSSDBGF("%d", channel);
  1971. dsi_sync_vc(channel);
  1972. dsi_vc_enable(channel, 0);
  1973. /* VC_BUSY */
  1974. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1975. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  1976. return -EIO;
  1977. }
  1978. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
  1979. /* DCS_CMD_ENABLE */
  1980. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1981. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
  1982. dsi_vc_enable(channel, 1);
  1983. dsi.vc[channel].mode = DSI_VC_MODE_VP;
  1984. return 0;
  1985. }
  1986. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  1987. bool enable)
  1988. {
  1989. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  1990. WARN_ON(!dsi_bus_is_locked());
  1991. dsi_vc_enable(channel, 0);
  1992. dsi_if_enable(0);
  1993. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
  1994. dsi_vc_enable(channel, 1);
  1995. dsi_if_enable(1);
  1996. dsi_force_tx_stop_mode_io();
  1997. }
  1998. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  1999. static void dsi_vc_flush_long_data(int channel)
  2000. {
  2001. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  2002. u32 val;
  2003. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2004. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  2005. (val >> 0) & 0xff,
  2006. (val >> 8) & 0xff,
  2007. (val >> 16) & 0xff,
  2008. (val >> 24) & 0xff);
  2009. }
  2010. }
  2011. static void dsi_show_rx_ack_with_err(u16 err)
  2012. {
  2013. DSSERR("\tACK with ERROR (%#x):\n", err);
  2014. if (err & (1 << 0))
  2015. DSSERR("\t\tSoT Error\n");
  2016. if (err & (1 << 1))
  2017. DSSERR("\t\tSoT Sync Error\n");
  2018. if (err & (1 << 2))
  2019. DSSERR("\t\tEoT Sync Error\n");
  2020. if (err & (1 << 3))
  2021. DSSERR("\t\tEscape Mode Entry Command Error\n");
  2022. if (err & (1 << 4))
  2023. DSSERR("\t\tLP Transmit Sync Error\n");
  2024. if (err & (1 << 5))
  2025. DSSERR("\t\tHS Receive Timeout Error\n");
  2026. if (err & (1 << 6))
  2027. DSSERR("\t\tFalse Control Error\n");
  2028. if (err & (1 << 7))
  2029. DSSERR("\t\t(reserved7)\n");
  2030. if (err & (1 << 8))
  2031. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  2032. if (err & (1 << 9))
  2033. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  2034. if (err & (1 << 10))
  2035. DSSERR("\t\tChecksum Error\n");
  2036. if (err & (1 << 11))
  2037. DSSERR("\t\tData type not recognized\n");
  2038. if (err & (1 << 12))
  2039. DSSERR("\t\tInvalid VC ID\n");
  2040. if (err & (1 << 13))
  2041. DSSERR("\t\tInvalid Transmission Length\n");
  2042. if (err & (1 << 14))
  2043. DSSERR("\t\t(reserved14)\n");
  2044. if (err & (1 << 15))
  2045. DSSERR("\t\tDSI Protocol Violation\n");
  2046. }
  2047. static u16 dsi_vc_flush_receive_data(int channel)
  2048. {
  2049. /* RX_FIFO_NOT_EMPTY */
  2050. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  2051. u32 val;
  2052. u8 dt;
  2053. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2054. DSSERR("\trawval %#08x\n", val);
  2055. dt = FLD_GET(val, 5, 0);
  2056. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2057. u16 err = FLD_GET(val, 23, 8);
  2058. dsi_show_rx_ack_with_err(err);
  2059. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2060. DSSERR("\tDCS short response, 1 byte: %#x\n",
  2061. FLD_GET(val, 23, 8));
  2062. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2063. DSSERR("\tDCS short response, 2 byte: %#x\n",
  2064. FLD_GET(val, 23, 8));
  2065. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2066. DSSERR("\tDCS long response, len %d\n",
  2067. FLD_GET(val, 23, 8));
  2068. dsi_vc_flush_long_data(channel);
  2069. } else {
  2070. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2071. }
  2072. }
  2073. return 0;
  2074. }
  2075. static int dsi_vc_send_bta(int channel)
  2076. {
  2077. if (dsi.debug_write || dsi.debug_read)
  2078. DSSDBG("dsi_vc_send_bta %d\n", channel);
  2079. WARN_ON(!dsi_bus_is_locked());
  2080. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2081. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  2082. dsi_vc_flush_receive_data(channel);
  2083. }
  2084. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  2085. return 0;
  2086. }
  2087. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
  2088. {
  2089. DECLARE_COMPLETION_ONSTACK(completion);
  2090. int r = 0;
  2091. u32 err;
  2092. r = dsi_register_isr_vc(channel, dsi_completion_handler,
  2093. &completion, DSI_VC_IRQ_BTA);
  2094. if (r)
  2095. goto err0;
  2096. r = dsi_register_isr(dsi_completion_handler, &completion,
  2097. DSI_IRQ_ERROR_MASK);
  2098. if (r)
  2099. goto err1;
  2100. r = dsi_vc_send_bta(channel);
  2101. if (r)
  2102. goto err2;
  2103. if (wait_for_completion_timeout(&completion,
  2104. msecs_to_jiffies(500)) == 0) {
  2105. DSSERR("Failed to receive BTA\n");
  2106. r = -EIO;
  2107. goto err2;
  2108. }
  2109. err = dsi_get_errors();
  2110. if (err) {
  2111. DSSERR("Error while sending BTA: %x\n", err);
  2112. r = -EIO;
  2113. goto err2;
  2114. }
  2115. err2:
  2116. dsi_unregister_isr(dsi_completion_handler, &completion,
  2117. DSI_IRQ_ERROR_MASK);
  2118. err1:
  2119. dsi_unregister_isr_vc(channel, dsi_completion_handler,
  2120. &completion, DSI_VC_IRQ_BTA);
  2121. err0:
  2122. return r;
  2123. }
  2124. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  2125. static inline void dsi_vc_write_long_header(int channel, u8 data_type,
  2126. u16 len, u8 ecc)
  2127. {
  2128. u32 val;
  2129. u8 data_id;
  2130. WARN_ON(!dsi_bus_is_locked());
  2131. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2132. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  2133. FLD_VAL(ecc, 31, 24);
  2134. dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
  2135. }
  2136. static inline void dsi_vc_write_long_payload(int channel,
  2137. u8 b1, u8 b2, u8 b3, u8 b4)
  2138. {
  2139. u32 val;
  2140. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  2141. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  2142. b1, b2, b3, b4, val); */
  2143. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  2144. }
  2145. static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
  2146. u8 ecc)
  2147. {
  2148. /*u32 val; */
  2149. int i;
  2150. u8 *p;
  2151. int r = 0;
  2152. u8 b1, b2, b3, b4;
  2153. if (dsi.debug_write)
  2154. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  2155. /* len + header */
  2156. if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
  2157. DSSERR("unable to send long packet: packet too long.\n");
  2158. return -EINVAL;
  2159. }
  2160. dsi_vc_config_l4(channel);
  2161. dsi_vc_write_long_header(channel, data_type, len, ecc);
  2162. p = data;
  2163. for (i = 0; i < len >> 2; i++) {
  2164. if (dsi.debug_write)
  2165. DSSDBG("\tsending full packet %d\n", i);
  2166. b1 = *p++;
  2167. b2 = *p++;
  2168. b3 = *p++;
  2169. b4 = *p++;
  2170. dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
  2171. }
  2172. i = len % 4;
  2173. if (i) {
  2174. b1 = 0; b2 = 0; b3 = 0;
  2175. if (dsi.debug_write)
  2176. DSSDBG("\tsending remainder bytes %d\n", i);
  2177. switch (i) {
  2178. case 3:
  2179. b1 = *p++;
  2180. b2 = *p++;
  2181. b3 = *p++;
  2182. break;
  2183. case 2:
  2184. b1 = *p++;
  2185. b2 = *p++;
  2186. break;
  2187. case 1:
  2188. b1 = *p++;
  2189. break;
  2190. }
  2191. dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
  2192. }
  2193. return r;
  2194. }
  2195. static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
  2196. {
  2197. u32 r;
  2198. u8 data_id;
  2199. WARN_ON(!dsi_bus_is_locked());
  2200. if (dsi.debug_write)
  2201. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2202. channel,
  2203. data_type, data & 0xff, (data >> 8) & 0xff);
  2204. dsi_vc_config_l4(channel);
  2205. if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
  2206. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2207. return -EINVAL;
  2208. }
  2209. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2210. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2211. dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2212. return 0;
  2213. }
  2214. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
  2215. {
  2216. u8 nullpkg[] = {0, 0, 0, 0};
  2217. return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
  2218. }
  2219. EXPORT_SYMBOL(dsi_vc_send_null);
  2220. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  2221. u8 *data, int len)
  2222. {
  2223. int r;
  2224. BUG_ON(len == 0);
  2225. if (len == 1) {
  2226. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
  2227. data[0], 0);
  2228. } else if (len == 2) {
  2229. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
  2230. data[0] | (data[1] << 8), 0);
  2231. } else {
  2232. /* 0x39 = DCS Long Write */
  2233. r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
  2234. data, len, 0);
  2235. }
  2236. return r;
  2237. }
  2238. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2239. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  2240. int len)
  2241. {
  2242. int r;
  2243. r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
  2244. if (r)
  2245. goto err;
  2246. r = dsi_vc_send_bta_sync(dssdev, channel);
  2247. if (r)
  2248. goto err;
  2249. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2250. DSSERR("rx fifo not empty after write, dumping data:\n");
  2251. dsi_vc_flush_receive_data(channel);
  2252. r = -EIO;
  2253. goto err;
  2254. }
  2255. return 0;
  2256. err:
  2257. DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
  2258. channel, data[0], len);
  2259. return r;
  2260. }
  2261. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2262. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
  2263. {
  2264. return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
  2265. }
  2266. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2267. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2268. u8 param)
  2269. {
  2270. u8 buf[2];
  2271. buf[0] = dcs_cmd;
  2272. buf[1] = param;
  2273. return dsi_vc_dcs_write(dssdev, channel, buf, 2);
  2274. }
  2275. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2276. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2277. u8 *buf, int buflen)
  2278. {
  2279. u32 val;
  2280. u8 dt;
  2281. int r;
  2282. if (dsi.debug_read)
  2283. DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
  2284. r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
  2285. if (r)
  2286. goto err;
  2287. r = dsi_vc_send_bta_sync(dssdev, channel);
  2288. if (r)
  2289. goto err;
  2290. /* RX_FIFO_NOT_EMPTY */
  2291. if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
  2292. DSSERR("RX fifo empty when trying to read.\n");
  2293. r = -EIO;
  2294. goto err;
  2295. }
  2296. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2297. if (dsi.debug_read)
  2298. DSSDBG("\theader: %08x\n", val);
  2299. dt = FLD_GET(val, 5, 0);
  2300. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2301. u16 err = FLD_GET(val, 23, 8);
  2302. dsi_show_rx_ack_with_err(err);
  2303. r = -EIO;
  2304. goto err;
  2305. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2306. u8 data = FLD_GET(val, 15, 8);
  2307. if (dsi.debug_read)
  2308. DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
  2309. if (buflen < 1) {
  2310. r = -EIO;
  2311. goto err;
  2312. }
  2313. buf[0] = data;
  2314. return 1;
  2315. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2316. u16 data = FLD_GET(val, 23, 8);
  2317. if (dsi.debug_read)
  2318. DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
  2319. if (buflen < 2) {
  2320. r = -EIO;
  2321. goto err;
  2322. }
  2323. buf[0] = data & 0xff;
  2324. buf[1] = (data >> 8) & 0xff;
  2325. return 2;
  2326. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2327. int w;
  2328. int len = FLD_GET(val, 23, 8);
  2329. if (dsi.debug_read)
  2330. DSSDBG("\tDCS long response, len %d\n", len);
  2331. if (len > buflen) {
  2332. r = -EIO;
  2333. goto err;
  2334. }
  2335. /* two byte checksum ends the packet, not included in len */
  2336. for (w = 0; w < len + 2;) {
  2337. int b;
  2338. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2339. if (dsi.debug_read)
  2340. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2341. (val >> 0) & 0xff,
  2342. (val >> 8) & 0xff,
  2343. (val >> 16) & 0xff,
  2344. (val >> 24) & 0xff);
  2345. for (b = 0; b < 4; ++b) {
  2346. if (w < len)
  2347. buf[w] = (val >> (b * 8)) & 0xff;
  2348. /* we discard the 2 byte checksum */
  2349. ++w;
  2350. }
  2351. }
  2352. return len;
  2353. } else {
  2354. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2355. r = -EIO;
  2356. goto err;
  2357. }
  2358. BUG();
  2359. err:
  2360. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
  2361. channel, dcs_cmd);
  2362. return r;
  2363. }
  2364. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2365. int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2366. u8 *data)
  2367. {
  2368. int r;
  2369. r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
  2370. if (r < 0)
  2371. return r;
  2372. if (r != 1)
  2373. return -EIO;
  2374. return 0;
  2375. }
  2376. EXPORT_SYMBOL(dsi_vc_dcs_read_1);
  2377. int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2378. u8 *data1, u8 *data2)
  2379. {
  2380. u8 buf[2];
  2381. int r;
  2382. r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
  2383. if (r < 0)
  2384. return r;
  2385. if (r != 2)
  2386. return -EIO;
  2387. *data1 = buf[0];
  2388. *data2 = buf[1];
  2389. return 0;
  2390. }
  2391. EXPORT_SYMBOL(dsi_vc_dcs_read_2);
  2392. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  2393. u16 len)
  2394. {
  2395. return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
  2396. len, 0);
  2397. }
  2398. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2399. static int dsi_enter_ulps(void)
  2400. {
  2401. DECLARE_COMPLETION_ONSTACK(completion);
  2402. int r;
  2403. DSSDBGF();
  2404. WARN_ON(!dsi_bus_is_locked());
  2405. WARN_ON(dsi.ulps_enabled);
  2406. if (dsi.ulps_enabled)
  2407. return 0;
  2408. if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
  2409. DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
  2410. return -EIO;
  2411. }
  2412. dsi_sync_vc(0);
  2413. dsi_sync_vc(1);
  2414. dsi_sync_vc(2);
  2415. dsi_sync_vc(3);
  2416. dsi_force_tx_stop_mode_io();
  2417. dsi_vc_enable(0, false);
  2418. dsi_vc_enable(1, false);
  2419. dsi_vc_enable(2, false);
  2420. dsi_vc_enable(3, false);
  2421. if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
  2422. DSSERR("HS busy when enabling ULPS\n");
  2423. return -EIO;
  2424. }
  2425. if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
  2426. DSSERR("LP busy when enabling ULPS\n");
  2427. return -EIO;
  2428. }
  2429. r = dsi_register_isr_cio(dsi_completion_handler, &completion,
  2430. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2431. if (r)
  2432. return r;
  2433. /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
  2434. /* LANEx_ULPS_SIG2 */
  2435. REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
  2436. if (wait_for_completion_timeout(&completion,
  2437. msecs_to_jiffies(1000)) == 0) {
  2438. DSSERR("ULPS enable timeout\n");
  2439. r = -EIO;
  2440. goto err;
  2441. }
  2442. dsi_unregister_isr_cio(dsi_completion_handler, &completion,
  2443. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2444. dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
  2445. dsi_if_enable(false);
  2446. dsi.ulps_enabled = true;
  2447. return 0;
  2448. err:
  2449. dsi_unregister_isr_cio(dsi_completion_handler, &completion,
  2450. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2451. return r;
  2452. }
  2453. static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
  2454. {
  2455. unsigned long fck;
  2456. unsigned long total_ticks;
  2457. u32 r;
  2458. BUG_ON(ticks > 0x1fff);
  2459. /* ticks in DSI_FCK */
  2460. fck = dsi_fclk_rate();
  2461. r = dsi_read_reg(DSI_TIMING2);
  2462. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2463. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2464. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2465. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2466. dsi_write_reg(DSI_TIMING2, r);
  2467. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2468. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2469. total_ticks,
  2470. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2471. (total_ticks * 1000) / (fck / 1000 / 1000));
  2472. }
  2473. static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
  2474. {
  2475. unsigned long fck;
  2476. unsigned long total_ticks;
  2477. u32 r;
  2478. BUG_ON(ticks > 0x1fff);
  2479. /* ticks in DSI_FCK */
  2480. fck = dsi_fclk_rate();
  2481. r = dsi_read_reg(DSI_TIMING1);
  2482. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2483. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2484. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2485. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2486. dsi_write_reg(DSI_TIMING1, r);
  2487. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2488. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2489. total_ticks,
  2490. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2491. (total_ticks * 1000) / (fck / 1000 / 1000));
  2492. }
  2493. static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
  2494. {
  2495. unsigned long fck;
  2496. unsigned long total_ticks;
  2497. u32 r;
  2498. BUG_ON(ticks > 0x1fff);
  2499. /* ticks in DSI_FCK */
  2500. fck = dsi_fclk_rate();
  2501. r = dsi_read_reg(DSI_TIMING1);
  2502. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2503. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2504. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2505. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2506. dsi_write_reg(DSI_TIMING1, r);
  2507. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2508. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2509. total_ticks,
  2510. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2511. (total_ticks * 1000) / (fck / 1000 / 1000));
  2512. }
  2513. static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
  2514. {
  2515. unsigned long fck;
  2516. unsigned long total_ticks;
  2517. u32 r;
  2518. BUG_ON(ticks > 0x1fff);
  2519. /* ticks in TxByteClkHS */
  2520. fck = dsi_get_txbyteclkhs();
  2521. r = dsi_read_reg(DSI_TIMING2);
  2522. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2523. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2524. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2525. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2526. dsi_write_reg(DSI_TIMING2, r);
  2527. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2528. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2529. total_ticks,
  2530. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2531. (total_ticks * 1000) / (fck / 1000 / 1000));
  2532. }
  2533. static int dsi_proto_config(struct omap_dss_device *dssdev)
  2534. {
  2535. u32 r;
  2536. int buswidth = 0;
  2537. dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
  2538. DSI_FIFO_SIZE_32,
  2539. DSI_FIFO_SIZE_32,
  2540. DSI_FIFO_SIZE_32);
  2541. dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
  2542. DSI_FIFO_SIZE_32,
  2543. DSI_FIFO_SIZE_32,
  2544. DSI_FIFO_SIZE_32);
  2545. /* XXX what values for the timeouts? */
  2546. dsi_set_stop_state_counter(0x1000, false, false);
  2547. dsi_set_ta_timeout(0x1fff, true, true);
  2548. dsi_set_lp_rx_timeout(0x1fff, true, true);
  2549. dsi_set_hs_tx_timeout(0x1fff, true, true);
  2550. switch (dssdev->ctrl.pixel_size) {
  2551. case 16:
  2552. buswidth = 0;
  2553. break;
  2554. case 18:
  2555. buswidth = 1;
  2556. break;
  2557. case 24:
  2558. buswidth = 2;
  2559. break;
  2560. default:
  2561. BUG();
  2562. }
  2563. r = dsi_read_reg(DSI_CTRL);
  2564. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  2565. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  2566. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  2567. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  2568. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  2569. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  2570. r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
  2571. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  2572. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  2573. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2574. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  2575. /* DCS_CMD_CODE, 1=start, 0=continue */
  2576. r = FLD_MOD(r, 0, 25, 25);
  2577. }
  2578. dsi_write_reg(DSI_CTRL, r);
  2579. dsi_vc_initial_config(0);
  2580. dsi_vc_initial_config(1);
  2581. dsi_vc_initial_config(2);
  2582. dsi_vc_initial_config(3);
  2583. return 0;
  2584. }
  2585. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  2586. {
  2587. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  2588. unsigned tclk_pre, tclk_post;
  2589. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  2590. unsigned ths_trail, ths_exit;
  2591. unsigned ddr_clk_pre, ddr_clk_post;
  2592. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  2593. unsigned ths_eot;
  2594. u32 r;
  2595. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  2596. ths_prepare = FLD_GET(r, 31, 24);
  2597. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  2598. ths_zero = ths_prepare_ths_zero - ths_prepare;
  2599. ths_trail = FLD_GET(r, 15, 8);
  2600. ths_exit = FLD_GET(r, 7, 0);
  2601. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  2602. tlpx = FLD_GET(r, 22, 16) * 2;
  2603. tclk_trail = FLD_GET(r, 15, 8);
  2604. tclk_zero = FLD_GET(r, 7, 0);
  2605. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  2606. tclk_prepare = FLD_GET(r, 7, 0);
  2607. /* min 8*UI */
  2608. tclk_pre = 20;
  2609. /* min 60ns + 52*UI */
  2610. tclk_post = ns2ddr(60) + 26;
  2611. /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
  2612. if (dssdev->phy.dsi.data1_lane != 0 &&
  2613. dssdev->phy.dsi.data2_lane != 0)
  2614. ths_eot = 2;
  2615. else
  2616. ths_eot = 4;
  2617. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  2618. 4);
  2619. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  2620. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  2621. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  2622. r = dsi_read_reg(DSI_CLK_TIMING);
  2623. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  2624. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  2625. dsi_write_reg(DSI_CLK_TIMING, r);
  2626. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  2627. ddr_clk_pre,
  2628. ddr_clk_post);
  2629. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  2630. DIV_ROUND_UP(ths_prepare, 4) +
  2631. DIV_ROUND_UP(ths_zero + 3, 4);
  2632. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  2633. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  2634. FLD_VAL(exit_hs_mode_lat, 15, 0);
  2635. dsi_write_reg(DSI_VM_TIMING7, r);
  2636. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  2637. enter_hs_mode_lat, exit_hs_mode_lat);
  2638. }
  2639. #define DSI_DECL_VARS \
  2640. int __dsi_cb = 0; u32 __dsi_cv = 0;
  2641. #define DSI_FLUSH(ch) \
  2642. if (__dsi_cb > 0) { \
  2643. /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
  2644. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
  2645. __dsi_cb = __dsi_cv = 0; \
  2646. }
  2647. #define DSI_PUSH(ch, data) \
  2648. do { \
  2649. __dsi_cv |= (data) << (__dsi_cb * 8); \
  2650. /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
  2651. if (++__dsi_cb > 3) \
  2652. DSI_FLUSH(ch); \
  2653. } while (0)
  2654. static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
  2655. int x, int y, int w, int h)
  2656. {
  2657. /* Note: supports only 24bit colors in 32bit container */
  2658. int first = 1;
  2659. int fifo_stalls = 0;
  2660. int max_dsi_packet_size;
  2661. int max_data_per_packet;
  2662. int max_pixels_per_packet;
  2663. int pixels_left;
  2664. int bytespp = dssdev->ctrl.pixel_size / 8;
  2665. int scr_width;
  2666. u32 __iomem *data;
  2667. int start_offset;
  2668. int horiz_inc;
  2669. int current_x;
  2670. struct omap_overlay *ovl;
  2671. debug_irq = 0;
  2672. DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
  2673. x, y, w, h);
  2674. ovl = dssdev->manager->overlays[0];
  2675. if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
  2676. return -EINVAL;
  2677. if (dssdev->ctrl.pixel_size != 24)
  2678. return -EINVAL;
  2679. scr_width = ovl->info.screen_width;
  2680. data = ovl->info.vaddr;
  2681. start_offset = scr_width * y + x;
  2682. horiz_inc = scr_width - w;
  2683. current_x = x;
  2684. /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
  2685. * in fifo */
  2686. /* When using CPU, max long packet size is TX buffer size */
  2687. max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
  2688. /* we seem to get better perf if we divide the tx fifo to half,
  2689. and while the other half is being sent, we fill the other half
  2690. max_dsi_packet_size /= 2; */
  2691. max_data_per_packet = max_dsi_packet_size - 4 - 1;
  2692. max_pixels_per_packet = max_data_per_packet / bytespp;
  2693. DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
  2694. pixels_left = w * h;
  2695. DSSDBG("total pixels %d\n", pixels_left);
  2696. data += start_offset;
  2697. while (pixels_left > 0) {
  2698. /* 0x2c = write_memory_start */
  2699. /* 0x3c = write_memory_continue */
  2700. u8 dcs_cmd = first ? 0x2c : 0x3c;
  2701. int pixels;
  2702. DSI_DECL_VARS;
  2703. first = 0;
  2704. #if 1
  2705. /* using fifo not empty */
  2706. /* TX_FIFO_NOT_EMPTY */
  2707. while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
  2708. fifo_stalls++;
  2709. if (fifo_stalls > 0xfffff) {
  2710. DSSERR("fifo stalls overflow, pixels left %d\n",
  2711. pixels_left);
  2712. dsi_if_enable(0);
  2713. return -EIO;
  2714. }
  2715. udelay(1);
  2716. }
  2717. #elif 1
  2718. /* using fifo emptiness */
  2719. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
  2720. max_dsi_packet_size) {
  2721. fifo_stalls++;
  2722. if (fifo_stalls > 0xfffff) {
  2723. DSSERR("fifo stalls overflow, pixels left %d\n",
  2724. pixels_left);
  2725. dsi_if_enable(0);
  2726. return -EIO;
  2727. }
  2728. }
  2729. #else
  2730. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
  2731. fifo_stalls++;
  2732. if (fifo_stalls > 0xfffff) {
  2733. DSSERR("fifo stalls overflow, pixels left %d\n",
  2734. pixels_left);
  2735. dsi_if_enable(0);
  2736. return -EIO;
  2737. }
  2738. }
  2739. #endif
  2740. pixels = min(max_pixels_per_packet, pixels_left);
  2741. pixels_left -= pixels;
  2742. dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
  2743. 1 + pixels * bytespp, 0);
  2744. DSI_PUSH(0, dcs_cmd);
  2745. while (pixels-- > 0) {
  2746. u32 pix = __raw_readl(data++);
  2747. DSI_PUSH(0, (pix >> 16) & 0xff);
  2748. DSI_PUSH(0, (pix >> 8) & 0xff);
  2749. DSI_PUSH(0, (pix >> 0) & 0xff);
  2750. current_x++;
  2751. if (current_x == x+w) {
  2752. current_x = x;
  2753. data += horiz_inc;
  2754. }
  2755. }
  2756. DSI_FLUSH(0);
  2757. }
  2758. return 0;
  2759. }
  2760. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
  2761. u16 x, u16 y, u16 w, u16 h)
  2762. {
  2763. unsigned bytespp;
  2764. unsigned bytespl;
  2765. unsigned bytespf;
  2766. unsigned total_len;
  2767. unsigned packet_payload;
  2768. unsigned packet_len;
  2769. u32 l;
  2770. int r;
  2771. const unsigned channel = dsi.update_channel;
  2772. /* line buffer is 1024 x 24bits */
  2773. /* XXX: for some reason using full buffer size causes considerable TX
  2774. * slowdown with update sizes that fill the whole buffer */
  2775. const unsigned line_buf_size = 1023 * 3;
  2776. DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
  2777. x, y, w, h);
  2778. dsi_vc_config_vp(channel);
  2779. bytespp = dssdev->ctrl.pixel_size / 8;
  2780. bytespl = w * bytespp;
  2781. bytespf = bytespl * h;
  2782. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  2783. * number of lines in a packet. See errata about VP_CLK_RATIO */
  2784. if (bytespf < line_buf_size)
  2785. packet_payload = bytespf;
  2786. else
  2787. packet_payload = (line_buf_size) / bytespl * bytespl;
  2788. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  2789. total_len = (bytespf / packet_payload) * packet_len;
  2790. if (bytespf % packet_payload)
  2791. total_len += (bytespf % packet_payload) + 1;
  2792. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  2793. dsi_write_reg(DSI_VC_TE(channel), l);
  2794. dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
  2795. if (dsi.te_enabled)
  2796. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  2797. else
  2798. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  2799. dsi_write_reg(DSI_VC_TE(channel), l);
  2800. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  2801. * because DSS interrupts are not capable of waking up the CPU and the
  2802. * framedone interrupt could be delayed for quite a long time. I think
  2803. * the same goes for any DSS interrupts, but for some reason I have not
  2804. * seen the problem anywhere else than here.
  2805. */
  2806. dispc_disable_sidle();
  2807. dsi_perf_mark_start();
  2808. r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
  2809. msecs_to_jiffies(250));
  2810. BUG_ON(r == 0);
  2811. dss_start_update(dssdev);
  2812. if (dsi.te_enabled) {
  2813. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  2814. * for TE is longer than the timer allows */
  2815. REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  2816. dsi_vc_send_bta(channel);
  2817. #ifdef DSI_CATCH_MISSING_TE
  2818. mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
  2819. #endif
  2820. }
  2821. }
  2822. #ifdef DSI_CATCH_MISSING_TE
  2823. static void dsi_te_timeout(unsigned long arg)
  2824. {
  2825. DSSERR("TE not received for 250ms!\n");
  2826. }
  2827. #endif
  2828. static void dsi_handle_framedone(int error)
  2829. {
  2830. /* SIDLEMODE back to smart-idle */
  2831. dispc_enable_sidle();
  2832. if (dsi.te_enabled) {
  2833. /* enable LP_RX_TO again after the TE */
  2834. REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  2835. }
  2836. dsi.framedone_callback(error, dsi.framedone_data);
  2837. if (!error)
  2838. dsi_perf_show("DISPC");
  2839. }
  2840. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  2841. {
  2842. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  2843. * 250ms which would conflict with this timeout work. What should be
  2844. * done is first cancel the transfer on the HW, and then cancel the
  2845. * possibly scheduled framedone work. However, cancelling the transfer
  2846. * on the HW is buggy, and would probably require resetting the whole
  2847. * DSI */
  2848. DSSERR("Framedone not received for 250ms!\n");
  2849. dsi_handle_framedone(-ETIMEDOUT);
  2850. }
  2851. static void dsi_framedone_irq_callback(void *data, u32 mask)
  2852. {
  2853. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  2854. * turns itself off. However, DSI still has the pixels in its buffers,
  2855. * and is sending the data.
  2856. */
  2857. __cancel_delayed_work(&dsi.framedone_timeout_work);
  2858. dsi_handle_framedone(0);
  2859. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2860. dispc_fake_vsync_irq();
  2861. #endif
  2862. }
  2863. int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
  2864. u16 *x, u16 *y, u16 *w, u16 *h,
  2865. bool enlarge_update_area)
  2866. {
  2867. u16 dw, dh;
  2868. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  2869. if (*x > dw || *y > dh)
  2870. return -EINVAL;
  2871. if (*x + *w > dw)
  2872. return -EINVAL;
  2873. if (*y + *h > dh)
  2874. return -EINVAL;
  2875. if (*w == 1)
  2876. return -EINVAL;
  2877. if (*w == 0 || *h == 0)
  2878. return -EINVAL;
  2879. dsi_perf_mark_setup();
  2880. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2881. dss_setup_partial_planes(dssdev, x, y, w, h,
  2882. enlarge_update_area);
  2883. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  2884. }
  2885. return 0;
  2886. }
  2887. EXPORT_SYMBOL(omap_dsi_prepare_update);
  2888. int omap_dsi_update(struct omap_dss_device *dssdev,
  2889. int channel,
  2890. u16 x, u16 y, u16 w, u16 h,
  2891. void (*callback)(int, void *), void *data)
  2892. {
  2893. dsi.update_channel = channel;
  2894. /* OMAP DSS cannot send updates of odd widths.
  2895. * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
  2896. * here to make sure we catch erroneous updates. Otherwise we'll only
  2897. * see rather obscure HW error happening, as DSS halts. */
  2898. BUG_ON(x % 2 == 1);
  2899. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2900. dsi.framedone_callback = callback;
  2901. dsi.framedone_data = data;
  2902. dsi.update_region.x = x;
  2903. dsi.update_region.y = y;
  2904. dsi.update_region.w = w;
  2905. dsi.update_region.h = h;
  2906. dsi.update_region.device = dssdev;
  2907. dsi_update_screen_dispc(dssdev, x, y, w, h);
  2908. } else {
  2909. int r;
  2910. r = dsi_update_screen_l4(dssdev, x, y, w, h);
  2911. if (r)
  2912. return r;
  2913. dsi_perf_show("L4");
  2914. callback(0, data);
  2915. }
  2916. return 0;
  2917. }
  2918. EXPORT_SYMBOL(omap_dsi_update);
  2919. /* Display funcs */
  2920. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  2921. {
  2922. int r;
  2923. r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
  2924. DISPC_IRQ_FRAMEDONE);
  2925. if (r) {
  2926. DSSERR("can't get FRAMEDONE irq\n");
  2927. return r;
  2928. }
  2929. dispc_set_lcd_display_type(dssdev->manager->id,
  2930. OMAP_DSS_LCD_DISPLAY_TFT);
  2931. dispc_set_parallel_interface_mode(dssdev->manager->id,
  2932. OMAP_DSS_PARALLELMODE_DSI);
  2933. dispc_enable_fifohandcheck(dssdev->manager->id, 1);
  2934. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  2935. {
  2936. struct omap_video_timings timings = {
  2937. .hsw = 1,
  2938. .hfp = 1,
  2939. .hbp = 1,
  2940. .vsw = 1,
  2941. .vfp = 0,
  2942. .vbp = 0,
  2943. };
  2944. dispc_set_lcd_timings(dssdev->manager->id, &timings);
  2945. }
  2946. return 0;
  2947. }
  2948. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  2949. {
  2950. omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
  2951. DISPC_IRQ_FRAMEDONE);
  2952. }
  2953. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  2954. {
  2955. struct dsi_clock_info cinfo;
  2956. int r;
  2957. /* we always use DSS_CLK_SYSCK as input clock */
  2958. cinfo.use_sys_clk = true;
  2959. cinfo.regn = dssdev->clocks.dsi.regn;
  2960. cinfo.regm = dssdev->clocks.dsi.regm;
  2961. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  2962. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  2963. r = dsi_calc_clock_rates(dssdev, &cinfo);
  2964. if (r) {
  2965. DSSERR("Failed to calc dsi clocks\n");
  2966. return r;
  2967. }
  2968. r = dsi_pll_set_clock_div(&cinfo);
  2969. if (r) {
  2970. DSSERR("Failed to set dsi clocks\n");
  2971. return r;
  2972. }
  2973. return 0;
  2974. }
  2975. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  2976. {
  2977. struct dispc_clock_info dispc_cinfo;
  2978. int r;
  2979. unsigned long long fck;
  2980. fck = dsi_get_pll_hsdiv_dispc_rate();
  2981. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  2982. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  2983. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  2984. if (r) {
  2985. DSSERR("Failed to calc dispc clocks\n");
  2986. return r;
  2987. }
  2988. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  2989. if (r) {
  2990. DSSERR("Failed to set dispc clocks\n");
  2991. return r;
  2992. }
  2993. return 0;
  2994. }
  2995. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  2996. {
  2997. int r;
  2998. r = dsi_pll_init(true, true);
  2999. if (r)
  3000. goto err0;
  3001. r = dsi_configure_dsi_clocks(dssdev);
  3002. if (r)
  3003. goto err1;
  3004. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  3005. dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
  3006. dss_select_lcd_clk_source(dssdev->manager->id,
  3007. dssdev->clocks.dispc.channel.lcd_clk_src);
  3008. DSSDBG("PLL OK\n");
  3009. r = dsi_configure_dispc_clocks(dssdev);
  3010. if (r)
  3011. goto err2;
  3012. r = dsi_cio_init(dssdev);
  3013. if (r)
  3014. goto err2;
  3015. _dsi_print_reset_status();
  3016. dsi_proto_timings(dssdev);
  3017. dsi_set_lp_clk_divisor(dssdev);
  3018. if (1)
  3019. _dsi_print_reset_status();
  3020. r = dsi_proto_config(dssdev);
  3021. if (r)
  3022. goto err3;
  3023. /* enable interface */
  3024. dsi_vc_enable(0, 1);
  3025. dsi_vc_enable(1, 1);
  3026. dsi_vc_enable(2, 1);
  3027. dsi_vc_enable(3, 1);
  3028. dsi_if_enable(1);
  3029. dsi_force_tx_stop_mode_io();
  3030. return 0;
  3031. err3:
  3032. dsi_cio_uninit();
  3033. err2:
  3034. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3035. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3036. err1:
  3037. dsi_pll_uninit(true);
  3038. err0:
  3039. return r;
  3040. }
  3041. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
  3042. bool disconnect_lanes, bool enter_ulps)
  3043. {
  3044. if (enter_ulps && !dsi.ulps_enabled)
  3045. dsi_enter_ulps();
  3046. /* disable interface */
  3047. dsi_if_enable(0);
  3048. dsi_vc_enable(0, 0);
  3049. dsi_vc_enable(1, 0);
  3050. dsi_vc_enable(2, 0);
  3051. dsi_vc_enable(3, 0);
  3052. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3053. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3054. dsi_cio_uninit();
  3055. dsi_pll_uninit(disconnect_lanes);
  3056. }
  3057. static int dsi_core_init(void)
  3058. {
  3059. /* Autoidle */
  3060. REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
  3061. /* ENWAKEUP */
  3062. REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
  3063. /* SIDLEMODE smart-idle */
  3064. REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
  3065. _dsi_initialize_irq();
  3066. return 0;
  3067. }
  3068. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  3069. {
  3070. int r = 0;
  3071. DSSDBG("dsi_display_enable\n");
  3072. WARN_ON(!dsi_bus_is_locked());
  3073. mutex_lock(&dsi.lock);
  3074. r = omap_dss_start_device(dssdev);
  3075. if (r) {
  3076. DSSERR("failed to start device\n");
  3077. goto err0;
  3078. }
  3079. enable_clocks(1);
  3080. dsi_enable_pll_clock(1);
  3081. r = _dsi_reset();
  3082. if (r)
  3083. goto err1;
  3084. dsi_core_init();
  3085. r = dsi_display_init_dispc(dssdev);
  3086. if (r)
  3087. goto err1;
  3088. r = dsi_display_init_dsi(dssdev);
  3089. if (r)
  3090. goto err2;
  3091. mutex_unlock(&dsi.lock);
  3092. return 0;
  3093. err2:
  3094. dsi_display_uninit_dispc(dssdev);
  3095. err1:
  3096. enable_clocks(0);
  3097. dsi_enable_pll_clock(0);
  3098. omap_dss_stop_device(dssdev);
  3099. err0:
  3100. mutex_unlock(&dsi.lock);
  3101. DSSDBG("dsi_display_enable FAILED\n");
  3102. return r;
  3103. }
  3104. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  3105. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  3106. bool disconnect_lanes, bool enter_ulps)
  3107. {
  3108. DSSDBG("dsi_display_disable\n");
  3109. WARN_ON(!dsi_bus_is_locked());
  3110. mutex_lock(&dsi.lock);
  3111. dsi_display_uninit_dispc(dssdev);
  3112. dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
  3113. enable_clocks(0);
  3114. dsi_enable_pll_clock(0);
  3115. omap_dss_stop_device(dssdev);
  3116. mutex_unlock(&dsi.lock);
  3117. }
  3118. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  3119. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  3120. {
  3121. dsi.te_enabled = enable;
  3122. return 0;
  3123. }
  3124. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  3125. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  3126. u32 fifo_size, enum omap_burst_size *burst_size,
  3127. u32 *fifo_low, u32 *fifo_high)
  3128. {
  3129. unsigned burst_size_bytes;
  3130. *burst_size = OMAP_DSS_BURST_16x32;
  3131. burst_size_bytes = 16 * 32 / 8;
  3132. *fifo_high = fifo_size - burst_size_bytes;
  3133. *fifo_low = fifo_size - burst_size_bytes * 2;
  3134. }
  3135. int dsi_init_display(struct omap_dss_device *dssdev)
  3136. {
  3137. DSSDBG("DSI init\n");
  3138. /* XXX these should be figured out dynamically */
  3139. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
  3140. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
  3141. if (dsi.vdds_dsi_reg == NULL) {
  3142. struct regulator *vdds_dsi;
  3143. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  3144. if (IS_ERR(vdds_dsi)) {
  3145. DSSERR("can't get VDDS_DSI regulator\n");
  3146. return PTR_ERR(vdds_dsi);
  3147. }
  3148. dsi.vdds_dsi_reg = vdds_dsi;
  3149. }
  3150. return 0;
  3151. }
  3152. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  3153. {
  3154. int i;
  3155. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3156. if (!dsi.vc[i].dssdev) {
  3157. dsi.vc[i].dssdev = dssdev;
  3158. *channel = i;
  3159. return 0;
  3160. }
  3161. }
  3162. DSSERR("cannot get VC for display %s", dssdev->name);
  3163. return -ENOSPC;
  3164. }
  3165. EXPORT_SYMBOL(omap_dsi_request_vc);
  3166. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  3167. {
  3168. if (vc_id < 0 || vc_id > 3) {
  3169. DSSERR("VC ID out of range\n");
  3170. return -EINVAL;
  3171. }
  3172. if (channel < 0 || channel > 3) {
  3173. DSSERR("Virtual Channel out of range\n");
  3174. return -EINVAL;
  3175. }
  3176. if (dsi.vc[channel].dssdev != dssdev) {
  3177. DSSERR("Virtual Channel not allocated to display %s\n",
  3178. dssdev->name);
  3179. return -EINVAL;
  3180. }
  3181. dsi.vc[channel].vc_id = vc_id;
  3182. return 0;
  3183. }
  3184. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  3185. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  3186. {
  3187. if ((channel >= 0 && channel <= 3) &&
  3188. dsi.vc[channel].dssdev == dssdev) {
  3189. dsi.vc[channel].dssdev = NULL;
  3190. dsi.vc[channel].vc_id = 0;
  3191. }
  3192. }
  3193. EXPORT_SYMBOL(omap_dsi_release_vc);
  3194. void dsi_wait_pll_hsdiv_dispc_active(void)
  3195. {
  3196. if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
  3197. DSSERR("%s (%s) not active\n",
  3198. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  3199. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  3200. }
  3201. void dsi_wait_pll_hsdiv_dsi_active(void)
  3202. {
  3203. if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
  3204. DSSERR("%s (%s) not active\n",
  3205. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  3206. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  3207. }
  3208. static void dsi_calc_clock_param_ranges(void)
  3209. {
  3210. dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  3211. dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  3212. dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  3213. dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  3214. dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  3215. dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  3216. dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  3217. }
  3218. static int dsi_init(struct platform_device *pdev)
  3219. {
  3220. struct omap_display_platform_data *dss_plat_data;
  3221. struct omap_dss_board_info *board_info;
  3222. u32 rev;
  3223. int r, i;
  3224. struct resource *dsi_mem;
  3225. dss_plat_data = pdev->dev.platform_data;
  3226. board_info = dss_plat_data->board_data;
  3227. dsi.dsi_mux_pads = board_info->dsi_mux_pads;
  3228. spin_lock_init(&dsi.irq_lock);
  3229. spin_lock_init(&dsi.errors_lock);
  3230. dsi.errors = 0;
  3231. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3232. spin_lock_init(&dsi.irq_stats_lock);
  3233. dsi.irq_stats.last_reset = jiffies;
  3234. #endif
  3235. mutex_init(&dsi.lock);
  3236. sema_init(&dsi.bus_lock, 1);
  3237. dsi.workqueue = create_singlethread_workqueue("dsi");
  3238. if (dsi.workqueue == NULL)
  3239. return -ENOMEM;
  3240. INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
  3241. dsi_framedone_timeout_work_callback);
  3242. #ifdef DSI_CATCH_MISSING_TE
  3243. init_timer(&dsi.te_timer);
  3244. dsi.te_timer.function = dsi_te_timeout;
  3245. dsi.te_timer.data = 0;
  3246. #endif
  3247. dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
  3248. if (!dsi_mem) {
  3249. DSSERR("can't get IORESOURCE_MEM DSI\n");
  3250. r = -EINVAL;
  3251. goto err1;
  3252. }
  3253. dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
  3254. if (!dsi.base) {
  3255. DSSERR("can't ioremap DSI\n");
  3256. r = -ENOMEM;
  3257. goto err1;
  3258. }
  3259. dsi.irq = platform_get_irq(dsi.pdev, 0);
  3260. if (dsi.irq < 0) {
  3261. DSSERR("platform_get_irq failed\n");
  3262. r = -ENODEV;
  3263. goto err2;
  3264. }
  3265. r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
  3266. "OMAP DSI1", dsi.pdev);
  3267. if (r < 0) {
  3268. DSSERR("request_irq failed\n");
  3269. goto err2;
  3270. }
  3271. /* DSI VCs initialization */
  3272. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3273. dsi.vc[i].mode = DSI_VC_MODE_L4;
  3274. dsi.vc[i].dssdev = NULL;
  3275. dsi.vc[i].vc_id = 0;
  3276. }
  3277. dsi_calc_clock_param_ranges();
  3278. enable_clocks(1);
  3279. rev = dsi_read_reg(DSI_REVISION);
  3280. dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
  3281. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3282. enable_clocks(0);
  3283. return 0;
  3284. err2:
  3285. iounmap(dsi.base);
  3286. err1:
  3287. destroy_workqueue(dsi.workqueue);
  3288. return r;
  3289. }
  3290. static void dsi_exit(void)
  3291. {
  3292. if (dsi.vdds_dsi_reg != NULL) {
  3293. if (dsi.vdds_dsi_enabled) {
  3294. regulator_disable(dsi.vdds_dsi_reg);
  3295. dsi.vdds_dsi_enabled = false;
  3296. }
  3297. regulator_put(dsi.vdds_dsi_reg);
  3298. dsi.vdds_dsi_reg = NULL;
  3299. }
  3300. free_irq(dsi.irq, dsi.pdev);
  3301. iounmap(dsi.base);
  3302. destroy_workqueue(dsi.workqueue);
  3303. DSSDBG("omap_dsi_exit\n");
  3304. }
  3305. /* DSI1 HW IP initialisation */
  3306. static int omap_dsi1hw_probe(struct platform_device *pdev)
  3307. {
  3308. int r;
  3309. dsi.pdev = pdev;
  3310. r = dsi_init(pdev);
  3311. if (r) {
  3312. DSSERR("Failed to initialize DSI\n");
  3313. goto err_dsi;
  3314. }
  3315. err_dsi:
  3316. return r;
  3317. }
  3318. static int omap_dsi1hw_remove(struct platform_device *pdev)
  3319. {
  3320. dsi_exit();
  3321. WARN_ON(dsi.scp_clk_refcount > 0);
  3322. return 0;
  3323. }
  3324. static struct platform_driver omap_dsi1hw_driver = {
  3325. .probe = omap_dsi1hw_probe,
  3326. .remove = omap_dsi1hw_remove,
  3327. .driver = {
  3328. .name = "omapdss_dsi1",
  3329. .owner = THIS_MODULE,
  3330. },
  3331. };
  3332. int dsi_init_platform_driver(void)
  3333. {
  3334. return platform_driver_register(&omap_dsi1hw_driver);
  3335. }
  3336. void dsi_uninit_platform_driver(void)
  3337. {
  3338. return platform_driver_unregister(&omap_dsi1hw_driver);
  3339. }