emulate.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpBits 5 /* Width of operand field */
  52. #define OpMask ((1ull << OpBits) - 1)
  53. /*
  54. * Opcode effective-address decode tables.
  55. * Note that we only emulate instructions that have at least one memory
  56. * operand (excluding implicit stack references). We assume that stack
  57. * references and instruction fetches will never occur in special memory
  58. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  59. * not be handled.
  60. */
  61. /* Operand sizes: 8-bit operands or specified/overridden size. */
  62. #define ByteOp (1<<0) /* 8-bit operands. */
  63. /* Destination operand type. */
  64. #define DstShift 1
  65. #define ImplicitOps (OpImplicit << DstShift)
  66. #define DstReg (OpReg << DstShift)
  67. #define DstMem (OpMem << DstShift)
  68. #define DstAcc (OpAcc << DstShift)
  69. #define DstDI (OpDI << DstShift)
  70. #define DstMem64 (OpMem64 << DstShift)
  71. #define DstImmUByte (OpImmUByte << DstShift)
  72. #define DstDX (OpDX << DstShift)
  73. #define DstMask (OpMask << DstShift)
  74. /* Source operand type. */
  75. #define SrcShift 6
  76. #define SrcNone (OpNone << SrcShift)
  77. #define SrcReg (OpReg << SrcShift)
  78. #define SrcMem (OpMem << SrcShift)
  79. #define SrcMem16 (OpMem16 << SrcShift)
  80. #define SrcMem32 (OpMem32 << SrcShift)
  81. #define SrcImm (OpImm << SrcShift)
  82. #define SrcImmByte (OpImmByte << SrcShift)
  83. #define SrcOne (OpOne << SrcShift)
  84. #define SrcImmUByte (OpImmUByte << SrcShift)
  85. #define SrcImmU (OpImmU << SrcShift)
  86. #define SrcSI (OpSI << SrcShift)
  87. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  88. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  89. #define SrcAcc (OpAcc << SrcShift)
  90. #define SrcImmU16 (OpImmU16 << SrcShift)
  91. #define SrcDX (OpDX << SrcShift)
  92. #define SrcMask (OpMask << SrcShift)
  93. #define BitOp (1<<11)
  94. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  95. #define String (1<<13) /* String instruction (rep capable) */
  96. #define Stack (1<<14) /* Stack instruction (push/pop) */
  97. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  98. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  99. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  100. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  101. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  102. #define Sse (1<<18) /* SSE Vector instruction */
  103. /* Generic ModRM decode. */
  104. #define ModRM (1<<19)
  105. /* Destination is only written; never read. */
  106. #define Mov (1<<20)
  107. /* Misc flags */
  108. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  109. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  110. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  111. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  112. #define Undefined (1<<25) /* No Such Instruction */
  113. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  114. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  115. #define No64 (1<<28)
  116. /* Source 2 operand type */
  117. #define Src2Shift (29)
  118. #define Src2None (OpNone << Src2Shift)
  119. #define Src2CL (OpCL << Src2Shift)
  120. #define Src2ImmByte (OpImmByte << Src2Shift)
  121. #define Src2One (OpOne << Src2Shift)
  122. #define Src2Imm (OpImm << Src2Shift)
  123. #define Src2Mask (OpMask << Src2Shift)
  124. #define X2(x...) x, x
  125. #define X3(x...) X2(x), x
  126. #define X4(x...) X2(x), X2(x)
  127. #define X5(x...) X4(x), x
  128. #define X6(x...) X4(x), X2(x)
  129. #define X7(x...) X4(x), X3(x)
  130. #define X8(x...) X4(x), X4(x)
  131. #define X16(x...) X8(x), X8(x)
  132. struct opcode {
  133. u64 flags : 56;
  134. u64 intercept : 8;
  135. union {
  136. int (*execute)(struct x86_emulate_ctxt *ctxt);
  137. struct opcode *group;
  138. struct group_dual *gdual;
  139. struct gprefix *gprefix;
  140. } u;
  141. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  142. };
  143. struct group_dual {
  144. struct opcode mod012[8];
  145. struct opcode mod3[8];
  146. };
  147. struct gprefix {
  148. struct opcode pfx_no;
  149. struct opcode pfx_66;
  150. struct opcode pfx_f2;
  151. struct opcode pfx_f3;
  152. };
  153. /* EFLAGS bit definitions. */
  154. #define EFLG_ID (1<<21)
  155. #define EFLG_VIP (1<<20)
  156. #define EFLG_VIF (1<<19)
  157. #define EFLG_AC (1<<18)
  158. #define EFLG_VM (1<<17)
  159. #define EFLG_RF (1<<16)
  160. #define EFLG_IOPL (3<<12)
  161. #define EFLG_NT (1<<14)
  162. #define EFLG_OF (1<<11)
  163. #define EFLG_DF (1<<10)
  164. #define EFLG_IF (1<<9)
  165. #define EFLG_TF (1<<8)
  166. #define EFLG_SF (1<<7)
  167. #define EFLG_ZF (1<<6)
  168. #define EFLG_AF (1<<4)
  169. #define EFLG_PF (1<<2)
  170. #define EFLG_CF (1<<0)
  171. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  172. #define EFLG_RESERVED_ONE_MASK 2
  173. /*
  174. * Instruction emulation:
  175. * Most instructions are emulated directly via a fragment of inline assembly
  176. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  177. * any modified flags.
  178. */
  179. #if defined(CONFIG_X86_64)
  180. #define _LO32 "k" /* force 32-bit operand */
  181. #define _STK "%%rsp" /* stack pointer */
  182. #elif defined(__i386__)
  183. #define _LO32 "" /* force 32-bit operand */
  184. #define _STK "%%esp" /* stack pointer */
  185. #endif
  186. /*
  187. * These EFLAGS bits are restored from saved value during emulation, and
  188. * any changes are written back to the saved value after emulation.
  189. */
  190. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  191. /* Before executing instruction: restore necessary bits in EFLAGS. */
  192. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  193. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  194. "movl %"_sav",%"_LO32 _tmp"; " \
  195. "push %"_tmp"; " \
  196. "push %"_tmp"; " \
  197. "movl %"_msk",%"_LO32 _tmp"; " \
  198. "andl %"_LO32 _tmp",("_STK"); " \
  199. "pushf; " \
  200. "notl %"_LO32 _tmp"; " \
  201. "andl %"_LO32 _tmp",("_STK"); " \
  202. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  203. "pop %"_tmp"; " \
  204. "orl %"_LO32 _tmp",("_STK"); " \
  205. "popf; " \
  206. "pop %"_sav"; "
  207. /* After executing instruction: write-back necessary bits in EFLAGS. */
  208. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  209. /* _sav |= EFLAGS & _msk; */ \
  210. "pushf; " \
  211. "pop %"_tmp"; " \
  212. "andl %"_msk",%"_LO32 _tmp"; " \
  213. "orl %"_LO32 _tmp",%"_sav"; "
  214. #ifdef CONFIG_X86_64
  215. #define ON64(x) x
  216. #else
  217. #define ON64(x)
  218. #endif
  219. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  220. do { \
  221. __asm__ __volatile__ ( \
  222. _PRE_EFLAGS("0", "4", "2") \
  223. _op _suffix " %"_x"3,%1; " \
  224. _POST_EFLAGS("0", "4", "2") \
  225. : "=m" ((ctxt)->eflags), \
  226. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  227. "=&r" (_tmp) \
  228. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  229. } while (0)
  230. /* Raw emulation: instruction has two explicit operands. */
  231. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  232. do { \
  233. unsigned long _tmp; \
  234. \
  235. switch ((ctxt)->dst.bytes) { \
  236. case 2: \
  237. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  238. break; \
  239. case 4: \
  240. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  241. break; \
  242. case 8: \
  243. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  244. break; \
  245. } \
  246. } while (0)
  247. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  248. do { \
  249. unsigned long _tmp; \
  250. switch ((ctxt)->dst.bytes) { \
  251. case 1: \
  252. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  253. break; \
  254. default: \
  255. __emulate_2op_nobyte(ctxt, _op, \
  256. _wx, _wy, _lx, _ly, _qx, _qy); \
  257. break; \
  258. } \
  259. } while (0)
  260. /* Source operand is byte-sized and may be restricted to just %cl. */
  261. #define emulate_2op_SrcB(ctxt, _op) \
  262. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  263. /* Source operand is byte, word, long or quad sized. */
  264. #define emulate_2op_SrcV(ctxt, _op) \
  265. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  266. /* Source operand is word, long or quad sized. */
  267. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  268. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  269. /* Instruction has three operands and one operand is stored in ECX register */
  270. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  271. do { \
  272. unsigned long _tmp; \
  273. _type _clv = (ctxt)->src2.val; \
  274. _type _srcv = (ctxt)->src.val; \
  275. _type _dstv = (ctxt)->dst.val; \
  276. \
  277. __asm__ __volatile__ ( \
  278. _PRE_EFLAGS("0", "5", "2") \
  279. _op _suffix " %4,%1 \n" \
  280. _POST_EFLAGS("0", "5", "2") \
  281. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  282. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  283. ); \
  284. \
  285. (ctxt)->src2.val = (unsigned long) _clv; \
  286. (ctxt)->src2.val = (unsigned long) _srcv; \
  287. (ctxt)->dst.val = (unsigned long) _dstv; \
  288. } while (0)
  289. #define emulate_2op_cl(ctxt, _op) \
  290. do { \
  291. switch ((ctxt)->dst.bytes) { \
  292. case 2: \
  293. __emulate_2op_cl(ctxt, _op, "w", u16); \
  294. break; \
  295. case 4: \
  296. __emulate_2op_cl(ctxt, _op, "l", u32); \
  297. break; \
  298. case 8: \
  299. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  300. break; \
  301. } \
  302. } while (0)
  303. #define __emulate_1op(ctxt, _op, _suffix) \
  304. do { \
  305. unsigned long _tmp; \
  306. \
  307. __asm__ __volatile__ ( \
  308. _PRE_EFLAGS("0", "3", "2") \
  309. _op _suffix " %1; " \
  310. _POST_EFLAGS("0", "3", "2") \
  311. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  312. "=&r" (_tmp) \
  313. : "i" (EFLAGS_MASK)); \
  314. } while (0)
  315. /* Instruction has only one explicit operand (no source operand). */
  316. #define emulate_1op(ctxt, _op) \
  317. do { \
  318. switch ((ctxt)->dst.bytes) { \
  319. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  320. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  321. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  322. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  323. } \
  324. } while (0)
  325. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  326. do { \
  327. unsigned long _tmp; \
  328. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  329. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  330. \
  331. __asm__ __volatile__ ( \
  332. _PRE_EFLAGS("0", "5", "1") \
  333. "1: \n\t" \
  334. _op _suffix " %6; " \
  335. "2: \n\t" \
  336. _POST_EFLAGS("0", "5", "1") \
  337. ".pushsection .fixup,\"ax\" \n\t" \
  338. "3: movb $1, %4 \n\t" \
  339. "jmp 2b \n\t" \
  340. ".popsection \n\t" \
  341. _ASM_EXTABLE(1b, 3b) \
  342. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  343. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  344. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  345. "a" (*rax), "d" (*rdx)); \
  346. } while (0)
  347. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  348. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  349. do { \
  350. switch((ctxt)->src.bytes) { \
  351. case 1: \
  352. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  353. break; \
  354. case 2: \
  355. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  356. break; \
  357. case 4: \
  358. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  359. break; \
  360. case 8: ON64( \
  361. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  362. break; \
  363. } \
  364. } while (0)
  365. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  366. enum x86_intercept intercept,
  367. enum x86_intercept_stage stage)
  368. {
  369. struct x86_instruction_info info = {
  370. .intercept = intercept,
  371. .rep_prefix = ctxt->rep_prefix,
  372. .modrm_mod = ctxt->modrm_mod,
  373. .modrm_reg = ctxt->modrm_reg,
  374. .modrm_rm = ctxt->modrm_rm,
  375. .src_val = ctxt->src.val64,
  376. .src_bytes = ctxt->src.bytes,
  377. .dst_bytes = ctxt->dst.bytes,
  378. .ad_bytes = ctxt->ad_bytes,
  379. .next_rip = ctxt->eip,
  380. };
  381. return ctxt->ops->intercept(ctxt, &info, stage);
  382. }
  383. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  384. {
  385. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  386. }
  387. /* Access/update address held in a register, based on addressing mode. */
  388. static inline unsigned long
  389. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  390. {
  391. if (ctxt->ad_bytes == sizeof(unsigned long))
  392. return reg;
  393. else
  394. return reg & ad_mask(ctxt);
  395. }
  396. static inline unsigned long
  397. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  398. {
  399. return address_mask(ctxt, reg);
  400. }
  401. static inline void
  402. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  403. {
  404. if (ctxt->ad_bytes == sizeof(unsigned long))
  405. *reg += inc;
  406. else
  407. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  408. }
  409. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  410. {
  411. register_address_increment(ctxt, &ctxt->_eip, rel);
  412. }
  413. static u32 desc_limit_scaled(struct desc_struct *desc)
  414. {
  415. u32 limit = get_desc_limit(desc);
  416. return desc->g ? (limit << 12) | 0xfff : limit;
  417. }
  418. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  419. {
  420. ctxt->has_seg_override = true;
  421. ctxt->seg_override = seg;
  422. }
  423. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  424. {
  425. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  426. return 0;
  427. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  428. }
  429. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  430. {
  431. if (!ctxt->has_seg_override)
  432. return 0;
  433. return ctxt->seg_override;
  434. }
  435. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  436. u32 error, bool valid)
  437. {
  438. ctxt->exception.vector = vec;
  439. ctxt->exception.error_code = error;
  440. ctxt->exception.error_code_valid = valid;
  441. return X86EMUL_PROPAGATE_FAULT;
  442. }
  443. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  444. {
  445. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  446. }
  447. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  448. {
  449. return emulate_exception(ctxt, GP_VECTOR, err, true);
  450. }
  451. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  452. {
  453. return emulate_exception(ctxt, SS_VECTOR, err, true);
  454. }
  455. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  456. {
  457. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  458. }
  459. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  460. {
  461. return emulate_exception(ctxt, TS_VECTOR, err, true);
  462. }
  463. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  464. {
  465. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  466. }
  467. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  468. {
  469. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  470. }
  471. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  472. {
  473. u16 selector;
  474. struct desc_struct desc;
  475. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  476. return selector;
  477. }
  478. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  479. unsigned seg)
  480. {
  481. u16 dummy;
  482. u32 base3;
  483. struct desc_struct desc;
  484. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  485. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  486. }
  487. static int __linearize(struct x86_emulate_ctxt *ctxt,
  488. struct segmented_address addr,
  489. unsigned size, bool write, bool fetch,
  490. ulong *linear)
  491. {
  492. struct desc_struct desc;
  493. bool usable;
  494. ulong la;
  495. u32 lim;
  496. u16 sel;
  497. unsigned cpl, rpl;
  498. la = seg_base(ctxt, addr.seg) + addr.ea;
  499. switch (ctxt->mode) {
  500. case X86EMUL_MODE_REAL:
  501. break;
  502. case X86EMUL_MODE_PROT64:
  503. if (((signed long)la << 16) >> 16 != la)
  504. return emulate_gp(ctxt, 0);
  505. break;
  506. default:
  507. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  508. addr.seg);
  509. if (!usable)
  510. goto bad;
  511. /* code segment or read-only data segment */
  512. if (((desc.type & 8) || !(desc.type & 2)) && write)
  513. goto bad;
  514. /* unreadable code segment */
  515. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  516. goto bad;
  517. lim = desc_limit_scaled(&desc);
  518. if ((desc.type & 8) || !(desc.type & 4)) {
  519. /* expand-up segment */
  520. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  521. goto bad;
  522. } else {
  523. /* exapand-down segment */
  524. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  525. goto bad;
  526. lim = desc.d ? 0xffffffff : 0xffff;
  527. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  528. goto bad;
  529. }
  530. cpl = ctxt->ops->cpl(ctxt);
  531. rpl = sel & 3;
  532. cpl = max(cpl, rpl);
  533. if (!(desc.type & 8)) {
  534. /* data segment */
  535. if (cpl > desc.dpl)
  536. goto bad;
  537. } else if ((desc.type & 8) && !(desc.type & 4)) {
  538. /* nonconforming code segment */
  539. if (cpl != desc.dpl)
  540. goto bad;
  541. } else if ((desc.type & 8) && (desc.type & 4)) {
  542. /* conforming code segment */
  543. if (cpl < desc.dpl)
  544. goto bad;
  545. }
  546. break;
  547. }
  548. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  549. la &= (u32)-1;
  550. *linear = la;
  551. return X86EMUL_CONTINUE;
  552. bad:
  553. if (addr.seg == VCPU_SREG_SS)
  554. return emulate_ss(ctxt, addr.seg);
  555. else
  556. return emulate_gp(ctxt, addr.seg);
  557. }
  558. static int linearize(struct x86_emulate_ctxt *ctxt,
  559. struct segmented_address addr,
  560. unsigned size, bool write,
  561. ulong *linear)
  562. {
  563. return __linearize(ctxt, addr, size, write, false, linear);
  564. }
  565. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  566. struct segmented_address addr,
  567. void *data,
  568. unsigned size)
  569. {
  570. int rc;
  571. ulong linear;
  572. rc = linearize(ctxt, addr, size, false, &linear);
  573. if (rc != X86EMUL_CONTINUE)
  574. return rc;
  575. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  576. }
  577. /*
  578. * Fetch the next byte of the instruction being emulated which is pointed to
  579. * by ctxt->_eip, then increment ctxt->_eip.
  580. *
  581. * Also prefetch the remaining bytes of the instruction without crossing page
  582. * boundary if they are not in fetch_cache yet.
  583. */
  584. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  585. {
  586. struct fetch_cache *fc = &ctxt->fetch;
  587. int rc;
  588. int size, cur_size;
  589. if (ctxt->_eip == fc->end) {
  590. unsigned long linear;
  591. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  592. .ea = ctxt->_eip };
  593. cur_size = fc->end - fc->start;
  594. size = min(15UL - cur_size,
  595. PAGE_SIZE - offset_in_page(ctxt->_eip));
  596. rc = __linearize(ctxt, addr, size, false, true, &linear);
  597. if (unlikely(rc != X86EMUL_CONTINUE))
  598. return rc;
  599. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  600. size, &ctxt->exception);
  601. if (unlikely(rc != X86EMUL_CONTINUE))
  602. return rc;
  603. fc->end += size;
  604. }
  605. *dest = fc->data[ctxt->_eip - fc->start];
  606. ctxt->_eip++;
  607. return X86EMUL_CONTINUE;
  608. }
  609. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  610. void *dest, unsigned size)
  611. {
  612. int rc;
  613. /* x86 instructions are limited to 15 bytes. */
  614. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  615. return X86EMUL_UNHANDLEABLE;
  616. while (size--) {
  617. rc = do_insn_fetch_byte(ctxt, dest++);
  618. if (rc != X86EMUL_CONTINUE)
  619. return rc;
  620. }
  621. return X86EMUL_CONTINUE;
  622. }
  623. /* Fetch next part of the instruction being emulated. */
  624. #define insn_fetch(_type, _ctxt) \
  625. ({ unsigned long _x; \
  626. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  627. if (rc != X86EMUL_CONTINUE) \
  628. goto done; \
  629. (_type)_x; \
  630. })
  631. #define insn_fetch_arr(_arr, _size, _ctxt) \
  632. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  633. if (rc != X86EMUL_CONTINUE) \
  634. goto done; \
  635. })
  636. /*
  637. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  638. * pointer into the block that addresses the relevant register.
  639. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  640. */
  641. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  642. int highbyte_regs)
  643. {
  644. void *p;
  645. p = &regs[modrm_reg];
  646. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  647. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  648. return p;
  649. }
  650. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  651. struct segmented_address addr,
  652. u16 *size, unsigned long *address, int op_bytes)
  653. {
  654. int rc;
  655. if (op_bytes == 2)
  656. op_bytes = 3;
  657. *address = 0;
  658. rc = segmented_read_std(ctxt, addr, size, 2);
  659. if (rc != X86EMUL_CONTINUE)
  660. return rc;
  661. addr.ea += 2;
  662. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  663. return rc;
  664. }
  665. static int test_cc(unsigned int condition, unsigned int flags)
  666. {
  667. int rc = 0;
  668. switch ((condition & 15) >> 1) {
  669. case 0: /* o */
  670. rc |= (flags & EFLG_OF);
  671. break;
  672. case 1: /* b/c/nae */
  673. rc |= (flags & EFLG_CF);
  674. break;
  675. case 2: /* z/e */
  676. rc |= (flags & EFLG_ZF);
  677. break;
  678. case 3: /* be/na */
  679. rc |= (flags & (EFLG_CF|EFLG_ZF));
  680. break;
  681. case 4: /* s */
  682. rc |= (flags & EFLG_SF);
  683. break;
  684. case 5: /* p/pe */
  685. rc |= (flags & EFLG_PF);
  686. break;
  687. case 7: /* le/ng */
  688. rc |= (flags & EFLG_ZF);
  689. /* fall through */
  690. case 6: /* l/nge */
  691. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  692. break;
  693. }
  694. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  695. return (!!rc ^ (condition & 1));
  696. }
  697. static void fetch_register_operand(struct operand *op)
  698. {
  699. switch (op->bytes) {
  700. case 1:
  701. op->val = *(u8 *)op->addr.reg;
  702. break;
  703. case 2:
  704. op->val = *(u16 *)op->addr.reg;
  705. break;
  706. case 4:
  707. op->val = *(u32 *)op->addr.reg;
  708. break;
  709. case 8:
  710. op->val = *(u64 *)op->addr.reg;
  711. break;
  712. }
  713. }
  714. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  715. {
  716. ctxt->ops->get_fpu(ctxt);
  717. switch (reg) {
  718. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  719. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  720. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  721. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  722. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  723. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  724. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  725. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  726. #ifdef CONFIG_X86_64
  727. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  728. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  729. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  730. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  731. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  732. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  733. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  734. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  735. #endif
  736. default: BUG();
  737. }
  738. ctxt->ops->put_fpu(ctxt);
  739. }
  740. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  741. int reg)
  742. {
  743. ctxt->ops->get_fpu(ctxt);
  744. switch (reg) {
  745. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  746. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  747. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  748. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  749. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  750. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  751. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  752. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  753. #ifdef CONFIG_X86_64
  754. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  755. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  756. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  757. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  758. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  759. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  760. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  761. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  762. #endif
  763. default: BUG();
  764. }
  765. ctxt->ops->put_fpu(ctxt);
  766. }
  767. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  768. struct operand *op,
  769. int inhibit_bytereg)
  770. {
  771. unsigned reg = ctxt->modrm_reg;
  772. int highbyte_regs = ctxt->rex_prefix == 0;
  773. if (!(ctxt->d & ModRM))
  774. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  775. if (ctxt->d & Sse) {
  776. op->type = OP_XMM;
  777. op->bytes = 16;
  778. op->addr.xmm = reg;
  779. read_sse_reg(ctxt, &op->vec_val, reg);
  780. return;
  781. }
  782. op->type = OP_REG;
  783. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  784. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  785. op->bytes = 1;
  786. } else {
  787. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  788. op->bytes = ctxt->op_bytes;
  789. }
  790. fetch_register_operand(op);
  791. op->orig_val = op->val;
  792. }
  793. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  794. struct operand *op)
  795. {
  796. u8 sib;
  797. int index_reg = 0, base_reg = 0, scale;
  798. int rc = X86EMUL_CONTINUE;
  799. ulong modrm_ea = 0;
  800. if (ctxt->rex_prefix) {
  801. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  802. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  803. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  804. }
  805. ctxt->modrm = insn_fetch(u8, ctxt);
  806. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  807. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  808. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  809. ctxt->modrm_seg = VCPU_SREG_DS;
  810. if (ctxt->modrm_mod == 3) {
  811. op->type = OP_REG;
  812. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  813. op->addr.reg = decode_register(ctxt->modrm_rm,
  814. ctxt->regs, ctxt->d & ByteOp);
  815. if (ctxt->d & Sse) {
  816. op->type = OP_XMM;
  817. op->bytes = 16;
  818. op->addr.xmm = ctxt->modrm_rm;
  819. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  820. return rc;
  821. }
  822. fetch_register_operand(op);
  823. return rc;
  824. }
  825. op->type = OP_MEM;
  826. if (ctxt->ad_bytes == 2) {
  827. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  828. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  829. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  830. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  831. /* 16-bit ModR/M decode. */
  832. switch (ctxt->modrm_mod) {
  833. case 0:
  834. if (ctxt->modrm_rm == 6)
  835. modrm_ea += insn_fetch(u16, ctxt);
  836. break;
  837. case 1:
  838. modrm_ea += insn_fetch(s8, ctxt);
  839. break;
  840. case 2:
  841. modrm_ea += insn_fetch(u16, ctxt);
  842. break;
  843. }
  844. switch (ctxt->modrm_rm) {
  845. case 0:
  846. modrm_ea += bx + si;
  847. break;
  848. case 1:
  849. modrm_ea += bx + di;
  850. break;
  851. case 2:
  852. modrm_ea += bp + si;
  853. break;
  854. case 3:
  855. modrm_ea += bp + di;
  856. break;
  857. case 4:
  858. modrm_ea += si;
  859. break;
  860. case 5:
  861. modrm_ea += di;
  862. break;
  863. case 6:
  864. if (ctxt->modrm_mod != 0)
  865. modrm_ea += bp;
  866. break;
  867. case 7:
  868. modrm_ea += bx;
  869. break;
  870. }
  871. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  872. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  873. ctxt->modrm_seg = VCPU_SREG_SS;
  874. modrm_ea = (u16)modrm_ea;
  875. } else {
  876. /* 32/64-bit ModR/M decode. */
  877. if ((ctxt->modrm_rm & 7) == 4) {
  878. sib = insn_fetch(u8, ctxt);
  879. index_reg |= (sib >> 3) & 7;
  880. base_reg |= sib & 7;
  881. scale = sib >> 6;
  882. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  883. modrm_ea += insn_fetch(s32, ctxt);
  884. else
  885. modrm_ea += ctxt->regs[base_reg];
  886. if (index_reg != 4)
  887. modrm_ea += ctxt->regs[index_reg] << scale;
  888. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  889. if (ctxt->mode == X86EMUL_MODE_PROT64)
  890. ctxt->rip_relative = 1;
  891. } else
  892. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  893. switch (ctxt->modrm_mod) {
  894. case 0:
  895. if (ctxt->modrm_rm == 5)
  896. modrm_ea += insn_fetch(s32, ctxt);
  897. break;
  898. case 1:
  899. modrm_ea += insn_fetch(s8, ctxt);
  900. break;
  901. case 2:
  902. modrm_ea += insn_fetch(s32, ctxt);
  903. break;
  904. }
  905. }
  906. op->addr.mem.ea = modrm_ea;
  907. done:
  908. return rc;
  909. }
  910. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  911. struct operand *op)
  912. {
  913. int rc = X86EMUL_CONTINUE;
  914. op->type = OP_MEM;
  915. switch (ctxt->ad_bytes) {
  916. case 2:
  917. op->addr.mem.ea = insn_fetch(u16, ctxt);
  918. break;
  919. case 4:
  920. op->addr.mem.ea = insn_fetch(u32, ctxt);
  921. break;
  922. case 8:
  923. op->addr.mem.ea = insn_fetch(u64, ctxt);
  924. break;
  925. }
  926. done:
  927. return rc;
  928. }
  929. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  930. {
  931. long sv = 0, mask;
  932. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  933. mask = ~(ctxt->dst.bytes * 8 - 1);
  934. if (ctxt->src.bytes == 2)
  935. sv = (s16)ctxt->src.val & (s16)mask;
  936. else if (ctxt->src.bytes == 4)
  937. sv = (s32)ctxt->src.val & (s32)mask;
  938. ctxt->dst.addr.mem.ea += (sv >> 3);
  939. }
  940. /* only subword offset */
  941. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  942. }
  943. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  944. unsigned long addr, void *dest, unsigned size)
  945. {
  946. int rc;
  947. struct read_cache *mc = &ctxt->mem_read;
  948. while (size) {
  949. int n = min(size, 8u);
  950. size -= n;
  951. if (mc->pos < mc->end)
  952. goto read_cached;
  953. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  954. &ctxt->exception);
  955. if (rc != X86EMUL_CONTINUE)
  956. return rc;
  957. mc->end += n;
  958. read_cached:
  959. memcpy(dest, mc->data + mc->pos, n);
  960. mc->pos += n;
  961. dest += n;
  962. addr += n;
  963. }
  964. return X86EMUL_CONTINUE;
  965. }
  966. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  967. struct segmented_address addr,
  968. void *data,
  969. unsigned size)
  970. {
  971. int rc;
  972. ulong linear;
  973. rc = linearize(ctxt, addr, size, false, &linear);
  974. if (rc != X86EMUL_CONTINUE)
  975. return rc;
  976. return read_emulated(ctxt, linear, data, size);
  977. }
  978. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  979. struct segmented_address addr,
  980. const void *data,
  981. unsigned size)
  982. {
  983. int rc;
  984. ulong linear;
  985. rc = linearize(ctxt, addr, size, true, &linear);
  986. if (rc != X86EMUL_CONTINUE)
  987. return rc;
  988. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  989. &ctxt->exception);
  990. }
  991. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  992. struct segmented_address addr,
  993. const void *orig_data, const void *data,
  994. unsigned size)
  995. {
  996. int rc;
  997. ulong linear;
  998. rc = linearize(ctxt, addr, size, true, &linear);
  999. if (rc != X86EMUL_CONTINUE)
  1000. return rc;
  1001. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1002. size, &ctxt->exception);
  1003. }
  1004. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1005. unsigned int size, unsigned short port,
  1006. void *dest)
  1007. {
  1008. struct read_cache *rc = &ctxt->io_read;
  1009. if (rc->pos == rc->end) { /* refill pio read ahead */
  1010. unsigned int in_page, n;
  1011. unsigned int count = ctxt->rep_prefix ?
  1012. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1013. in_page = (ctxt->eflags & EFLG_DF) ?
  1014. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1015. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1016. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1017. count);
  1018. if (n == 0)
  1019. n = 1;
  1020. rc->pos = rc->end = 0;
  1021. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1022. return 0;
  1023. rc->end = n * size;
  1024. }
  1025. memcpy(dest, rc->data + rc->pos, size);
  1026. rc->pos += size;
  1027. return 1;
  1028. }
  1029. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1030. u16 selector, struct desc_ptr *dt)
  1031. {
  1032. struct x86_emulate_ops *ops = ctxt->ops;
  1033. if (selector & 1 << 2) {
  1034. struct desc_struct desc;
  1035. u16 sel;
  1036. memset (dt, 0, sizeof *dt);
  1037. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1038. return;
  1039. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1040. dt->address = get_desc_base(&desc);
  1041. } else
  1042. ops->get_gdt(ctxt, dt);
  1043. }
  1044. /* allowed just for 8 bytes segments */
  1045. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1046. u16 selector, struct desc_struct *desc)
  1047. {
  1048. struct desc_ptr dt;
  1049. u16 index = selector >> 3;
  1050. ulong addr;
  1051. get_descriptor_table_ptr(ctxt, selector, &dt);
  1052. if (dt.size < index * 8 + 7)
  1053. return emulate_gp(ctxt, selector & 0xfffc);
  1054. addr = dt.address + index * 8;
  1055. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1056. &ctxt->exception);
  1057. }
  1058. /* allowed just for 8 bytes segments */
  1059. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1060. u16 selector, struct desc_struct *desc)
  1061. {
  1062. struct desc_ptr dt;
  1063. u16 index = selector >> 3;
  1064. ulong addr;
  1065. get_descriptor_table_ptr(ctxt, selector, &dt);
  1066. if (dt.size < index * 8 + 7)
  1067. return emulate_gp(ctxt, selector & 0xfffc);
  1068. addr = dt.address + index * 8;
  1069. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1070. &ctxt->exception);
  1071. }
  1072. /* Does not support long mode */
  1073. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1074. u16 selector, int seg)
  1075. {
  1076. struct desc_struct seg_desc;
  1077. u8 dpl, rpl, cpl;
  1078. unsigned err_vec = GP_VECTOR;
  1079. u32 err_code = 0;
  1080. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1081. int ret;
  1082. memset(&seg_desc, 0, sizeof seg_desc);
  1083. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1084. || ctxt->mode == X86EMUL_MODE_REAL) {
  1085. /* set real mode segment descriptor */
  1086. set_desc_base(&seg_desc, selector << 4);
  1087. set_desc_limit(&seg_desc, 0xffff);
  1088. seg_desc.type = 3;
  1089. seg_desc.p = 1;
  1090. seg_desc.s = 1;
  1091. goto load;
  1092. }
  1093. /* NULL selector is not valid for TR, CS and SS */
  1094. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1095. && null_selector)
  1096. goto exception;
  1097. /* TR should be in GDT only */
  1098. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1099. goto exception;
  1100. if (null_selector) /* for NULL selector skip all following checks */
  1101. goto load;
  1102. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1103. if (ret != X86EMUL_CONTINUE)
  1104. return ret;
  1105. err_code = selector & 0xfffc;
  1106. err_vec = GP_VECTOR;
  1107. /* can't load system descriptor into segment selecor */
  1108. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1109. goto exception;
  1110. if (!seg_desc.p) {
  1111. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1112. goto exception;
  1113. }
  1114. rpl = selector & 3;
  1115. dpl = seg_desc.dpl;
  1116. cpl = ctxt->ops->cpl(ctxt);
  1117. switch (seg) {
  1118. case VCPU_SREG_SS:
  1119. /*
  1120. * segment is not a writable data segment or segment
  1121. * selector's RPL != CPL or segment selector's RPL != CPL
  1122. */
  1123. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1124. goto exception;
  1125. break;
  1126. case VCPU_SREG_CS:
  1127. if (!(seg_desc.type & 8))
  1128. goto exception;
  1129. if (seg_desc.type & 4) {
  1130. /* conforming */
  1131. if (dpl > cpl)
  1132. goto exception;
  1133. } else {
  1134. /* nonconforming */
  1135. if (rpl > cpl || dpl != cpl)
  1136. goto exception;
  1137. }
  1138. /* CS(RPL) <- CPL */
  1139. selector = (selector & 0xfffc) | cpl;
  1140. break;
  1141. case VCPU_SREG_TR:
  1142. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1143. goto exception;
  1144. break;
  1145. case VCPU_SREG_LDTR:
  1146. if (seg_desc.s || seg_desc.type != 2)
  1147. goto exception;
  1148. break;
  1149. default: /* DS, ES, FS, or GS */
  1150. /*
  1151. * segment is not a data or readable code segment or
  1152. * ((segment is a data or nonconforming code segment)
  1153. * and (both RPL and CPL > DPL))
  1154. */
  1155. if ((seg_desc.type & 0xa) == 0x8 ||
  1156. (((seg_desc.type & 0xc) != 0xc) &&
  1157. (rpl > dpl && cpl > dpl)))
  1158. goto exception;
  1159. break;
  1160. }
  1161. if (seg_desc.s) {
  1162. /* mark segment as accessed */
  1163. seg_desc.type |= 1;
  1164. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1165. if (ret != X86EMUL_CONTINUE)
  1166. return ret;
  1167. }
  1168. load:
  1169. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1170. return X86EMUL_CONTINUE;
  1171. exception:
  1172. emulate_exception(ctxt, err_vec, err_code, true);
  1173. return X86EMUL_PROPAGATE_FAULT;
  1174. }
  1175. static void write_register_operand(struct operand *op)
  1176. {
  1177. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1178. switch (op->bytes) {
  1179. case 1:
  1180. *(u8 *)op->addr.reg = (u8)op->val;
  1181. break;
  1182. case 2:
  1183. *(u16 *)op->addr.reg = (u16)op->val;
  1184. break;
  1185. case 4:
  1186. *op->addr.reg = (u32)op->val;
  1187. break; /* 64b: zero-extend */
  1188. case 8:
  1189. *op->addr.reg = op->val;
  1190. break;
  1191. }
  1192. }
  1193. static int writeback(struct x86_emulate_ctxt *ctxt)
  1194. {
  1195. int rc;
  1196. switch (ctxt->dst.type) {
  1197. case OP_REG:
  1198. write_register_operand(&ctxt->dst);
  1199. break;
  1200. case OP_MEM:
  1201. if (ctxt->lock_prefix)
  1202. rc = segmented_cmpxchg(ctxt,
  1203. ctxt->dst.addr.mem,
  1204. &ctxt->dst.orig_val,
  1205. &ctxt->dst.val,
  1206. ctxt->dst.bytes);
  1207. else
  1208. rc = segmented_write(ctxt,
  1209. ctxt->dst.addr.mem,
  1210. &ctxt->dst.val,
  1211. ctxt->dst.bytes);
  1212. if (rc != X86EMUL_CONTINUE)
  1213. return rc;
  1214. break;
  1215. case OP_XMM:
  1216. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1217. break;
  1218. case OP_NONE:
  1219. /* no writeback */
  1220. break;
  1221. default:
  1222. break;
  1223. }
  1224. return X86EMUL_CONTINUE;
  1225. }
  1226. static int em_push(struct x86_emulate_ctxt *ctxt)
  1227. {
  1228. struct segmented_address addr;
  1229. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1230. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1231. addr.seg = VCPU_SREG_SS;
  1232. /* Disable writeback. */
  1233. ctxt->dst.type = OP_NONE;
  1234. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1235. }
  1236. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1237. void *dest, int len)
  1238. {
  1239. int rc;
  1240. struct segmented_address addr;
  1241. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1242. addr.seg = VCPU_SREG_SS;
  1243. rc = segmented_read(ctxt, addr, dest, len);
  1244. if (rc != X86EMUL_CONTINUE)
  1245. return rc;
  1246. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1247. return rc;
  1248. }
  1249. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1250. {
  1251. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1252. }
  1253. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1254. void *dest, int len)
  1255. {
  1256. int rc;
  1257. unsigned long val, change_mask;
  1258. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1259. int cpl = ctxt->ops->cpl(ctxt);
  1260. rc = emulate_pop(ctxt, &val, len);
  1261. if (rc != X86EMUL_CONTINUE)
  1262. return rc;
  1263. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1264. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1265. switch(ctxt->mode) {
  1266. case X86EMUL_MODE_PROT64:
  1267. case X86EMUL_MODE_PROT32:
  1268. case X86EMUL_MODE_PROT16:
  1269. if (cpl == 0)
  1270. change_mask |= EFLG_IOPL;
  1271. if (cpl <= iopl)
  1272. change_mask |= EFLG_IF;
  1273. break;
  1274. case X86EMUL_MODE_VM86:
  1275. if (iopl < 3)
  1276. return emulate_gp(ctxt, 0);
  1277. change_mask |= EFLG_IF;
  1278. break;
  1279. default: /* real mode */
  1280. change_mask |= (EFLG_IOPL | EFLG_IF);
  1281. break;
  1282. }
  1283. *(unsigned long *)dest =
  1284. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1285. return rc;
  1286. }
  1287. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1288. {
  1289. ctxt->dst.type = OP_REG;
  1290. ctxt->dst.addr.reg = &ctxt->eflags;
  1291. ctxt->dst.bytes = ctxt->op_bytes;
  1292. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1293. }
  1294. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1295. {
  1296. ctxt->src.val = get_segment_selector(ctxt, seg);
  1297. return em_push(ctxt);
  1298. }
  1299. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1300. {
  1301. unsigned long selector;
  1302. int rc;
  1303. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1304. if (rc != X86EMUL_CONTINUE)
  1305. return rc;
  1306. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1307. return rc;
  1308. }
  1309. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1310. {
  1311. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1312. int rc = X86EMUL_CONTINUE;
  1313. int reg = VCPU_REGS_RAX;
  1314. while (reg <= VCPU_REGS_RDI) {
  1315. (reg == VCPU_REGS_RSP) ?
  1316. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1317. rc = em_push(ctxt);
  1318. if (rc != X86EMUL_CONTINUE)
  1319. return rc;
  1320. ++reg;
  1321. }
  1322. return rc;
  1323. }
  1324. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1325. {
  1326. ctxt->src.val = (unsigned long)ctxt->eflags;
  1327. return em_push(ctxt);
  1328. }
  1329. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1330. {
  1331. int rc = X86EMUL_CONTINUE;
  1332. int reg = VCPU_REGS_RDI;
  1333. while (reg >= VCPU_REGS_RAX) {
  1334. if (reg == VCPU_REGS_RSP) {
  1335. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1336. ctxt->op_bytes);
  1337. --reg;
  1338. }
  1339. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1340. if (rc != X86EMUL_CONTINUE)
  1341. break;
  1342. --reg;
  1343. }
  1344. return rc;
  1345. }
  1346. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1347. {
  1348. struct x86_emulate_ops *ops = ctxt->ops;
  1349. int rc;
  1350. struct desc_ptr dt;
  1351. gva_t cs_addr;
  1352. gva_t eip_addr;
  1353. u16 cs, eip;
  1354. /* TODO: Add limit checks */
  1355. ctxt->src.val = ctxt->eflags;
  1356. rc = em_push(ctxt);
  1357. if (rc != X86EMUL_CONTINUE)
  1358. return rc;
  1359. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1360. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1361. rc = em_push(ctxt);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. ctxt->src.val = ctxt->_eip;
  1365. rc = em_push(ctxt);
  1366. if (rc != X86EMUL_CONTINUE)
  1367. return rc;
  1368. ops->get_idt(ctxt, &dt);
  1369. eip_addr = dt.address + (irq << 2);
  1370. cs_addr = dt.address + (irq << 2) + 2;
  1371. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1375. if (rc != X86EMUL_CONTINUE)
  1376. return rc;
  1377. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1378. if (rc != X86EMUL_CONTINUE)
  1379. return rc;
  1380. ctxt->_eip = eip;
  1381. return rc;
  1382. }
  1383. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1384. {
  1385. switch(ctxt->mode) {
  1386. case X86EMUL_MODE_REAL:
  1387. return emulate_int_real(ctxt, irq);
  1388. case X86EMUL_MODE_VM86:
  1389. case X86EMUL_MODE_PROT16:
  1390. case X86EMUL_MODE_PROT32:
  1391. case X86EMUL_MODE_PROT64:
  1392. default:
  1393. /* Protected mode interrupts unimplemented yet */
  1394. return X86EMUL_UNHANDLEABLE;
  1395. }
  1396. }
  1397. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1398. {
  1399. int rc = X86EMUL_CONTINUE;
  1400. unsigned long temp_eip = 0;
  1401. unsigned long temp_eflags = 0;
  1402. unsigned long cs = 0;
  1403. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1404. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1405. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1406. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1407. /* TODO: Add stack limit check */
  1408. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1409. if (rc != X86EMUL_CONTINUE)
  1410. return rc;
  1411. if (temp_eip & ~0xffff)
  1412. return emulate_gp(ctxt, 0);
  1413. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1414. if (rc != X86EMUL_CONTINUE)
  1415. return rc;
  1416. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1417. if (rc != X86EMUL_CONTINUE)
  1418. return rc;
  1419. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1420. if (rc != X86EMUL_CONTINUE)
  1421. return rc;
  1422. ctxt->_eip = temp_eip;
  1423. if (ctxt->op_bytes == 4)
  1424. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1425. else if (ctxt->op_bytes == 2) {
  1426. ctxt->eflags &= ~0xffff;
  1427. ctxt->eflags |= temp_eflags;
  1428. }
  1429. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1430. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1431. return rc;
  1432. }
  1433. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1434. {
  1435. switch(ctxt->mode) {
  1436. case X86EMUL_MODE_REAL:
  1437. return emulate_iret_real(ctxt);
  1438. case X86EMUL_MODE_VM86:
  1439. case X86EMUL_MODE_PROT16:
  1440. case X86EMUL_MODE_PROT32:
  1441. case X86EMUL_MODE_PROT64:
  1442. default:
  1443. /* iret from protected mode unimplemented yet */
  1444. return X86EMUL_UNHANDLEABLE;
  1445. }
  1446. }
  1447. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1448. {
  1449. int rc;
  1450. unsigned short sel;
  1451. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1452. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1453. if (rc != X86EMUL_CONTINUE)
  1454. return rc;
  1455. ctxt->_eip = 0;
  1456. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1457. return X86EMUL_CONTINUE;
  1458. }
  1459. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1460. {
  1461. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1462. }
  1463. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. switch (ctxt->modrm_reg) {
  1466. case 0: /* rol */
  1467. emulate_2op_SrcB(ctxt, "rol");
  1468. break;
  1469. case 1: /* ror */
  1470. emulate_2op_SrcB(ctxt, "ror");
  1471. break;
  1472. case 2: /* rcl */
  1473. emulate_2op_SrcB(ctxt, "rcl");
  1474. break;
  1475. case 3: /* rcr */
  1476. emulate_2op_SrcB(ctxt, "rcr");
  1477. break;
  1478. case 4: /* sal/shl */
  1479. case 6: /* sal/shl */
  1480. emulate_2op_SrcB(ctxt, "sal");
  1481. break;
  1482. case 5: /* shr */
  1483. emulate_2op_SrcB(ctxt, "shr");
  1484. break;
  1485. case 7: /* sar */
  1486. emulate_2op_SrcB(ctxt, "sar");
  1487. break;
  1488. }
  1489. return X86EMUL_CONTINUE;
  1490. }
  1491. static int em_not(struct x86_emulate_ctxt *ctxt)
  1492. {
  1493. ctxt->dst.val = ~ctxt->dst.val;
  1494. return X86EMUL_CONTINUE;
  1495. }
  1496. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1497. {
  1498. emulate_1op(ctxt, "neg");
  1499. return X86EMUL_CONTINUE;
  1500. }
  1501. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. u8 ex = 0;
  1504. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1505. return X86EMUL_CONTINUE;
  1506. }
  1507. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1508. {
  1509. u8 ex = 0;
  1510. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1511. return X86EMUL_CONTINUE;
  1512. }
  1513. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1514. {
  1515. u8 de = 0;
  1516. emulate_1op_rax_rdx(ctxt, "div", de);
  1517. if (de)
  1518. return emulate_de(ctxt);
  1519. return X86EMUL_CONTINUE;
  1520. }
  1521. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1522. {
  1523. u8 de = 0;
  1524. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1525. if (de)
  1526. return emulate_de(ctxt);
  1527. return X86EMUL_CONTINUE;
  1528. }
  1529. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1530. {
  1531. int rc = X86EMUL_CONTINUE;
  1532. switch (ctxt->modrm_reg) {
  1533. case 0: /* inc */
  1534. emulate_1op(ctxt, "inc");
  1535. break;
  1536. case 1: /* dec */
  1537. emulate_1op(ctxt, "dec");
  1538. break;
  1539. case 2: /* call near abs */ {
  1540. long int old_eip;
  1541. old_eip = ctxt->_eip;
  1542. ctxt->_eip = ctxt->src.val;
  1543. ctxt->src.val = old_eip;
  1544. rc = em_push(ctxt);
  1545. break;
  1546. }
  1547. case 4: /* jmp abs */
  1548. ctxt->_eip = ctxt->src.val;
  1549. break;
  1550. case 5: /* jmp far */
  1551. rc = em_jmp_far(ctxt);
  1552. break;
  1553. case 6: /* push */
  1554. rc = em_push(ctxt);
  1555. break;
  1556. }
  1557. return rc;
  1558. }
  1559. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1560. {
  1561. u64 old = ctxt->dst.orig_val64;
  1562. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1563. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1564. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1565. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1566. ctxt->eflags &= ~EFLG_ZF;
  1567. } else {
  1568. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1569. (u32) ctxt->regs[VCPU_REGS_RBX];
  1570. ctxt->eflags |= EFLG_ZF;
  1571. }
  1572. return X86EMUL_CONTINUE;
  1573. }
  1574. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1575. {
  1576. ctxt->dst.type = OP_REG;
  1577. ctxt->dst.addr.reg = &ctxt->_eip;
  1578. ctxt->dst.bytes = ctxt->op_bytes;
  1579. return em_pop(ctxt);
  1580. }
  1581. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1582. {
  1583. int rc;
  1584. unsigned long cs;
  1585. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1586. if (rc != X86EMUL_CONTINUE)
  1587. return rc;
  1588. if (ctxt->op_bytes == 4)
  1589. ctxt->_eip = (u32)ctxt->_eip;
  1590. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1591. if (rc != X86EMUL_CONTINUE)
  1592. return rc;
  1593. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1594. return rc;
  1595. }
  1596. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1597. {
  1598. unsigned short sel;
  1599. int rc;
  1600. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1601. rc = load_segment_descriptor(ctxt, sel, seg);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. return rc;
  1604. ctxt->dst.val = ctxt->src.val;
  1605. return rc;
  1606. }
  1607. static void
  1608. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1609. struct desc_struct *cs, struct desc_struct *ss)
  1610. {
  1611. u16 selector;
  1612. memset(cs, 0, sizeof(struct desc_struct));
  1613. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1614. memset(ss, 0, sizeof(struct desc_struct));
  1615. cs->l = 0; /* will be adjusted later */
  1616. set_desc_base(cs, 0); /* flat segment */
  1617. cs->g = 1; /* 4kb granularity */
  1618. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1619. cs->type = 0x0b; /* Read, Execute, Accessed */
  1620. cs->s = 1;
  1621. cs->dpl = 0; /* will be adjusted later */
  1622. cs->p = 1;
  1623. cs->d = 1;
  1624. set_desc_base(ss, 0); /* flat segment */
  1625. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1626. ss->g = 1; /* 4kb granularity */
  1627. ss->s = 1;
  1628. ss->type = 0x03; /* Read/Write, Accessed */
  1629. ss->d = 1; /* 32bit stack segment */
  1630. ss->dpl = 0;
  1631. ss->p = 1;
  1632. }
  1633. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1634. {
  1635. struct x86_emulate_ops *ops = ctxt->ops;
  1636. struct desc_struct cs, ss;
  1637. u64 msr_data;
  1638. u16 cs_sel, ss_sel;
  1639. u64 efer = 0;
  1640. /* syscall is not available in real mode */
  1641. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1642. ctxt->mode == X86EMUL_MODE_VM86)
  1643. return emulate_ud(ctxt);
  1644. ops->get_msr(ctxt, MSR_EFER, &efer);
  1645. setup_syscalls_segments(ctxt, &cs, &ss);
  1646. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1647. msr_data >>= 32;
  1648. cs_sel = (u16)(msr_data & 0xfffc);
  1649. ss_sel = (u16)(msr_data + 8);
  1650. if (efer & EFER_LMA) {
  1651. cs.d = 0;
  1652. cs.l = 1;
  1653. }
  1654. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1655. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1656. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1657. if (efer & EFER_LMA) {
  1658. #ifdef CONFIG_X86_64
  1659. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1660. ops->get_msr(ctxt,
  1661. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1662. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1663. ctxt->_eip = msr_data;
  1664. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1665. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1666. #endif
  1667. } else {
  1668. /* legacy mode */
  1669. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1670. ctxt->_eip = (u32)msr_data;
  1671. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1672. }
  1673. return X86EMUL_CONTINUE;
  1674. }
  1675. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1676. {
  1677. struct x86_emulate_ops *ops = ctxt->ops;
  1678. struct desc_struct cs, ss;
  1679. u64 msr_data;
  1680. u16 cs_sel, ss_sel;
  1681. u64 efer = 0;
  1682. ops->get_msr(ctxt, MSR_EFER, &efer);
  1683. /* inject #GP if in real mode */
  1684. if (ctxt->mode == X86EMUL_MODE_REAL)
  1685. return emulate_gp(ctxt, 0);
  1686. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1687. * Therefore, we inject an #UD.
  1688. */
  1689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1690. return emulate_ud(ctxt);
  1691. setup_syscalls_segments(ctxt, &cs, &ss);
  1692. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1693. switch (ctxt->mode) {
  1694. case X86EMUL_MODE_PROT32:
  1695. if ((msr_data & 0xfffc) == 0x0)
  1696. return emulate_gp(ctxt, 0);
  1697. break;
  1698. case X86EMUL_MODE_PROT64:
  1699. if (msr_data == 0x0)
  1700. return emulate_gp(ctxt, 0);
  1701. break;
  1702. }
  1703. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1704. cs_sel = (u16)msr_data;
  1705. cs_sel &= ~SELECTOR_RPL_MASK;
  1706. ss_sel = cs_sel + 8;
  1707. ss_sel &= ~SELECTOR_RPL_MASK;
  1708. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1709. cs.d = 0;
  1710. cs.l = 1;
  1711. }
  1712. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1713. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1714. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1715. ctxt->_eip = msr_data;
  1716. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1717. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1718. return X86EMUL_CONTINUE;
  1719. }
  1720. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1721. {
  1722. struct x86_emulate_ops *ops = ctxt->ops;
  1723. struct desc_struct cs, ss;
  1724. u64 msr_data;
  1725. int usermode;
  1726. u16 cs_sel = 0, ss_sel = 0;
  1727. /* inject #GP if in real mode or Virtual 8086 mode */
  1728. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1729. ctxt->mode == X86EMUL_MODE_VM86)
  1730. return emulate_gp(ctxt, 0);
  1731. setup_syscalls_segments(ctxt, &cs, &ss);
  1732. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1733. usermode = X86EMUL_MODE_PROT64;
  1734. else
  1735. usermode = X86EMUL_MODE_PROT32;
  1736. cs.dpl = 3;
  1737. ss.dpl = 3;
  1738. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1739. switch (usermode) {
  1740. case X86EMUL_MODE_PROT32:
  1741. cs_sel = (u16)(msr_data + 16);
  1742. if ((msr_data & 0xfffc) == 0x0)
  1743. return emulate_gp(ctxt, 0);
  1744. ss_sel = (u16)(msr_data + 24);
  1745. break;
  1746. case X86EMUL_MODE_PROT64:
  1747. cs_sel = (u16)(msr_data + 32);
  1748. if (msr_data == 0x0)
  1749. return emulate_gp(ctxt, 0);
  1750. ss_sel = cs_sel + 8;
  1751. cs.d = 0;
  1752. cs.l = 1;
  1753. break;
  1754. }
  1755. cs_sel |= SELECTOR_RPL_MASK;
  1756. ss_sel |= SELECTOR_RPL_MASK;
  1757. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1758. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1759. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1760. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1761. return X86EMUL_CONTINUE;
  1762. }
  1763. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1764. {
  1765. int iopl;
  1766. if (ctxt->mode == X86EMUL_MODE_REAL)
  1767. return false;
  1768. if (ctxt->mode == X86EMUL_MODE_VM86)
  1769. return true;
  1770. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1771. return ctxt->ops->cpl(ctxt) > iopl;
  1772. }
  1773. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1774. u16 port, u16 len)
  1775. {
  1776. struct x86_emulate_ops *ops = ctxt->ops;
  1777. struct desc_struct tr_seg;
  1778. u32 base3;
  1779. int r;
  1780. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1781. unsigned mask = (1 << len) - 1;
  1782. unsigned long base;
  1783. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1784. if (!tr_seg.p)
  1785. return false;
  1786. if (desc_limit_scaled(&tr_seg) < 103)
  1787. return false;
  1788. base = get_desc_base(&tr_seg);
  1789. #ifdef CONFIG_X86_64
  1790. base |= ((u64)base3) << 32;
  1791. #endif
  1792. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1793. if (r != X86EMUL_CONTINUE)
  1794. return false;
  1795. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1796. return false;
  1797. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1798. if (r != X86EMUL_CONTINUE)
  1799. return false;
  1800. if ((perm >> bit_idx) & mask)
  1801. return false;
  1802. return true;
  1803. }
  1804. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1805. u16 port, u16 len)
  1806. {
  1807. if (ctxt->perm_ok)
  1808. return true;
  1809. if (emulator_bad_iopl(ctxt))
  1810. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1811. return false;
  1812. ctxt->perm_ok = true;
  1813. return true;
  1814. }
  1815. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1816. struct tss_segment_16 *tss)
  1817. {
  1818. tss->ip = ctxt->_eip;
  1819. tss->flag = ctxt->eflags;
  1820. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1821. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1822. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1823. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1824. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1825. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1826. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1827. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1828. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1829. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1830. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1831. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1832. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1833. }
  1834. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1835. struct tss_segment_16 *tss)
  1836. {
  1837. int ret;
  1838. ctxt->_eip = tss->ip;
  1839. ctxt->eflags = tss->flag | 2;
  1840. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1841. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1842. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1843. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1844. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1845. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1846. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1847. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1848. /*
  1849. * SDM says that segment selectors are loaded before segment
  1850. * descriptors
  1851. */
  1852. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1853. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1854. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1855. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1856. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1857. /*
  1858. * Now load segment descriptors. If fault happenes at this stage
  1859. * it is handled in a context of new task
  1860. */
  1861. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1862. if (ret != X86EMUL_CONTINUE)
  1863. return ret;
  1864. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1865. if (ret != X86EMUL_CONTINUE)
  1866. return ret;
  1867. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1868. if (ret != X86EMUL_CONTINUE)
  1869. return ret;
  1870. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. return ret;
  1873. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1874. if (ret != X86EMUL_CONTINUE)
  1875. return ret;
  1876. return X86EMUL_CONTINUE;
  1877. }
  1878. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1879. u16 tss_selector, u16 old_tss_sel,
  1880. ulong old_tss_base, struct desc_struct *new_desc)
  1881. {
  1882. struct x86_emulate_ops *ops = ctxt->ops;
  1883. struct tss_segment_16 tss_seg;
  1884. int ret;
  1885. u32 new_tss_base = get_desc_base(new_desc);
  1886. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1887. &ctxt->exception);
  1888. if (ret != X86EMUL_CONTINUE)
  1889. /* FIXME: need to provide precise fault address */
  1890. return ret;
  1891. save_state_to_tss16(ctxt, &tss_seg);
  1892. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1893. &ctxt->exception);
  1894. if (ret != X86EMUL_CONTINUE)
  1895. /* FIXME: need to provide precise fault address */
  1896. return ret;
  1897. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1898. &ctxt->exception);
  1899. if (ret != X86EMUL_CONTINUE)
  1900. /* FIXME: need to provide precise fault address */
  1901. return ret;
  1902. if (old_tss_sel != 0xffff) {
  1903. tss_seg.prev_task_link = old_tss_sel;
  1904. ret = ops->write_std(ctxt, new_tss_base,
  1905. &tss_seg.prev_task_link,
  1906. sizeof tss_seg.prev_task_link,
  1907. &ctxt->exception);
  1908. if (ret != X86EMUL_CONTINUE)
  1909. /* FIXME: need to provide precise fault address */
  1910. return ret;
  1911. }
  1912. return load_state_from_tss16(ctxt, &tss_seg);
  1913. }
  1914. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1915. struct tss_segment_32 *tss)
  1916. {
  1917. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1918. tss->eip = ctxt->_eip;
  1919. tss->eflags = ctxt->eflags;
  1920. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1921. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1922. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1923. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1924. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1925. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1926. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1927. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1928. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1929. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1930. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1931. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1932. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1933. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1934. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1935. }
  1936. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1937. struct tss_segment_32 *tss)
  1938. {
  1939. int ret;
  1940. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1941. return emulate_gp(ctxt, 0);
  1942. ctxt->_eip = tss->eip;
  1943. ctxt->eflags = tss->eflags | 2;
  1944. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1945. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1946. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1947. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1948. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1949. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1950. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1951. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1952. /*
  1953. * SDM says that segment selectors are loaded before segment
  1954. * descriptors
  1955. */
  1956. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1957. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1958. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1959. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1960. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1961. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1962. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1963. /*
  1964. * Now load segment descriptors. If fault happenes at this stage
  1965. * it is handled in a context of new task
  1966. */
  1967. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1968. if (ret != X86EMUL_CONTINUE)
  1969. return ret;
  1970. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1971. if (ret != X86EMUL_CONTINUE)
  1972. return ret;
  1973. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1974. if (ret != X86EMUL_CONTINUE)
  1975. return ret;
  1976. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1977. if (ret != X86EMUL_CONTINUE)
  1978. return ret;
  1979. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1980. if (ret != X86EMUL_CONTINUE)
  1981. return ret;
  1982. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. return X86EMUL_CONTINUE;
  1989. }
  1990. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1991. u16 tss_selector, u16 old_tss_sel,
  1992. ulong old_tss_base, struct desc_struct *new_desc)
  1993. {
  1994. struct x86_emulate_ops *ops = ctxt->ops;
  1995. struct tss_segment_32 tss_seg;
  1996. int ret;
  1997. u32 new_tss_base = get_desc_base(new_desc);
  1998. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1999. &ctxt->exception);
  2000. if (ret != X86EMUL_CONTINUE)
  2001. /* FIXME: need to provide precise fault address */
  2002. return ret;
  2003. save_state_to_tss32(ctxt, &tss_seg);
  2004. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2005. &ctxt->exception);
  2006. if (ret != X86EMUL_CONTINUE)
  2007. /* FIXME: need to provide precise fault address */
  2008. return ret;
  2009. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2010. &ctxt->exception);
  2011. if (ret != X86EMUL_CONTINUE)
  2012. /* FIXME: need to provide precise fault address */
  2013. return ret;
  2014. if (old_tss_sel != 0xffff) {
  2015. tss_seg.prev_task_link = old_tss_sel;
  2016. ret = ops->write_std(ctxt, new_tss_base,
  2017. &tss_seg.prev_task_link,
  2018. sizeof tss_seg.prev_task_link,
  2019. &ctxt->exception);
  2020. if (ret != X86EMUL_CONTINUE)
  2021. /* FIXME: need to provide precise fault address */
  2022. return ret;
  2023. }
  2024. return load_state_from_tss32(ctxt, &tss_seg);
  2025. }
  2026. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2027. u16 tss_selector, int reason,
  2028. bool has_error_code, u32 error_code)
  2029. {
  2030. struct x86_emulate_ops *ops = ctxt->ops;
  2031. struct desc_struct curr_tss_desc, next_tss_desc;
  2032. int ret;
  2033. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2034. ulong old_tss_base =
  2035. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2036. u32 desc_limit;
  2037. /* FIXME: old_tss_base == ~0 ? */
  2038. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2039. if (ret != X86EMUL_CONTINUE)
  2040. return ret;
  2041. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2042. if (ret != X86EMUL_CONTINUE)
  2043. return ret;
  2044. /* FIXME: check that next_tss_desc is tss */
  2045. if (reason != TASK_SWITCH_IRET) {
  2046. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2047. ops->cpl(ctxt) > next_tss_desc.dpl)
  2048. return emulate_gp(ctxt, 0);
  2049. }
  2050. desc_limit = desc_limit_scaled(&next_tss_desc);
  2051. if (!next_tss_desc.p ||
  2052. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2053. desc_limit < 0x2b)) {
  2054. emulate_ts(ctxt, tss_selector & 0xfffc);
  2055. return X86EMUL_PROPAGATE_FAULT;
  2056. }
  2057. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2058. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2059. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2060. }
  2061. if (reason == TASK_SWITCH_IRET)
  2062. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2063. /* set back link to prev task only if NT bit is set in eflags
  2064. note that old_tss_sel is not used afetr this point */
  2065. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2066. old_tss_sel = 0xffff;
  2067. if (next_tss_desc.type & 8)
  2068. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2069. old_tss_base, &next_tss_desc);
  2070. else
  2071. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2072. old_tss_base, &next_tss_desc);
  2073. if (ret != X86EMUL_CONTINUE)
  2074. return ret;
  2075. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2076. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2077. if (reason != TASK_SWITCH_IRET) {
  2078. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2079. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2080. }
  2081. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2082. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2083. if (has_error_code) {
  2084. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2085. ctxt->lock_prefix = 0;
  2086. ctxt->src.val = (unsigned long) error_code;
  2087. ret = em_push(ctxt);
  2088. }
  2089. return ret;
  2090. }
  2091. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2092. u16 tss_selector, int reason,
  2093. bool has_error_code, u32 error_code)
  2094. {
  2095. int rc;
  2096. ctxt->_eip = ctxt->eip;
  2097. ctxt->dst.type = OP_NONE;
  2098. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2099. has_error_code, error_code);
  2100. if (rc == X86EMUL_CONTINUE)
  2101. ctxt->eip = ctxt->_eip;
  2102. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2103. }
  2104. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2105. int reg, struct operand *op)
  2106. {
  2107. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2108. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2109. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2110. op->addr.mem.seg = seg;
  2111. }
  2112. static int em_das(struct x86_emulate_ctxt *ctxt)
  2113. {
  2114. u8 al, old_al;
  2115. bool af, cf, old_cf;
  2116. cf = ctxt->eflags & X86_EFLAGS_CF;
  2117. al = ctxt->dst.val;
  2118. old_al = al;
  2119. old_cf = cf;
  2120. cf = false;
  2121. af = ctxt->eflags & X86_EFLAGS_AF;
  2122. if ((al & 0x0f) > 9 || af) {
  2123. al -= 6;
  2124. cf = old_cf | (al >= 250);
  2125. af = true;
  2126. } else {
  2127. af = false;
  2128. }
  2129. if (old_al > 0x99 || old_cf) {
  2130. al -= 0x60;
  2131. cf = true;
  2132. }
  2133. ctxt->dst.val = al;
  2134. /* Set PF, ZF, SF */
  2135. ctxt->src.type = OP_IMM;
  2136. ctxt->src.val = 0;
  2137. ctxt->src.bytes = 1;
  2138. emulate_2op_SrcV(ctxt, "or");
  2139. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2140. if (cf)
  2141. ctxt->eflags |= X86_EFLAGS_CF;
  2142. if (af)
  2143. ctxt->eflags |= X86_EFLAGS_AF;
  2144. return X86EMUL_CONTINUE;
  2145. }
  2146. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2147. {
  2148. u16 sel, old_cs;
  2149. ulong old_eip;
  2150. int rc;
  2151. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2152. old_eip = ctxt->_eip;
  2153. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2154. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2155. return X86EMUL_CONTINUE;
  2156. ctxt->_eip = 0;
  2157. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2158. ctxt->src.val = old_cs;
  2159. rc = em_push(ctxt);
  2160. if (rc != X86EMUL_CONTINUE)
  2161. return rc;
  2162. ctxt->src.val = old_eip;
  2163. return em_push(ctxt);
  2164. }
  2165. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2166. {
  2167. int rc;
  2168. ctxt->dst.type = OP_REG;
  2169. ctxt->dst.addr.reg = &ctxt->_eip;
  2170. ctxt->dst.bytes = ctxt->op_bytes;
  2171. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2172. if (rc != X86EMUL_CONTINUE)
  2173. return rc;
  2174. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2175. return X86EMUL_CONTINUE;
  2176. }
  2177. static int em_add(struct x86_emulate_ctxt *ctxt)
  2178. {
  2179. emulate_2op_SrcV(ctxt, "add");
  2180. return X86EMUL_CONTINUE;
  2181. }
  2182. static int em_or(struct x86_emulate_ctxt *ctxt)
  2183. {
  2184. emulate_2op_SrcV(ctxt, "or");
  2185. return X86EMUL_CONTINUE;
  2186. }
  2187. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2188. {
  2189. emulate_2op_SrcV(ctxt, "adc");
  2190. return X86EMUL_CONTINUE;
  2191. }
  2192. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2193. {
  2194. emulate_2op_SrcV(ctxt, "sbb");
  2195. return X86EMUL_CONTINUE;
  2196. }
  2197. static int em_and(struct x86_emulate_ctxt *ctxt)
  2198. {
  2199. emulate_2op_SrcV(ctxt, "and");
  2200. return X86EMUL_CONTINUE;
  2201. }
  2202. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2203. {
  2204. emulate_2op_SrcV(ctxt, "sub");
  2205. return X86EMUL_CONTINUE;
  2206. }
  2207. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2208. {
  2209. emulate_2op_SrcV(ctxt, "xor");
  2210. return X86EMUL_CONTINUE;
  2211. }
  2212. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2213. {
  2214. emulate_2op_SrcV(ctxt, "cmp");
  2215. /* Disable writeback. */
  2216. ctxt->dst.type = OP_NONE;
  2217. return X86EMUL_CONTINUE;
  2218. }
  2219. static int em_test(struct x86_emulate_ctxt *ctxt)
  2220. {
  2221. emulate_2op_SrcV(ctxt, "test");
  2222. /* Disable writeback. */
  2223. ctxt->dst.type = OP_NONE;
  2224. return X86EMUL_CONTINUE;
  2225. }
  2226. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2227. {
  2228. /* Write back the register source. */
  2229. ctxt->src.val = ctxt->dst.val;
  2230. write_register_operand(&ctxt->src);
  2231. /* Write back the memory destination with implicit LOCK prefix. */
  2232. ctxt->dst.val = ctxt->src.orig_val;
  2233. ctxt->lock_prefix = 1;
  2234. return X86EMUL_CONTINUE;
  2235. }
  2236. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2237. {
  2238. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. ctxt->dst.val = ctxt->src2.val;
  2244. return em_imul(ctxt);
  2245. }
  2246. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2247. {
  2248. ctxt->dst.type = OP_REG;
  2249. ctxt->dst.bytes = ctxt->src.bytes;
  2250. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2251. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2255. {
  2256. u64 tsc = 0;
  2257. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2258. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2259. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2260. return X86EMUL_CONTINUE;
  2261. }
  2262. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2263. {
  2264. ctxt->dst.val = ctxt->src.val;
  2265. return X86EMUL_CONTINUE;
  2266. }
  2267. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2268. {
  2269. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2270. return emulate_ud(ctxt);
  2271. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2272. return X86EMUL_CONTINUE;
  2273. }
  2274. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2275. {
  2276. u16 sel = ctxt->src.val;
  2277. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2278. return emulate_ud(ctxt);
  2279. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2280. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2281. /* Disable writeback. */
  2282. ctxt->dst.type = OP_NONE;
  2283. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2284. }
  2285. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2286. {
  2287. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2288. return X86EMUL_CONTINUE;
  2289. }
  2290. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2291. {
  2292. int rc;
  2293. ulong linear;
  2294. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2295. if (rc == X86EMUL_CONTINUE)
  2296. ctxt->ops->invlpg(ctxt, linear);
  2297. /* Disable writeback. */
  2298. ctxt->dst.type = OP_NONE;
  2299. return X86EMUL_CONTINUE;
  2300. }
  2301. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. ulong cr0;
  2304. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2305. cr0 &= ~X86_CR0_TS;
  2306. ctxt->ops->set_cr(ctxt, 0, cr0);
  2307. return X86EMUL_CONTINUE;
  2308. }
  2309. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2310. {
  2311. int rc;
  2312. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2313. return X86EMUL_UNHANDLEABLE;
  2314. rc = ctxt->ops->fix_hypercall(ctxt);
  2315. if (rc != X86EMUL_CONTINUE)
  2316. return rc;
  2317. /* Let the processor re-execute the fixed hypercall */
  2318. ctxt->_eip = ctxt->eip;
  2319. /* Disable writeback. */
  2320. ctxt->dst.type = OP_NONE;
  2321. return X86EMUL_CONTINUE;
  2322. }
  2323. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2324. {
  2325. struct desc_ptr desc_ptr;
  2326. int rc;
  2327. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2328. &desc_ptr.size, &desc_ptr.address,
  2329. ctxt->op_bytes);
  2330. if (rc != X86EMUL_CONTINUE)
  2331. return rc;
  2332. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2333. /* Disable writeback. */
  2334. ctxt->dst.type = OP_NONE;
  2335. return X86EMUL_CONTINUE;
  2336. }
  2337. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2338. {
  2339. int rc;
  2340. rc = ctxt->ops->fix_hypercall(ctxt);
  2341. /* Disable writeback. */
  2342. ctxt->dst.type = OP_NONE;
  2343. return rc;
  2344. }
  2345. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2346. {
  2347. struct desc_ptr desc_ptr;
  2348. int rc;
  2349. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2350. &desc_ptr.size, &desc_ptr.address,
  2351. ctxt->op_bytes);
  2352. if (rc != X86EMUL_CONTINUE)
  2353. return rc;
  2354. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2355. /* Disable writeback. */
  2356. ctxt->dst.type = OP_NONE;
  2357. return X86EMUL_CONTINUE;
  2358. }
  2359. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2360. {
  2361. ctxt->dst.bytes = 2;
  2362. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2363. return X86EMUL_CONTINUE;
  2364. }
  2365. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2366. {
  2367. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2368. | (ctxt->src.val & 0x0f));
  2369. ctxt->dst.type = OP_NONE;
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2375. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2376. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2377. jmp_rel(ctxt, ctxt->src.val);
  2378. return X86EMUL_CONTINUE;
  2379. }
  2380. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2381. {
  2382. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2383. jmp_rel(ctxt, ctxt->src.val);
  2384. return X86EMUL_CONTINUE;
  2385. }
  2386. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2387. {
  2388. if (emulator_bad_iopl(ctxt))
  2389. return emulate_gp(ctxt, 0);
  2390. ctxt->eflags &= ~X86_EFLAGS_IF;
  2391. return X86EMUL_CONTINUE;
  2392. }
  2393. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2394. {
  2395. if (emulator_bad_iopl(ctxt))
  2396. return emulate_gp(ctxt, 0);
  2397. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2398. ctxt->eflags |= X86_EFLAGS_IF;
  2399. return X86EMUL_CONTINUE;
  2400. }
  2401. static bool valid_cr(int nr)
  2402. {
  2403. switch (nr) {
  2404. case 0:
  2405. case 2 ... 4:
  2406. case 8:
  2407. return true;
  2408. default:
  2409. return false;
  2410. }
  2411. }
  2412. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2413. {
  2414. if (!valid_cr(ctxt->modrm_reg))
  2415. return emulate_ud(ctxt);
  2416. return X86EMUL_CONTINUE;
  2417. }
  2418. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2419. {
  2420. u64 new_val = ctxt->src.val64;
  2421. int cr = ctxt->modrm_reg;
  2422. u64 efer = 0;
  2423. static u64 cr_reserved_bits[] = {
  2424. 0xffffffff00000000ULL,
  2425. 0, 0, 0, /* CR3 checked later */
  2426. CR4_RESERVED_BITS,
  2427. 0, 0, 0,
  2428. CR8_RESERVED_BITS,
  2429. };
  2430. if (!valid_cr(cr))
  2431. return emulate_ud(ctxt);
  2432. if (new_val & cr_reserved_bits[cr])
  2433. return emulate_gp(ctxt, 0);
  2434. switch (cr) {
  2435. case 0: {
  2436. u64 cr4;
  2437. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2438. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2439. return emulate_gp(ctxt, 0);
  2440. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2441. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2442. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2443. !(cr4 & X86_CR4_PAE))
  2444. return emulate_gp(ctxt, 0);
  2445. break;
  2446. }
  2447. case 3: {
  2448. u64 rsvd = 0;
  2449. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2450. if (efer & EFER_LMA)
  2451. rsvd = CR3_L_MODE_RESERVED_BITS;
  2452. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2453. rsvd = CR3_PAE_RESERVED_BITS;
  2454. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2455. rsvd = CR3_NONPAE_RESERVED_BITS;
  2456. if (new_val & rsvd)
  2457. return emulate_gp(ctxt, 0);
  2458. break;
  2459. }
  2460. case 4: {
  2461. u64 cr4;
  2462. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2463. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2464. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2465. return emulate_gp(ctxt, 0);
  2466. break;
  2467. }
  2468. }
  2469. return X86EMUL_CONTINUE;
  2470. }
  2471. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2472. {
  2473. unsigned long dr7;
  2474. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2475. /* Check if DR7.Global_Enable is set */
  2476. return dr7 & (1 << 13);
  2477. }
  2478. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2479. {
  2480. int dr = ctxt->modrm_reg;
  2481. u64 cr4;
  2482. if (dr > 7)
  2483. return emulate_ud(ctxt);
  2484. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2485. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2486. return emulate_ud(ctxt);
  2487. if (check_dr7_gd(ctxt))
  2488. return emulate_db(ctxt);
  2489. return X86EMUL_CONTINUE;
  2490. }
  2491. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. u64 new_val = ctxt->src.val64;
  2494. int dr = ctxt->modrm_reg;
  2495. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2496. return emulate_gp(ctxt, 0);
  2497. return check_dr_read(ctxt);
  2498. }
  2499. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2500. {
  2501. u64 efer;
  2502. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2503. if (!(efer & EFER_SVME))
  2504. return emulate_ud(ctxt);
  2505. return X86EMUL_CONTINUE;
  2506. }
  2507. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2508. {
  2509. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2510. /* Valid physical address? */
  2511. if (rax & 0xffff000000000000ULL)
  2512. return emulate_gp(ctxt, 0);
  2513. return check_svme(ctxt);
  2514. }
  2515. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2518. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2519. return emulate_ud(ctxt);
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2525. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2526. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2527. (rcx > 3))
  2528. return emulate_gp(ctxt, 0);
  2529. return X86EMUL_CONTINUE;
  2530. }
  2531. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2532. {
  2533. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2534. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2535. return emulate_gp(ctxt, 0);
  2536. return X86EMUL_CONTINUE;
  2537. }
  2538. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2541. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2542. return emulate_gp(ctxt, 0);
  2543. return X86EMUL_CONTINUE;
  2544. }
  2545. #define D(_y) { .flags = (_y) }
  2546. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2547. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2548. .check_perm = (_p) }
  2549. #define N D(0)
  2550. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2551. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2552. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2553. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2554. #define II(_f, _e, _i) \
  2555. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2556. #define IIP(_f, _e, _i, _p) \
  2557. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2558. .check_perm = (_p) }
  2559. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2560. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2561. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2562. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2563. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2564. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2565. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2566. static struct opcode group7_rm1[] = {
  2567. DI(SrcNone | ModRM | Priv, monitor),
  2568. DI(SrcNone | ModRM | Priv, mwait),
  2569. N, N, N, N, N, N,
  2570. };
  2571. static struct opcode group7_rm3[] = {
  2572. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2573. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2574. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2575. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2576. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2577. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2578. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2579. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2580. };
  2581. static struct opcode group7_rm7[] = {
  2582. N,
  2583. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2584. N, N, N, N, N, N,
  2585. };
  2586. static struct opcode group1[] = {
  2587. I(Lock, em_add),
  2588. I(Lock, em_or),
  2589. I(Lock, em_adc),
  2590. I(Lock, em_sbb),
  2591. I(Lock, em_and),
  2592. I(Lock, em_sub),
  2593. I(Lock, em_xor),
  2594. I(0, em_cmp),
  2595. };
  2596. static struct opcode group1A[] = {
  2597. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2598. };
  2599. static struct opcode group3[] = {
  2600. I(DstMem | SrcImm | ModRM, em_test),
  2601. I(DstMem | SrcImm | ModRM, em_test),
  2602. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2603. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2604. I(SrcMem | ModRM, em_mul_ex),
  2605. I(SrcMem | ModRM, em_imul_ex),
  2606. I(SrcMem | ModRM, em_div_ex),
  2607. I(SrcMem | ModRM, em_idiv_ex),
  2608. };
  2609. static struct opcode group4[] = {
  2610. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2611. N, N, N, N, N, N,
  2612. };
  2613. static struct opcode group5[] = {
  2614. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2615. D(SrcMem | ModRM | Stack),
  2616. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2617. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2618. D(SrcMem | ModRM | Stack), N,
  2619. };
  2620. static struct opcode group6[] = {
  2621. DI(ModRM | Prot, sldt),
  2622. DI(ModRM | Prot, str),
  2623. DI(ModRM | Prot | Priv, lldt),
  2624. DI(ModRM | Prot | Priv, ltr),
  2625. N, N, N, N,
  2626. };
  2627. static struct group_dual group7 = { {
  2628. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2629. DI(ModRM | Mov | DstMem | Priv, sidt),
  2630. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2631. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2632. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2633. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2634. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2635. }, {
  2636. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2637. EXT(0, group7_rm1),
  2638. N, EXT(0, group7_rm3),
  2639. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2640. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2641. } };
  2642. static struct opcode group8[] = {
  2643. N, N, N, N,
  2644. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2645. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2646. };
  2647. static struct group_dual group9 = { {
  2648. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2649. }, {
  2650. N, N, N, N, N, N, N, N,
  2651. } };
  2652. static struct opcode group11[] = {
  2653. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2654. };
  2655. static struct gprefix pfx_0f_6f_0f_7f = {
  2656. N, N, N, I(Sse, em_movdqu),
  2657. };
  2658. static struct opcode opcode_table[256] = {
  2659. /* 0x00 - 0x07 */
  2660. I6ALU(Lock, em_add),
  2661. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2662. /* 0x08 - 0x0F */
  2663. I6ALU(Lock, em_or),
  2664. D(ImplicitOps | Stack | No64), N,
  2665. /* 0x10 - 0x17 */
  2666. I6ALU(Lock, em_adc),
  2667. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2668. /* 0x18 - 0x1F */
  2669. I6ALU(Lock, em_sbb),
  2670. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2671. /* 0x20 - 0x27 */
  2672. I6ALU(Lock, em_and), N, N,
  2673. /* 0x28 - 0x2F */
  2674. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2675. /* 0x30 - 0x37 */
  2676. I6ALU(Lock, em_xor), N, N,
  2677. /* 0x38 - 0x3F */
  2678. I6ALU(0, em_cmp), N, N,
  2679. /* 0x40 - 0x4F */
  2680. X16(D(DstReg)),
  2681. /* 0x50 - 0x57 */
  2682. X8(I(SrcReg | Stack, em_push)),
  2683. /* 0x58 - 0x5F */
  2684. X8(I(DstReg | Stack, em_pop)),
  2685. /* 0x60 - 0x67 */
  2686. I(ImplicitOps | Stack | No64, em_pusha),
  2687. I(ImplicitOps | Stack | No64, em_popa),
  2688. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2689. N, N, N, N,
  2690. /* 0x68 - 0x6F */
  2691. I(SrcImm | Mov | Stack, em_push),
  2692. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2693. I(SrcImmByte | Mov | Stack, em_push),
  2694. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2695. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2696. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2697. /* 0x70 - 0x7F */
  2698. X16(D(SrcImmByte)),
  2699. /* 0x80 - 0x87 */
  2700. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2701. G(DstMem | SrcImm | ModRM | Group, group1),
  2702. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2703. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2704. I2bv(DstMem | SrcReg | ModRM, em_test),
  2705. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2706. /* 0x88 - 0x8F */
  2707. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2708. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2709. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2710. D(ModRM | SrcMem | NoAccess | DstReg),
  2711. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2712. G(0, group1A),
  2713. /* 0x90 - 0x97 */
  2714. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2715. /* 0x98 - 0x9F */
  2716. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2717. I(SrcImmFAddr | No64, em_call_far), N,
  2718. II(ImplicitOps | Stack, em_pushf, pushf),
  2719. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2720. /* 0xA0 - 0xA7 */
  2721. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2722. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2723. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2724. I2bv(SrcSI | DstDI | String, em_cmp),
  2725. /* 0xA8 - 0xAF */
  2726. I2bv(DstAcc | SrcImm, em_test),
  2727. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2728. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2729. I2bv(SrcAcc | DstDI | String, em_cmp),
  2730. /* 0xB0 - 0xB7 */
  2731. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2732. /* 0xB8 - 0xBF */
  2733. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2734. /* 0xC0 - 0xC7 */
  2735. D2bv(DstMem | SrcImmByte | ModRM),
  2736. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2737. I(ImplicitOps | Stack, em_ret),
  2738. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2739. G(ByteOp, group11), G(0, group11),
  2740. /* 0xC8 - 0xCF */
  2741. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2742. D(ImplicitOps), DI(SrcImmByte, intn),
  2743. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2744. /* 0xD0 - 0xD7 */
  2745. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2746. N, N, N, N,
  2747. /* 0xD8 - 0xDF */
  2748. N, N, N, N, N, N, N, N,
  2749. /* 0xE0 - 0xE7 */
  2750. X3(I(SrcImmByte, em_loop)),
  2751. I(SrcImmByte, em_jcxz),
  2752. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2753. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2754. /* 0xE8 - 0xEF */
  2755. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2756. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2757. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2758. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2759. /* 0xF0 - 0xF7 */
  2760. N, DI(ImplicitOps, icebp), N, N,
  2761. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2762. G(ByteOp, group3), G(0, group3),
  2763. /* 0xF8 - 0xFF */
  2764. D(ImplicitOps), D(ImplicitOps),
  2765. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2766. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2767. };
  2768. static struct opcode twobyte_table[256] = {
  2769. /* 0x00 - 0x0F */
  2770. G(0, group6), GD(0, &group7), N, N,
  2771. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2772. II(ImplicitOps | Priv, em_clts, clts), N,
  2773. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2774. N, D(ImplicitOps | ModRM), N, N,
  2775. /* 0x10 - 0x1F */
  2776. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2777. /* 0x20 - 0x2F */
  2778. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2779. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2780. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2781. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2782. N, N, N, N,
  2783. N, N, N, N, N, N, N, N,
  2784. /* 0x30 - 0x3F */
  2785. DI(ImplicitOps | Priv, wrmsr),
  2786. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2787. DI(ImplicitOps | Priv, rdmsr),
  2788. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2789. I(ImplicitOps | VendorSpecific, em_sysenter),
  2790. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2791. N, N,
  2792. N, N, N, N, N, N, N, N,
  2793. /* 0x40 - 0x4F */
  2794. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2795. /* 0x50 - 0x5F */
  2796. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2797. /* 0x60 - 0x6F */
  2798. N, N, N, N,
  2799. N, N, N, N,
  2800. N, N, N, N,
  2801. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2802. /* 0x70 - 0x7F */
  2803. N, N, N, N,
  2804. N, N, N, N,
  2805. N, N, N, N,
  2806. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2807. /* 0x80 - 0x8F */
  2808. X16(D(SrcImm)),
  2809. /* 0x90 - 0x9F */
  2810. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2811. /* 0xA0 - 0xA7 */
  2812. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2813. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2814. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2815. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2816. /* 0xA8 - 0xAF */
  2817. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2818. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2819. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2820. D(DstMem | SrcReg | Src2CL | ModRM),
  2821. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2822. /* 0xB0 - 0xB7 */
  2823. D2bv(DstMem | SrcReg | ModRM | Lock),
  2824. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2825. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2826. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2827. /* 0xB8 - 0xBF */
  2828. N, N,
  2829. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2830. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2831. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2832. /* 0xC0 - 0xCF */
  2833. D2bv(DstMem | SrcReg | ModRM | Lock),
  2834. N, D(DstMem | SrcReg | ModRM | Mov),
  2835. N, N, N, GD(0, &group9),
  2836. N, N, N, N, N, N, N, N,
  2837. /* 0xD0 - 0xDF */
  2838. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2839. /* 0xE0 - 0xEF */
  2840. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2841. /* 0xF0 - 0xFF */
  2842. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2843. };
  2844. #undef D
  2845. #undef N
  2846. #undef G
  2847. #undef GD
  2848. #undef I
  2849. #undef GP
  2850. #undef EXT
  2851. #undef D2bv
  2852. #undef D2bvIP
  2853. #undef I2bv
  2854. #undef I6ALU
  2855. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2856. {
  2857. unsigned size;
  2858. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2859. if (size == 8)
  2860. size = 4;
  2861. return size;
  2862. }
  2863. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2864. unsigned size, bool sign_extension)
  2865. {
  2866. int rc = X86EMUL_CONTINUE;
  2867. op->type = OP_IMM;
  2868. op->bytes = size;
  2869. op->addr.mem.ea = ctxt->_eip;
  2870. /* NB. Immediates are sign-extended as necessary. */
  2871. switch (op->bytes) {
  2872. case 1:
  2873. op->val = insn_fetch(s8, ctxt);
  2874. break;
  2875. case 2:
  2876. op->val = insn_fetch(s16, ctxt);
  2877. break;
  2878. case 4:
  2879. op->val = insn_fetch(s32, ctxt);
  2880. break;
  2881. }
  2882. if (!sign_extension) {
  2883. switch (op->bytes) {
  2884. case 1:
  2885. op->val &= 0xff;
  2886. break;
  2887. case 2:
  2888. op->val &= 0xffff;
  2889. break;
  2890. case 4:
  2891. op->val &= 0xffffffff;
  2892. break;
  2893. }
  2894. }
  2895. done:
  2896. return rc;
  2897. }
  2898. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2899. unsigned d)
  2900. {
  2901. int rc = X86EMUL_CONTINUE;
  2902. switch (d) {
  2903. case OpReg:
  2904. decode_register_operand(ctxt, op,
  2905. op == &ctxt->dst &&
  2906. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  2907. break;
  2908. case OpImmUByte:
  2909. rc = decode_imm(ctxt, op, 1, false);
  2910. break;
  2911. case OpMem:
  2912. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2913. mem_common:
  2914. *op = ctxt->memop;
  2915. ctxt->memopp = op;
  2916. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  2917. fetch_bit_operand(ctxt);
  2918. op->orig_val = op->val;
  2919. break;
  2920. case OpMem64:
  2921. ctxt->memop.bytes = 8;
  2922. goto mem_common;
  2923. case OpAcc:
  2924. op->type = OP_REG;
  2925. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2926. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  2927. fetch_register_operand(op);
  2928. op->orig_val = op->val;
  2929. break;
  2930. case OpDI:
  2931. op->type = OP_MEM;
  2932. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2933. op->addr.mem.ea =
  2934. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  2935. op->addr.mem.seg = VCPU_SREG_ES;
  2936. op->val = 0;
  2937. break;
  2938. case OpDX:
  2939. op->type = OP_REG;
  2940. op->bytes = 2;
  2941. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2942. fetch_register_operand(op);
  2943. break;
  2944. case OpCL:
  2945. op->bytes = 1;
  2946. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  2947. break;
  2948. case OpImmByte:
  2949. rc = decode_imm(ctxt, op, 1, true);
  2950. break;
  2951. case OpOne:
  2952. op->bytes = 1;
  2953. op->val = 1;
  2954. break;
  2955. case OpImm:
  2956. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  2957. break;
  2958. case OpMem16:
  2959. ctxt->memop.bytes = 2;
  2960. goto mem_common;
  2961. case OpMem32:
  2962. ctxt->memop.bytes = 4;
  2963. goto mem_common;
  2964. case OpImmU16:
  2965. rc = decode_imm(ctxt, op, 2, false);
  2966. break;
  2967. case OpImmU:
  2968. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  2969. break;
  2970. case OpSI:
  2971. op->type = OP_MEM;
  2972. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2973. op->addr.mem.ea =
  2974. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  2975. op->addr.mem.seg = seg_override(ctxt);
  2976. op->val = 0;
  2977. break;
  2978. case OpImmFAddr:
  2979. op->type = OP_IMM;
  2980. op->addr.mem.ea = ctxt->_eip;
  2981. op->bytes = ctxt->op_bytes + 2;
  2982. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  2983. break;
  2984. case OpMemFAddr:
  2985. ctxt->memop.bytes = ctxt->op_bytes + 2;
  2986. goto mem_common;
  2987. case OpImplicit:
  2988. /* Special instructions do their own operand decoding. */
  2989. default:
  2990. op->type = OP_NONE; /* Disable writeback. */
  2991. break;
  2992. }
  2993. done:
  2994. return rc;
  2995. }
  2996. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2997. {
  2998. int rc = X86EMUL_CONTINUE;
  2999. int mode = ctxt->mode;
  3000. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3001. bool op_prefix = false;
  3002. struct opcode opcode;
  3003. ctxt->memop.type = OP_NONE;
  3004. ctxt->memopp = NULL;
  3005. ctxt->_eip = ctxt->eip;
  3006. ctxt->fetch.start = ctxt->_eip;
  3007. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3008. if (insn_len > 0)
  3009. memcpy(ctxt->fetch.data, insn, insn_len);
  3010. switch (mode) {
  3011. case X86EMUL_MODE_REAL:
  3012. case X86EMUL_MODE_VM86:
  3013. case X86EMUL_MODE_PROT16:
  3014. def_op_bytes = def_ad_bytes = 2;
  3015. break;
  3016. case X86EMUL_MODE_PROT32:
  3017. def_op_bytes = def_ad_bytes = 4;
  3018. break;
  3019. #ifdef CONFIG_X86_64
  3020. case X86EMUL_MODE_PROT64:
  3021. def_op_bytes = 4;
  3022. def_ad_bytes = 8;
  3023. break;
  3024. #endif
  3025. default:
  3026. return EMULATION_FAILED;
  3027. }
  3028. ctxt->op_bytes = def_op_bytes;
  3029. ctxt->ad_bytes = def_ad_bytes;
  3030. /* Legacy prefixes. */
  3031. for (;;) {
  3032. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3033. case 0x66: /* operand-size override */
  3034. op_prefix = true;
  3035. /* switch between 2/4 bytes */
  3036. ctxt->op_bytes = def_op_bytes ^ 6;
  3037. break;
  3038. case 0x67: /* address-size override */
  3039. if (mode == X86EMUL_MODE_PROT64)
  3040. /* switch between 4/8 bytes */
  3041. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3042. else
  3043. /* switch between 2/4 bytes */
  3044. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3045. break;
  3046. case 0x26: /* ES override */
  3047. case 0x2e: /* CS override */
  3048. case 0x36: /* SS override */
  3049. case 0x3e: /* DS override */
  3050. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3051. break;
  3052. case 0x64: /* FS override */
  3053. case 0x65: /* GS override */
  3054. set_seg_override(ctxt, ctxt->b & 7);
  3055. break;
  3056. case 0x40 ... 0x4f: /* REX */
  3057. if (mode != X86EMUL_MODE_PROT64)
  3058. goto done_prefixes;
  3059. ctxt->rex_prefix = ctxt->b;
  3060. continue;
  3061. case 0xf0: /* LOCK */
  3062. ctxt->lock_prefix = 1;
  3063. break;
  3064. case 0xf2: /* REPNE/REPNZ */
  3065. case 0xf3: /* REP/REPE/REPZ */
  3066. ctxt->rep_prefix = ctxt->b;
  3067. break;
  3068. default:
  3069. goto done_prefixes;
  3070. }
  3071. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3072. ctxt->rex_prefix = 0;
  3073. }
  3074. done_prefixes:
  3075. /* REX prefix. */
  3076. if (ctxt->rex_prefix & 8)
  3077. ctxt->op_bytes = 8; /* REX.W */
  3078. /* Opcode byte(s). */
  3079. opcode = opcode_table[ctxt->b];
  3080. /* Two-byte opcode? */
  3081. if (ctxt->b == 0x0f) {
  3082. ctxt->twobyte = 1;
  3083. ctxt->b = insn_fetch(u8, ctxt);
  3084. opcode = twobyte_table[ctxt->b];
  3085. }
  3086. ctxt->d = opcode.flags;
  3087. while (ctxt->d & GroupMask) {
  3088. switch (ctxt->d & GroupMask) {
  3089. case Group:
  3090. ctxt->modrm = insn_fetch(u8, ctxt);
  3091. --ctxt->_eip;
  3092. goffset = (ctxt->modrm >> 3) & 7;
  3093. opcode = opcode.u.group[goffset];
  3094. break;
  3095. case GroupDual:
  3096. ctxt->modrm = insn_fetch(u8, ctxt);
  3097. --ctxt->_eip;
  3098. goffset = (ctxt->modrm >> 3) & 7;
  3099. if ((ctxt->modrm >> 6) == 3)
  3100. opcode = opcode.u.gdual->mod3[goffset];
  3101. else
  3102. opcode = opcode.u.gdual->mod012[goffset];
  3103. break;
  3104. case RMExt:
  3105. goffset = ctxt->modrm & 7;
  3106. opcode = opcode.u.group[goffset];
  3107. break;
  3108. case Prefix:
  3109. if (ctxt->rep_prefix && op_prefix)
  3110. return EMULATION_FAILED;
  3111. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3112. switch (simd_prefix) {
  3113. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3114. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3115. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3116. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3117. }
  3118. break;
  3119. default:
  3120. return EMULATION_FAILED;
  3121. }
  3122. ctxt->d &= ~(u64)GroupMask;
  3123. ctxt->d |= opcode.flags;
  3124. }
  3125. ctxt->execute = opcode.u.execute;
  3126. ctxt->check_perm = opcode.check_perm;
  3127. ctxt->intercept = opcode.intercept;
  3128. /* Unrecognised? */
  3129. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3130. return EMULATION_FAILED;
  3131. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3132. return EMULATION_FAILED;
  3133. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3134. ctxt->op_bytes = 8;
  3135. if (ctxt->d & Op3264) {
  3136. if (mode == X86EMUL_MODE_PROT64)
  3137. ctxt->op_bytes = 8;
  3138. else
  3139. ctxt->op_bytes = 4;
  3140. }
  3141. if (ctxt->d & Sse)
  3142. ctxt->op_bytes = 16;
  3143. /* ModRM and SIB bytes. */
  3144. if (ctxt->d & ModRM) {
  3145. rc = decode_modrm(ctxt, &ctxt->memop);
  3146. if (!ctxt->has_seg_override)
  3147. set_seg_override(ctxt, ctxt->modrm_seg);
  3148. } else if (ctxt->d & MemAbs)
  3149. rc = decode_abs(ctxt, &ctxt->memop);
  3150. if (rc != X86EMUL_CONTINUE)
  3151. goto done;
  3152. if (!ctxt->has_seg_override)
  3153. set_seg_override(ctxt, VCPU_SREG_DS);
  3154. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3155. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3156. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3157. /*
  3158. * Decode and fetch the source operand: register, memory
  3159. * or immediate.
  3160. */
  3161. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3162. if (rc != X86EMUL_CONTINUE)
  3163. goto done;
  3164. /*
  3165. * Decode and fetch the second source operand: register, memory
  3166. * or immediate.
  3167. */
  3168. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3169. if (rc != X86EMUL_CONTINUE)
  3170. goto done;
  3171. /* Decode and fetch the destination operand: register or memory. */
  3172. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3173. done:
  3174. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3175. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3176. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3177. }
  3178. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3179. {
  3180. /* The second termination condition only applies for REPE
  3181. * and REPNE. Test if the repeat string operation prefix is
  3182. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3183. * corresponding termination condition according to:
  3184. * - if REPE/REPZ and ZF = 0 then done
  3185. * - if REPNE/REPNZ and ZF = 1 then done
  3186. */
  3187. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3188. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3189. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3190. ((ctxt->eflags & EFLG_ZF) == 0))
  3191. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3192. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3193. return true;
  3194. return false;
  3195. }
  3196. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3197. {
  3198. struct x86_emulate_ops *ops = ctxt->ops;
  3199. u64 msr_data;
  3200. int rc = X86EMUL_CONTINUE;
  3201. int saved_dst_type = ctxt->dst.type;
  3202. ctxt->mem_read.pos = 0;
  3203. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3204. rc = emulate_ud(ctxt);
  3205. goto done;
  3206. }
  3207. /* LOCK prefix is allowed only with some instructions */
  3208. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3209. rc = emulate_ud(ctxt);
  3210. goto done;
  3211. }
  3212. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3213. rc = emulate_ud(ctxt);
  3214. goto done;
  3215. }
  3216. if ((ctxt->d & Sse)
  3217. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3218. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3219. rc = emulate_ud(ctxt);
  3220. goto done;
  3221. }
  3222. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3223. rc = emulate_nm(ctxt);
  3224. goto done;
  3225. }
  3226. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3227. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3228. X86_ICPT_PRE_EXCEPT);
  3229. if (rc != X86EMUL_CONTINUE)
  3230. goto done;
  3231. }
  3232. /* Privileged instruction can be executed only in CPL=0 */
  3233. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3234. rc = emulate_gp(ctxt, 0);
  3235. goto done;
  3236. }
  3237. /* Instruction can only be executed in protected mode */
  3238. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3239. rc = emulate_ud(ctxt);
  3240. goto done;
  3241. }
  3242. /* Do instruction specific permission checks */
  3243. if (ctxt->check_perm) {
  3244. rc = ctxt->check_perm(ctxt);
  3245. if (rc != X86EMUL_CONTINUE)
  3246. goto done;
  3247. }
  3248. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3249. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3250. X86_ICPT_POST_EXCEPT);
  3251. if (rc != X86EMUL_CONTINUE)
  3252. goto done;
  3253. }
  3254. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3255. /* All REP prefixes have the same first termination condition */
  3256. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3257. ctxt->eip = ctxt->_eip;
  3258. goto done;
  3259. }
  3260. }
  3261. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3262. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3263. ctxt->src.valptr, ctxt->src.bytes);
  3264. if (rc != X86EMUL_CONTINUE)
  3265. goto done;
  3266. ctxt->src.orig_val64 = ctxt->src.val64;
  3267. }
  3268. if (ctxt->src2.type == OP_MEM) {
  3269. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3270. &ctxt->src2.val, ctxt->src2.bytes);
  3271. if (rc != X86EMUL_CONTINUE)
  3272. goto done;
  3273. }
  3274. if ((ctxt->d & DstMask) == ImplicitOps)
  3275. goto special_insn;
  3276. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3277. /* optimisation - avoid slow emulated read if Mov */
  3278. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3279. &ctxt->dst.val, ctxt->dst.bytes);
  3280. if (rc != X86EMUL_CONTINUE)
  3281. goto done;
  3282. }
  3283. ctxt->dst.orig_val = ctxt->dst.val;
  3284. special_insn:
  3285. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3286. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3287. X86_ICPT_POST_MEMACCESS);
  3288. if (rc != X86EMUL_CONTINUE)
  3289. goto done;
  3290. }
  3291. if (ctxt->execute) {
  3292. rc = ctxt->execute(ctxt);
  3293. if (rc != X86EMUL_CONTINUE)
  3294. goto done;
  3295. goto writeback;
  3296. }
  3297. if (ctxt->twobyte)
  3298. goto twobyte_insn;
  3299. switch (ctxt->b) {
  3300. case 0x06: /* push es */
  3301. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3302. break;
  3303. case 0x07: /* pop es */
  3304. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3305. break;
  3306. case 0x0e: /* push cs */
  3307. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3308. break;
  3309. case 0x16: /* push ss */
  3310. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3311. break;
  3312. case 0x17: /* pop ss */
  3313. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3314. break;
  3315. case 0x1e: /* push ds */
  3316. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3317. break;
  3318. case 0x1f: /* pop ds */
  3319. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3320. break;
  3321. case 0x40 ... 0x47: /* inc r16/r32 */
  3322. emulate_1op(ctxt, "inc");
  3323. break;
  3324. case 0x48 ... 0x4f: /* dec r16/r32 */
  3325. emulate_1op(ctxt, "dec");
  3326. break;
  3327. case 0x63: /* movsxd */
  3328. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3329. goto cannot_emulate;
  3330. ctxt->dst.val = (s32) ctxt->src.val;
  3331. break;
  3332. case 0x6c: /* insb */
  3333. case 0x6d: /* insw/insd */
  3334. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3335. goto do_io_in;
  3336. case 0x6e: /* outsb */
  3337. case 0x6f: /* outsw/outsd */
  3338. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3339. goto do_io_out;
  3340. break;
  3341. case 0x70 ... 0x7f: /* jcc (short) */
  3342. if (test_cc(ctxt->b, ctxt->eflags))
  3343. jmp_rel(ctxt, ctxt->src.val);
  3344. break;
  3345. case 0x8d: /* lea r16/r32, m */
  3346. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3347. break;
  3348. case 0x8f: /* pop (sole member of Grp1a) */
  3349. rc = em_grp1a(ctxt);
  3350. break;
  3351. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3352. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3353. break;
  3354. rc = em_xchg(ctxt);
  3355. break;
  3356. case 0x98: /* cbw/cwde/cdqe */
  3357. switch (ctxt->op_bytes) {
  3358. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3359. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3360. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3361. }
  3362. break;
  3363. case 0xc0 ... 0xc1:
  3364. rc = em_grp2(ctxt);
  3365. break;
  3366. case 0xc4: /* les */
  3367. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3368. break;
  3369. case 0xc5: /* lds */
  3370. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3371. break;
  3372. case 0xcc: /* int3 */
  3373. rc = emulate_int(ctxt, 3);
  3374. break;
  3375. case 0xcd: /* int n */
  3376. rc = emulate_int(ctxt, ctxt->src.val);
  3377. break;
  3378. case 0xce: /* into */
  3379. if (ctxt->eflags & EFLG_OF)
  3380. rc = emulate_int(ctxt, 4);
  3381. break;
  3382. case 0xd0 ... 0xd1: /* Grp2 */
  3383. rc = em_grp2(ctxt);
  3384. break;
  3385. case 0xd2 ... 0xd3: /* Grp2 */
  3386. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3387. rc = em_grp2(ctxt);
  3388. break;
  3389. case 0xe4: /* inb */
  3390. case 0xe5: /* in */
  3391. goto do_io_in;
  3392. case 0xe6: /* outb */
  3393. case 0xe7: /* out */
  3394. goto do_io_out;
  3395. case 0xe8: /* call (near) */ {
  3396. long int rel = ctxt->src.val;
  3397. ctxt->src.val = (unsigned long) ctxt->_eip;
  3398. jmp_rel(ctxt, rel);
  3399. rc = em_push(ctxt);
  3400. break;
  3401. }
  3402. case 0xe9: /* jmp rel */
  3403. case 0xeb: /* jmp rel short */
  3404. jmp_rel(ctxt, ctxt->src.val);
  3405. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3406. break;
  3407. case 0xec: /* in al,dx */
  3408. case 0xed: /* in (e/r)ax,dx */
  3409. do_io_in:
  3410. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3411. &ctxt->dst.val))
  3412. goto done; /* IO is needed */
  3413. break;
  3414. case 0xee: /* out dx,al */
  3415. case 0xef: /* out dx,(e/r)ax */
  3416. do_io_out:
  3417. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3418. &ctxt->src.val, 1);
  3419. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3420. break;
  3421. case 0xf4: /* hlt */
  3422. ctxt->ops->halt(ctxt);
  3423. break;
  3424. case 0xf5: /* cmc */
  3425. /* complement carry flag from eflags reg */
  3426. ctxt->eflags ^= EFLG_CF;
  3427. break;
  3428. case 0xf8: /* clc */
  3429. ctxt->eflags &= ~EFLG_CF;
  3430. break;
  3431. case 0xf9: /* stc */
  3432. ctxt->eflags |= EFLG_CF;
  3433. break;
  3434. case 0xfc: /* cld */
  3435. ctxt->eflags &= ~EFLG_DF;
  3436. break;
  3437. case 0xfd: /* std */
  3438. ctxt->eflags |= EFLG_DF;
  3439. break;
  3440. case 0xfe: /* Grp4 */
  3441. rc = em_grp45(ctxt);
  3442. break;
  3443. case 0xff: /* Grp5 */
  3444. rc = em_grp45(ctxt);
  3445. break;
  3446. default:
  3447. goto cannot_emulate;
  3448. }
  3449. if (rc != X86EMUL_CONTINUE)
  3450. goto done;
  3451. writeback:
  3452. rc = writeback(ctxt);
  3453. if (rc != X86EMUL_CONTINUE)
  3454. goto done;
  3455. /*
  3456. * restore dst type in case the decoding will be reused
  3457. * (happens for string instruction )
  3458. */
  3459. ctxt->dst.type = saved_dst_type;
  3460. if ((ctxt->d & SrcMask) == SrcSI)
  3461. string_addr_inc(ctxt, seg_override(ctxt),
  3462. VCPU_REGS_RSI, &ctxt->src);
  3463. if ((ctxt->d & DstMask) == DstDI)
  3464. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3465. &ctxt->dst);
  3466. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3467. struct read_cache *r = &ctxt->io_read;
  3468. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3469. if (!string_insn_completed(ctxt)) {
  3470. /*
  3471. * Re-enter guest when pio read ahead buffer is empty
  3472. * or, if it is not used, after each 1024 iteration.
  3473. */
  3474. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3475. (r->end == 0 || r->end != r->pos)) {
  3476. /*
  3477. * Reset read cache. Usually happens before
  3478. * decode, but since instruction is restarted
  3479. * we have to do it here.
  3480. */
  3481. ctxt->mem_read.end = 0;
  3482. return EMULATION_RESTART;
  3483. }
  3484. goto done; /* skip rip writeback */
  3485. }
  3486. }
  3487. ctxt->eip = ctxt->_eip;
  3488. done:
  3489. if (rc == X86EMUL_PROPAGATE_FAULT)
  3490. ctxt->have_exception = true;
  3491. if (rc == X86EMUL_INTERCEPTED)
  3492. return EMULATION_INTERCEPTED;
  3493. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3494. twobyte_insn:
  3495. switch (ctxt->b) {
  3496. case 0x09: /* wbinvd */
  3497. (ctxt->ops->wbinvd)(ctxt);
  3498. break;
  3499. case 0x08: /* invd */
  3500. case 0x0d: /* GrpP (prefetch) */
  3501. case 0x18: /* Grp16 (prefetch/nop) */
  3502. break;
  3503. case 0x20: /* mov cr, reg */
  3504. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3505. break;
  3506. case 0x21: /* mov from dr to reg */
  3507. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3508. break;
  3509. case 0x22: /* mov reg, cr */
  3510. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3511. emulate_gp(ctxt, 0);
  3512. rc = X86EMUL_PROPAGATE_FAULT;
  3513. goto done;
  3514. }
  3515. ctxt->dst.type = OP_NONE;
  3516. break;
  3517. case 0x23: /* mov from reg to dr */
  3518. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3519. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3520. ~0ULL : ~0U)) < 0) {
  3521. /* #UD condition is already handled by the code above */
  3522. emulate_gp(ctxt, 0);
  3523. rc = X86EMUL_PROPAGATE_FAULT;
  3524. goto done;
  3525. }
  3526. ctxt->dst.type = OP_NONE; /* no writeback */
  3527. break;
  3528. case 0x30:
  3529. /* wrmsr */
  3530. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3531. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3532. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3533. emulate_gp(ctxt, 0);
  3534. rc = X86EMUL_PROPAGATE_FAULT;
  3535. goto done;
  3536. }
  3537. rc = X86EMUL_CONTINUE;
  3538. break;
  3539. case 0x32:
  3540. /* rdmsr */
  3541. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3542. emulate_gp(ctxt, 0);
  3543. rc = X86EMUL_PROPAGATE_FAULT;
  3544. goto done;
  3545. } else {
  3546. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3547. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3548. }
  3549. rc = X86EMUL_CONTINUE;
  3550. break;
  3551. case 0x40 ... 0x4f: /* cmov */
  3552. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3553. if (!test_cc(ctxt->b, ctxt->eflags))
  3554. ctxt->dst.type = OP_NONE; /* no writeback */
  3555. break;
  3556. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3557. if (test_cc(ctxt->b, ctxt->eflags))
  3558. jmp_rel(ctxt, ctxt->src.val);
  3559. break;
  3560. case 0x90 ... 0x9f: /* setcc r/m8 */
  3561. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3562. break;
  3563. case 0xa0: /* push fs */
  3564. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3565. break;
  3566. case 0xa1: /* pop fs */
  3567. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3568. break;
  3569. case 0xa3:
  3570. bt: /* bt */
  3571. ctxt->dst.type = OP_NONE;
  3572. /* only subword offset */
  3573. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3574. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3575. break;
  3576. case 0xa4: /* shld imm8, r, r/m */
  3577. case 0xa5: /* shld cl, r, r/m */
  3578. emulate_2op_cl(ctxt, "shld");
  3579. break;
  3580. case 0xa8: /* push gs */
  3581. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3582. break;
  3583. case 0xa9: /* pop gs */
  3584. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3585. break;
  3586. case 0xab:
  3587. bts: /* bts */
  3588. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3589. break;
  3590. case 0xac: /* shrd imm8, r, r/m */
  3591. case 0xad: /* shrd cl, r, r/m */
  3592. emulate_2op_cl(ctxt, "shrd");
  3593. break;
  3594. case 0xae: /* clflush */
  3595. break;
  3596. case 0xb0 ... 0xb1: /* cmpxchg */
  3597. /*
  3598. * Save real source value, then compare EAX against
  3599. * destination.
  3600. */
  3601. ctxt->src.orig_val = ctxt->src.val;
  3602. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3603. emulate_2op_SrcV(ctxt, "cmp");
  3604. if (ctxt->eflags & EFLG_ZF) {
  3605. /* Success: write back to memory. */
  3606. ctxt->dst.val = ctxt->src.orig_val;
  3607. } else {
  3608. /* Failure: write the value we saw to EAX. */
  3609. ctxt->dst.type = OP_REG;
  3610. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3611. }
  3612. break;
  3613. case 0xb2: /* lss */
  3614. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3615. break;
  3616. case 0xb3:
  3617. btr: /* btr */
  3618. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3619. break;
  3620. case 0xb4: /* lfs */
  3621. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3622. break;
  3623. case 0xb5: /* lgs */
  3624. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3625. break;
  3626. case 0xb6 ... 0xb7: /* movzx */
  3627. ctxt->dst.bytes = ctxt->op_bytes;
  3628. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3629. : (u16) ctxt->src.val;
  3630. break;
  3631. case 0xba: /* Grp8 */
  3632. switch (ctxt->modrm_reg & 3) {
  3633. case 0:
  3634. goto bt;
  3635. case 1:
  3636. goto bts;
  3637. case 2:
  3638. goto btr;
  3639. case 3:
  3640. goto btc;
  3641. }
  3642. break;
  3643. case 0xbb:
  3644. btc: /* btc */
  3645. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3646. break;
  3647. case 0xbc: { /* bsf */
  3648. u8 zf;
  3649. __asm__ ("bsf %2, %0; setz %1"
  3650. : "=r"(ctxt->dst.val), "=q"(zf)
  3651. : "r"(ctxt->src.val));
  3652. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3653. if (zf) {
  3654. ctxt->eflags |= X86_EFLAGS_ZF;
  3655. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3656. }
  3657. break;
  3658. }
  3659. case 0xbd: { /* bsr */
  3660. u8 zf;
  3661. __asm__ ("bsr %2, %0; setz %1"
  3662. : "=r"(ctxt->dst.val), "=q"(zf)
  3663. : "r"(ctxt->src.val));
  3664. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3665. if (zf) {
  3666. ctxt->eflags |= X86_EFLAGS_ZF;
  3667. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3668. }
  3669. break;
  3670. }
  3671. case 0xbe ... 0xbf: /* movsx */
  3672. ctxt->dst.bytes = ctxt->op_bytes;
  3673. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3674. (s16) ctxt->src.val;
  3675. break;
  3676. case 0xc0 ... 0xc1: /* xadd */
  3677. emulate_2op_SrcV(ctxt, "add");
  3678. /* Write back the register source. */
  3679. ctxt->src.val = ctxt->dst.orig_val;
  3680. write_register_operand(&ctxt->src);
  3681. break;
  3682. case 0xc3: /* movnti */
  3683. ctxt->dst.bytes = ctxt->op_bytes;
  3684. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3685. (u64) ctxt->src.val;
  3686. break;
  3687. case 0xc7: /* Grp9 (cmpxchg8b) */
  3688. rc = em_grp9(ctxt);
  3689. break;
  3690. default:
  3691. goto cannot_emulate;
  3692. }
  3693. if (rc != X86EMUL_CONTINUE)
  3694. goto done;
  3695. goto writeback;
  3696. cannot_emulate:
  3697. return EMULATION_FAILED;
  3698. }