en_rx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <net/busy_poll.h>
  34. #include <linux/mlx4/cq.h>
  35. #include <linux/slab.h>
  36. #include <linux/mlx4/qp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/rculist.h>
  39. #include <linux/if_ether.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/vmalloc.h>
  42. #include "mlx4_en.h"
  43. static int mlx4_alloc_pages(struct mlx4_en_priv *priv,
  44. struct mlx4_en_rx_alloc *page_alloc,
  45. const struct mlx4_en_frag_info *frag_info,
  46. gfp_t _gfp)
  47. {
  48. int order;
  49. struct page *page;
  50. dma_addr_t dma;
  51. for (order = MLX4_EN_ALLOC_PREFER_ORDER; ;) {
  52. gfp_t gfp = _gfp;
  53. if (order)
  54. gfp |= __GFP_COMP | __GFP_NOWARN;
  55. page = alloc_pages(gfp, order);
  56. if (likely(page))
  57. break;
  58. if (--order < 0 ||
  59. ((PAGE_SIZE << order) < frag_info->frag_size))
  60. return -ENOMEM;
  61. }
  62. dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE << order,
  63. PCI_DMA_FROMDEVICE);
  64. if (dma_mapping_error(priv->ddev, dma)) {
  65. put_page(page);
  66. return -ENOMEM;
  67. }
  68. page_alloc->page_size = PAGE_SIZE << order;
  69. page_alloc->page = page;
  70. page_alloc->dma = dma;
  71. page_alloc->page_offset = frag_info->frag_align;
  72. /* Not doing get_page() for each frag is a big win
  73. * on asymetric workloads.
  74. */
  75. atomic_set(&page->_count,
  76. page_alloc->page_size / frag_info->frag_stride);
  77. return 0;
  78. }
  79. static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
  80. struct mlx4_en_rx_desc *rx_desc,
  81. struct mlx4_en_rx_alloc *frags,
  82. struct mlx4_en_rx_alloc *ring_alloc,
  83. gfp_t gfp)
  84. {
  85. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  86. const struct mlx4_en_frag_info *frag_info;
  87. struct page *page;
  88. dma_addr_t dma;
  89. int i;
  90. for (i = 0; i < priv->num_frags; i++) {
  91. frag_info = &priv->frag_info[i];
  92. page_alloc[i] = ring_alloc[i];
  93. page_alloc[i].page_offset += frag_info->frag_stride;
  94. if (page_alloc[i].page_offset + frag_info->frag_stride <=
  95. ring_alloc[i].page_size)
  96. continue;
  97. if (mlx4_alloc_pages(priv, &page_alloc[i], frag_info, gfp))
  98. goto out;
  99. }
  100. for (i = 0; i < priv->num_frags; i++) {
  101. frags[i] = ring_alloc[i];
  102. dma = ring_alloc[i].dma + ring_alloc[i].page_offset;
  103. ring_alloc[i] = page_alloc[i];
  104. rx_desc->data[i].addr = cpu_to_be64(dma);
  105. }
  106. return 0;
  107. out:
  108. while (i--) {
  109. frag_info = &priv->frag_info[i];
  110. if (page_alloc[i].page != ring_alloc[i].page) {
  111. dma_unmap_page(priv->ddev, page_alloc[i].dma,
  112. page_alloc[i].page_size, PCI_DMA_FROMDEVICE);
  113. page = page_alloc[i].page;
  114. atomic_set(&page->_count, 1);
  115. put_page(page);
  116. }
  117. }
  118. return -ENOMEM;
  119. }
  120. static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
  121. struct mlx4_en_rx_alloc *frags,
  122. int i)
  123. {
  124. const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  125. u32 next_frag_end = frags[i].page_offset + 2 * frag_info->frag_stride;
  126. if (next_frag_end > frags[i].page_size)
  127. dma_unmap_page(priv->ddev, frags[i].dma, frags[i].page_size,
  128. PCI_DMA_FROMDEVICE);
  129. if (frags[i].page)
  130. put_page(frags[i].page);
  131. }
  132. static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
  133. struct mlx4_en_rx_ring *ring)
  134. {
  135. int i;
  136. struct mlx4_en_rx_alloc *page_alloc;
  137. for (i = 0; i < priv->num_frags; i++) {
  138. const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  139. if (mlx4_alloc_pages(priv, &ring->page_alloc[i],
  140. frag_info, GFP_KERNEL))
  141. goto out;
  142. }
  143. return 0;
  144. out:
  145. while (i--) {
  146. struct page *page;
  147. page_alloc = &ring->page_alloc[i];
  148. dma_unmap_page(priv->ddev, page_alloc->dma,
  149. page_alloc->page_size, PCI_DMA_FROMDEVICE);
  150. page = page_alloc->page;
  151. atomic_set(&page->_count, 1);
  152. put_page(page);
  153. page_alloc->page = NULL;
  154. }
  155. return -ENOMEM;
  156. }
  157. static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
  158. struct mlx4_en_rx_ring *ring)
  159. {
  160. struct mlx4_en_rx_alloc *page_alloc;
  161. int i;
  162. for (i = 0; i < priv->num_frags; i++) {
  163. const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  164. page_alloc = &ring->page_alloc[i];
  165. en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
  166. i, page_count(page_alloc->page));
  167. dma_unmap_page(priv->ddev, page_alloc->dma,
  168. page_alloc->page_size, PCI_DMA_FROMDEVICE);
  169. while (page_alloc->page_offset + frag_info->frag_stride <
  170. page_alloc->page_size) {
  171. put_page(page_alloc->page);
  172. page_alloc->page_offset += frag_info->frag_stride;
  173. }
  174. page_alloc->page = NULL;
  175. }
  176. }
  177. static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
  178. struct mlx4_en_rx_ring *ring, int index)
  179. {
  180. struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
  181. int possible_frags;
  182. int i;
  183. /* Set size and memtype fields */
  184. for (i = 0; i < priv->num_frags; i++) {
  185. rx_desc->data[i].byte_count =
  186. cpu_to_be32(priv->frag_info[i].frag_size);
  187. rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
  188. }
  189. /* If the number of used fragments does not fill up the ring stride,
  190. * remaining (unused) fragments must be padded with null address/size
  191. * and a special memory key */
  192. possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
  193. for (i = priv->num_frags; i < possible_frags; i++) {
  194. rx_desc->data[i].byte_count = 0;
  195. rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
  196. rx_desc->data[i].addr = 0;
  197. }
  198. }
  199. static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
  200. struct mlx4_en_rx_ring *ring, int index,
  201. gfp_t gfp)
  202. {
  203. struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
  204. struct mlx4_en_rx_alloc *frags = ring->rx_info +
  205. (index << priv->log_rx_info);
  206. return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc, gfp);
  207. }
  208. static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
  209. {
  210. *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
  211. }
  212. static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
  213. struct mlx4_en_rx_ring *ring,
  214. int index)
  215. {
  216. struct mlx4_en_rx_alloc *frags;
  217. int nr;
  218. frags = ring->rx_info + (index << priv->log_rx_info);
  219. for (nr = 0; nr < priv->num_frags; nr++) {
  220. en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
  221. mlx4_en_free_frag(priv, frags, nr);
  222. }
  223. }
  224. static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
  225. {
  226. struct mlx4_en_rx_ring *ring;
  227. int ring_ind;
  228. int buf_ind;
  229. int new_size;
  230. for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
  231. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  232. ring = priv->rx_ring[ring_ind];
  233. if (mlx4_en_prepare_rx_desc(priv, ring,
  234. ring->actual_size,
  235. GFP_KERNEL)) {
  236. if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
  237. en_err(priv, "Failed to allocate "
  238. "enough rx buffers\n");
  239. return -ENOMEM;
  240. } else {
  241. new_size = rounddown_pow_of_two(ring->actual_size);
  242. en_warn(priv, "Only %d buffers allocated "
  243. "reducing ring size to %d",
  244. ring->actual_size, new_size);
  245. goto reduce_rings;
  246. }
  247. }
  248. ring->actual_size++;
  249. ring->prod++;
  250. }
  251. }
  252. return 0;
  253. reduce_rings:
  254. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  255. ring = priv->rx_ring[ring_ind];
  256. while (ring->actual_size > new_size) {
  257. ring->actual_size--;
  258. ring->prod--;
  259. mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
  260. }
  261. }
  262. return 0;
  263. }
  264. static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
  265. struct mlx4_en_rx_ring *ring)
  266. {
  267. int index;
  268. en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
  269. ring->cons, ring->prod);
  270. /* Unmap and free Rx buffers */
  271. BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
  272. while (ring->cons != ring->prod) {
  273. index = ring->cons & ring->size_mask;
  274. en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
  275. mlx4_en_free_rx_desc(priv, ring, index);
  276. ++ring->cons;
  277. }
  278. }
  279. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  280. struct mlx4_en_rx_ring **pring,
  281. u32 size, u16 stride)
  282. {
  283. struct mlx4_en_dev *mdev = priv->mdev;
  284. struct mlx4_en_rx_ring *ring;
  285. int err = -ENOMEM;
  286. int tmp;
  287. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  288. if (!ring) {
  289. en_err(priv, "Failed to allocate RX ring structure\n");
  290. return -ENOMEM;
  291. }
  292. ring->prod = 0;
  293. ring->cons = 0;
  294. ring->size = size;
  295. ring->size_mask = size - 1;
  296. ring->stride = stride;
  297. ring->log_stride = ffs(ring->stride) - 1;
  298. ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
  299. tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
  300. sizeof(struct mlx4_en_rx_alloc));
  301. ring->rx_info = vmalloc(tmp);
  302. if (!ring->rx_info) {
  303. err = -ENOMEM;
  304. goto err_ring;
  305. }
  306. en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
  307. ring->rx_info, tmp);
  308. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
  309. ring->buf_size, 2 * PAGE_SIZE);
  310. if (err)
  311. goto err_info;
  312. err = mlx4_en_map_buffer(&ring->wqres.buf);
  313. if (err) {
  314. en_err(priv, "Failed to map RX buffer\n");
  315. goto err_hwq;
  316. }
  317. ring->buf = ring->wqres.buf.direct.buf;
  318. ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
  319. *pring = ring;
  320. return 0;
  321. err_hwq:
  322. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  323. err_info:
  324. vfree(ring->rx_info);
  325. ring->rx_info = NULL;
  326. err_ring:
  327. kfree(ring);
  328. *pring = NULL;
  329. return err;
  330. }
  331. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
  332. {
  333. struct mlx4_en_rx_ring *ring;
  334. int i;
  335. int ring_ind;
  336. int err;
  337. int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
  338. DS_SIZE * priv->num_frags);
  339. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  340. ring = priv->rx_ring[ring_ind];
  341. ring->prod = 0;
  342. ring->cons = 0;
  343. ring->actual_size = 0;
  344. ring->cqn = priv->rx_cq[ring_ind]->mcq.cqn;
  345. ring->stride = stride;
  346. if (ring->stride <= TXBB_SIZE)
  347. ring->buf += TXBB_SIZE;
  348. ring->log_stride = ffs(ring->stride) - 1;
  349. ring->buf_size = ring->size * ring->stride;
  350. memset(ring->buf, 0, ring->buf_size);
  351. mlx4_en_update_rx_prod_db(ring);
  352. /* Initialize all descriptors */
  353. for (i = 0; i < ring->size; i++)
  354. mlx4_en_init_rx_desc(priv, ring, i);
  355. /* Initialize page allocators */
  356. err = mlx4_en_init_allocator(priv, ring);
  357. if (err) {
  358. en_err(priv, "Failed initializing ring allocator\n");
  359. if (ring->stride <= TXBB_SIZE)
  360. ring->buf -= TXBB_SIZE;
  361. ring_ind--;
  362. goto err_allocator;
  363. }
  364. }
  365. err = mlx4_en_fill_rx_buffers(priv);
  366. if (err)
  367. goto err_buffers;
  368. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  369. ring = priv->rx_ring[ring_ind];
  370. ring->size_mask = ring->actual_size - 1;
  371. mlx4_en_update_rx_prod_db(ring);
  372. }
  373. return 0;
  374. err_buffers:
  375. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
  376. mlx4_en_free_rx_buf(priv, priv->rx_ring[ring_ind]);
  377. ring_ind = priv->rx_ring_num - 1;
  378. err_allocator:
  379. while (ring_ind >= 0) {
  380. if (priv->rx_ring[ring_ind]->stride <= TXBB_SIZE)
  381. priv->rx_ring[ring_ind]->buf -= TXBB_SIZE;
  382. mlx4_en_destroy_allocator(priv, priv->rx_ring[ring_ind]);
  383. ring_ind--;
  384. }
  385. return err;
  386. }
  387. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  388. struct mlx4_en_rx_ring **pring,
  389. u32 size, u16 stride)
  390. {
  391. struct mlx4_en_dev *mdev = priv->mdev;
  392. struct mlx4_en_rx_ring *ring = *pring;
  393. mlx4_en_unmap_buffer(&ring->wqres.buf);
  394. mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
  395. vfree(ring->rx_info);
  396. ring->rx_info = NULL;
  397. kfree(ring);
  398. *pring = NULL;
  399. #ifdef CONFIG_RFS_ACCEL
  400. mlx4_en_cleanup_filters(priv);
  401. #endif
  402. }
  403. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  404. struct mlx4_en_rx_ring *ring)
  405. {
  406. mlx4_en_free_rx_buf(priv, ring);
  407. if (ring->stride <= TXBB_SIZE)
  408. ring->buf -= TXBB_SIZE;
  409. mlx4_en_destroy_allocator(priv, ring);
  410. }
  411. static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
  412. struct mlx4_en_rx_desc *rx_desc,
  413. struct mlx4_en_rx_alloc *frags,
  414. struct sk_buff *skb,
  415. int length)
  416. {
  417. struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
  418. struct mlx4_en_frag_info *frag_info;
  419. int nr;
  420. dma_addr_t dma;
  421. /* Collect used fragments while replacing them in the HW descriptors */
  422. for (nr = 0; nr < priv->num_frags; nr++) {
  423. frag_info = &priv->frag_info[nr];
  424. if (length <= frag_info->frag_prefix_size)
  425. break;
  426. if (!frags[nr].page)
  427. goto fail;
  428. dma = be64_to_cpu(rx_desc->data[nr].addr);
  429. dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
  430. DMA_FROM_DEVICE);
  431. /* Save page reference in skb */
  432. __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
  433. skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
  434. skb_frags_rx[nr].page_offset = frags[nr].page_offset;
  435. skb->truesize += frag_info->frag_stride;
  436. frags[nr].page = NULL;
  437. }
  438. /* Adjust size of last fragment to match actual length */
  439. if (nr > 0)
  440. skb_frag_size_set(&skb_frags_rx[nr - 1],
  441. length - priv->frag_info[nr - 1].frag_prefix_size);
  442. return nr;
  443. fail:
  444. while (nr > 0) {
  445. nr--;
  446. __skb_frag_unref(&skb_frags_rx[nr]);
  447. }
  448. return 0;
  449. }
  450. static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
  451. struct mlx4_en_rx_desc *rx_desc,
  452. struct mlx4_en_rx_alloc *frags,
  453. unsigned int length)
  454. {
  455. struct sk_buff *skb;
  456. void *va;
  457. int used_frags;
  458. dma_addr_t dma;
  459. skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
  460. if (!skb) {
  461. en_dbg(RX_ERR, priv, "Failed allocating skb\n");
  462. return NULL;
  463. }
  464. skb_reserve(skb, NET_IP_ALIGN);
  465. skb->len = length;
  466. /* Get pointer to first fragment so we could copy the headers into the
  467. * (linear part of the) skb */
  468. va = page_address(frags[0].page) + frags[0].page_offset;
  469. if (length <= SMALL_PACKET_SIZE) {
  470. /* We are copying all relevant data to the skb - temporarily
  471. * sync buffers for the copy */
  472. dma = be64_to_cpu(rx_desc->data[0].addr);
  473. dma_sync_single_for_cpu(priv->ddev, dma, length,
  474. DMA_FROM_DEVICE);
  475. skb_copy_to_linear_data(skb, va, length);
  476. skb->tail += length;
  477. } else {
  478. /* Move relevant fragments to skb */
  479. used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
  480. skb, length);
  481. if (unlikely(!used_frags)) {
  482. kfree_skb(skb);
  483. return NULL;
  484. }
  485. skb_shinfo(skb)->nr_frags = used_frags;
  486. /* Copy headers into the skb linear buffer */
  487. memcpy(skb->data, va, HEADER_COPY_SIZE);
  488. skb->tail += HEADER_COPY_SIZE;
  489. /* Skip headers in first fragment */
  490. skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
  491. /* Adjust size of first fragment */
  492. skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
  493. skb->data_len = length - HEADER_COPY_SIZE;
  494. }
  495. return skb;
  496. }
  497. static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
  498. {
  499. int i;
  500. int offset = ETH_HLEN;
  501. for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
  502. if (*(skb->data + offset) != (unsigned char) (i & 0xff))
  503. goto out_loopback;
  504. }
  505. /* Loopback found */
  506. priv->loopback_ok = 1;
  507. out_loopback:
  508. dev_kfree_skb_any(skb);
  509. }
  510. static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
  511. struct mlx4_en_rx_ring *ring)
  512. {
  513. int index = ring->prod & ring->size_mask;
  514. while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
  515. if (mlx4_en_prepare_rx_desc(priv, ring, index, GFP_ATOMIC))
  516. break;
  517. ring->prod++;
  518. index = ring->prod & ring->size_mask;
  519. }
  520. }
  521. int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
  522. {
  523. struct mlx4_en_priv *priv = netdev_priv(dev);
  524. struct mlx4_en_dev *mdev = priv->mdev;
  525. struct mlx4_cqe *cqe;
  526. struct mlx4_en_rx_ring *ring = priv->rx_ring[cq->ring];
  527. struct mlx4_en_rx_alloc *frags;
  528. struct mlx4_en_rx_desc *rx_desc;
  529. struct sk_buff *skb;
  530. int index;
  531. int nr;
  532. unsigned int length;
  533. int polled = 0;
  534. int ip_summed;
  535. int factor = priv->cqe_factor;
  536. u64 timestamp;
  537. if (!priv->port_up)
  538. return 0;
  539. /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
  540. * descriptor offset can be deduced from the CQE index instead of
  541. * reading 'cqe->index' */
  542. index = cq->mcq.cons_index & ring->size_mask;
  543. cqe = &cq->buf[(index << factor) + factor];
  544. /* Process all completed CQEs */
  545. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  546. cq->mcq.cons_index & cq->size)) {
  547. frags = ring->rx_info + (index << priv->log_rx_info);
  548. rx_desc = ring->buf + (index << ring->log_stride);
  549. /*
  550. * make sure we read the CQE after we read the ownership bit
  551. */
  552. rmb();
  553. /* Drop packet on bad receive or bad checksum */
  554. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  555. MLX4_CQE_OPCODE_ERROR)) {
  556. en_err(priv, "CQE completed in error - vendor "
  557. "syndrom:%d syndrom:%d\n",
  558. ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
  559. ((struct mlx4_err_cqe *) cqe)->syndrome);
  560. goto next;
  561. }
  562. if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
  563. en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
  564. goto next;
  565. }
  566. /* Check if we need to drop the packet if SRIOV is not enabled
  567. * and not performing the selftest or flb disabled
  568. */
  569. if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
  570. struct ethhdr *ethh;
  571. dma_addr_t dma;
  572. /* Get pointer to first fragment since we haven't
  573. * skb yet and cast it to ethhdr struct
  574. */
  575. dma = be64_to_cpu(rx_desc->data[0].addr);
  576. dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
  577. DMA_FROM_DEVICE);
  578. ethh = (struct ethhdr *)(page_address(frags[0].page) +
  579. frags[0].page_offset);
  580. if (is_multicast_ether_addr(ethh->h_dest)) {
  581. struct mlx4_mac_entry *entry;
  582. struct hlist_head *bucket;
  583. unsigned int mac_hash;
  584. /* Drop the packet, since HW loopback-ed it */
  585. mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
  586. bucket = &priv->mac_hash[mac_hash];
  587. rcu_read_lock();
  588. hlist_for_each_entry_rcu(entry, bucket, hlist) {
  589. if (ether_addr_equal_64bits(entry->mac,
  590. ethh->h_source)) {
  591. rcu_read_unlock();
  592. goto next;
  593. }
  594. }
  595. rcu_read_unlock();
  596. }
  597. }
  598. /*
  599. * Packet is OK - process it.
  600. */
  601. length = be32_to_cpu(cqe->byte_cnt);
  602. length -= ring->fcs_del;
  603. ring->bytes += length;
  604. ring->packets++;
  605. if (likely(dev->features & NETIF_F_RXCSUM)) {
  606. if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
  607. (cqe->checksum == cpu_to_be16(0xffff))) {
  608. ring->csum_ok++;
  609. /* This packet is eligible for GRO if it is:
  610. * - DIX Ethernet (type interpretation)
  611. * - TCP/IP (v4)
  612. * - without IP options
  613. * - not an IP fragment
  614. * - no LLS polling in progress
  615. */
  616. if (!mlx4_en_cq_ll_polling(cq) &&
  617. (dev->features & NETIF_F_GRO)) {
  618. struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
  619. if (!gro_skb)
  620. goto next;
  621. nr = mlx4_en_complete_rx_desc(priv,
  622. rx_desc, frags, gro_skb,
  623. length);
  624. if (!nr)
  625. goto next;
  626. skb_shinfo(gro_skb)->nr_frags = nr;
  627. gro_skb->len = length;
  628. gro_skb->data_len = length;
  629. gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
  630. if ((cqe->vlan_my_qpn &
  631. cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
  632. (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
  633. u16 vid = be16_to_cpu(cqe->sl_vid);
  634. __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
  635. }
  636. if (dev->features & NETIF_F_RXHASH)
  637. gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  638. skb_record_rx_queue(gro_skb, cq->ring);
  639. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  640. timestamp = mlx4_en_get_cqe_ts(cqe);
  641. mlx4_en_fill_hwtstamps(mdev,
  642. skb_hwtstamps(gro_skb),
  643. timestamp);
  644. }
  645. napi_gro_frags(&cq->napi);
  646. goto next;
  647. }
  648. /* GRO not possible, complete processing here */
  649. ip_summed = CHECKSUM_UNNECESSARY;
  650. } else {
  651. ip_summed = CHECKSUM_NONE;
  652. ring->csum_none++;
  653. }
  654. } else {
  655. ip_summed = CHECKSUM_NONE;
  656. ring->csum_none++;
  657. }
  658. skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
  659. if (!skb) {
  660. priv->stats.rx_dropped++;
  661. goto next;
  662. }
  663. if (unlikely(priv->validate_loopback)) {
  664. validate_loopback(priv, skb);
  665. goto next;
  666. }
  667. skb->ip_summed = ip_summed;
  668. skb->protocol = eth_type_trans(skb, dev);
  669. skb_record_rx_queue(skb, cq->ring);
  670. if (dev->features & NETIF_F_RXHASH)
  671. skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  672. if ((be32_to_cpu(cqe->vlan_my_qpn) &
  673. MLX4_CQE_VLAN_PRESENT_MASK) &&
  674. (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
  675. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
  676. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  677. timestamp = mlx4_en_get_cqe_ts(cqe);
  678. mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
  679. timestamp);
  680. }
  681. skb_mark_napi_id(skb, &cq->napi);
  682. /* Push it up the stack */
  683. netif_receive_skb(skb);
  684. next:
  685. for (nr = 0; nr < priv->num_frags; nr++)
  686. mlx4_en_free_frag(priv, frags, nr);
  687. ++cq->mcq.cons_index;
  688. index = (cq->mcq.cons_index) & ring->size_mask;
  689. cqe = &cq->buf[(index << factor) + factor];
  690. if (++polled == budget)
  691. goto out;
  692. }
  693. out:
  694. AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
  695. mlx4_cq_set_ci(&cq->mcq);
  696. wmb(); /* ensure HW sees CQ consumer before we post new buffers */
  697. ring->cons = cq->mcq.cons_index;
  698. mlx4_en_refill_rx_buffers(priv, ring);
  699. mlx4_en_update_rx_prod_db(ring);
  700. return polled;
  701. }
  702. void mlx4_en_rx_irq(struct mlx4_cq *mcq)
  703. {
  704. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  705. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  706. if (priv->port_up)
  707. napi_schedule(&cq->napi);
  708. else
  709. mlx4_en_arm_cq(priv, cq);
  710. }
  711. /* Rx CQ polling - called by NAPI */
  712. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
  713. {
  714. struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
  715. struct net_device *dev = cq->dev;
  716. struct mlx4_en_priv *priv = netdev_priv(dev);
  717. int done;
  718. if (!mlx4_en_cq_lock_napi(cq))
  719. return budget;
  720. done = mlx4_en_process_rx_cq(dev, cq, budget);
  721. mlx4_en_cq_unlock_napi(cq);
  722. /* If we used up all the quota - we're probably not done yet... */
  723. if (done == budget)
  724. INC_PERF_COUNTER(priv->pstats.napi_quota);
  725. else {
  726. /* Done for now */
  727. napi_complete(napi);
  728. mlx4_en_arm_cq(priv, cq);
  729. }
  730. return done;
  731. }
  732. static const int frag_sizes[] = {
  733. FRAG_SZ0,
  734. FRAG_SZ1,
  735. FRAG_SZ2,
  736. FRAG_SZ3
  737. };
  738. void mlx4_en_calc_rx_buf(struct net_device *dev)
  739. {
  740. struct mlx4_en_priv *priv = netdev_priv(dev);
  741. int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
  742. int buf_size = 0;
  743. int i = 0;
  744. while (buf_size < eff_mtu) {
  745. priv->frag_info[i].frag_size =
  746. (eff_mtu > buf_size + frag_sizes[i]) ?
  747. frag_sizes[i] : eff_mtu - buf_size;
  748. priv->frag_info[i].frag_prefix_size = buf_size;
  749. if (!i) {
  750. priv->frag_info[i].frag_align = NET_IP_ALIGN;
  751. priv->frag_info[i].frag_stride =
  752. ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
  753. } else {
  754. priv->frag_info[i].frag_align = 0;
  755. priv->frag_info[i].frag_stride =
  756. ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
  757. }
  758. buf_size += priv->frag_info[i].frag_size;
  759. i++;
  760. }
  761. priv->num_frags = i;
  762. priv->rx_skb_size = eff_mtu;
  763. priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
  764. en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
  765. "num_frags:%d):\n", eff_mtu, priv->num_frags);
  766. for (i = 0; i < priv->num_frags; i++) {
  767. en_err(priv,
  768. " frag:%d - size:%d prefix:%d align:%d stride:%d\n",
  769. i,
  770. priv->frag_info[i].frag_size,
  771. priv->frag_info[i].frag_prefix_size,
  772. priv->frag_info[i].frag_align,
  773. priv->frag_info[i].frag_stride);
  774. }
  775. }
  776. /* RSS related functions */
  777. static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
  778. struct mlx4_en_rx_ring *ring,
  779. enum mlx4_qp_state *state,
  780. struct mlx4_qp *qp)
  781. {
  782. struct mlx4_en_dev *mdev = priv->mdev;
  783. struct mlx4_qp_context *context;
  784. int err = 0;
  785. context = kmalloc(sizeof(*context), GFP_KERNEL);
  786. if (!context)
  787. return -ENOMEM;
  788. err = mlx4_qp_alloc(mdev->dev, qpn, qp);
  789. if (err) {
  790. en_err(priv, "Failed to allocate qp #%x\n", qpn);
  791. goto out;
  792. }
  793. qp->event = mlx4_en_sqp_event;
  794. memset(context, 0, sizeof *context);
  795. mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
  796. qpn, ring->cqn, -1, context);
  797. context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
  798. /* Cancel FCS removal if FW allows */
  799. if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
  800. context->param3 |= cpu_to_be32(1 << 29);
  801. ring->fcs_del = ETH_FCS_LEN;
  802. } else
  803. ring->fcs_del = 0;
  804. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
  805. if (err) {
  806. mlx4_qp_remove(mdev->dev, qp);
  807. mlx4_qp_free(mdev->dev, qp);
  808. }
  809. mlx4_en_update_rx_prod_db(ring);
  810. out:
  811. kfree(context);
  812. return err;
  813. }
  814. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
  815. {
  816. int err;
  817. u32 qpn;
  818. err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
  819. if (err) {
  820. en_err(priv, "Failed reserving drop qpn\n");
  821. return err;
  822. }
  823. err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
  824. if (err) {
  825. en_err(priv, "Failed allocating drop qp\n");
  826. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  827. return err;
  828. }
  829. return 0;
  830. }
  831. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
  832. {
  833. u32 qpn;
  834. qpn = priv->drop_qp.qpn;
  835. mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
  836. mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
  837. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  838. }
  839. /* Allocate rx qp's and configure them according to rss map */
  840. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
  841. {
  842. struct mlx4_en_dev *mdev = priv->mdev;
  843. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  844. struct mlx4_qp_context context;
  845. struct mlx4_rss_context *rss_context;
  846. int rss_rings;
  847. void *ptr;
  848. u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
  849. MLX4_RSS_TCP_IPV6);
  850. int i, qpn;
  851. int err = 0;
  852. int good_qps = 0;
  853. static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
  854. 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
  855. 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
  856. en_dbg(DRV, priv, "Configuring rss steering\n");
  857. err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
  858. priv->rx_ring_num,
  859. &rss_map->base_qpn);
  860. if (err) {
  861. en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
  862. return err;
  863. }
  864. for (i = 0; i < priv->rx_ring_num; i++) {
  865. qpn = rss_map->base_qpn + i;
  866. err = mlx4_en_config_rss_qp(priv, qpn, priv->rx_ring[i],
  867. &rss_map->state[i],
  868. &rss_map->qps[i]);
  869. if (err)
  870. goto rss_err;
  871. ++good_qps;
  872. }
  873. /* Configure RSS indirection qp */
  874. err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
  875. if (err) {
  876. en_err(priv, "Failed to allocate RSS indirection QP\n");
  877. goto rss_err;
  878. }
  879. rss_map->indir_qp.event = mlx4_en_sqp_event;
  880. mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
  881. priv->rx_ring[0]->cqn, -1, &context);
  882. if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
  883. rss_rings = priv->rx_ring_num;
  884. else
  885. rss_rings = priv->prof->rss_rings;
  886. ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
  887. + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
  888. rss_context = ptr;
  889. rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
  890. (rss_map->base_qpn));
  891. rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
  892. if (priv->mdev->profile.udp_rss) {
  893. rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
  894. rss_context->base_qpn_udp = rss_context->default_qpn;
  895. }
  896. rss_context->flags = rss_mask;
  897. rss_context->hash_fn = MLX4_RSS_HASH_TOP;
  898. for (i = 0; i < 10; i++)
  899. rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
  900. err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
  901. &rss_map->indir_qp, &rss_map->indir_state);
  902. if (err)
  903. goto indir_err;
  904. return 0;
  905. indir_err:
  906. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  907. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  908. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  909. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  910. rss_err:
  911. for (i = 0; i < good_qps; i++) {
  912. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  913. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  914. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  915. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  916. }
  917. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  918. return err;
  919. }
  920. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
  921. {
  922. struct mlx4_en_dev *mdev = priv->mdev;
  923. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  924. int i;
  925. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  926. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  927. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  928. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  929. for (i = 0; i < priv->rx_ring_num; i++) {
  930. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  931. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  932. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  933. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  934. }
  935. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  936. }