radeon_cp.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  42. {
  43. u32 ret;
  44. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  45. ret = RADEON_READ(R520_MC_IND_DATA);
  46. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  47. return ret;
  48. }
  49. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  50. {
  51. u32 ret;
  52. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  53. ret = RADEON_READ(RS480_NB_MC_DATA);
  54. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  55. return ret;
  56. }
  57. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  58. {
  59. u32 ret;
  60. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  61. ret = RADEON_READ(RS690_MC_DATA);
  62. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  63. return ret;
  64. }
  65. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  66. {
  67. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  68. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  69. return RS690_READ_MCIND(dev_priv, addr);
  70. else
  71. return RS480_READ_MCIND(dev_priv, addr);
  72. }
  73. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  74. {
  75. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  76. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  77. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  78. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  79. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  80. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  81. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  82. else
  83. return RADEON_READ(RADEON_MC_FB_LOCATION);
  84. }
  85. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  86. {
  87. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  88. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  89. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  90. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  91. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  92. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  93. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  94. else
  95. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  96. }
  97. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  98. {
  99. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  100. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  101. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  102. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  103. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  104. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  105. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  106. else
  107. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  108. }
  109. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  110. {
  111. u32 agp_base_hi = upper_32_bits(agp_base);
  112. u32 agp_base_lo = agp_base & 0xffffffff;
  113. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  114. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  115. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  116. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  117. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  118. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  119. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  120. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  121. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  122. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  123. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  124. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  125. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  126. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  127. } else {
  128. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  129. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  130. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  131. }
  132. }
  133. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  134. {
  135. drm_radeon_private_t *dev_priv = dev->dev_private;
  136. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  137. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  138. }
  139. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  140. {
  141. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  142. return RADEON_READ(RADEON_PCIE_DATA);
  143. }
  144. #if RADEON_FIFO_DEBUG
  145. static void radeon_status(drm_radeon_private_t * dev_priv)
  146. {
  147. printk("%s:\n", __func__);
  148. printk("RBBM_STATUS = 0x%08x\n",
  149. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  150. printk("CP_RB_RTPR = 0x%08x\n",
  151. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  152. printk("CP_RB_WTPR = 0x%08x\n",
  153. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  154. printk("AIC_CNTL = 0x%08x\n",
  155. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  156. printk("AIC_STAT = 0x%08x\n",
  157. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  158. printk("AIC_PT_BASE = 0x%08x\n",
  159. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  160. printk("TLB_ADDR = 0x%08x\n",
  161. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  162. printk("TLB_DATA = 0x%08x\n",
  163. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  164. }
  165. #endif
  166. /* ================================================================
  167. * Engine, FIFO control
  168. */
  169. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  170. {
  171. u32 tmp;
  172. int i;
  173. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  174. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  175. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  176. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  177. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  178. for (i = 0; i < dev_priv->usec_timeout; i++) {
  179. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  180. & RADEON_RB3D_DC_BUSY)) {
  181. return 0;
  182. }
  183. DRM_UDELAY(1);
  184. }
  185. } else {
  186. /* don't flush or purge cache here or lockup */
  187. return 0;
  188. }
  189. #if RADEON_FIFO_DEBUG
  190. DRM_ERROR("failed!\n");
  191. radeon_status(dev_priv);
  192. #endif
  193. return -EBUSY;
  194. }
  195. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  196. {
  197. int i;
  198. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  199. for (i = 0; i < dev_priv->usec_timeout; i++) {
  200. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  201. & RADEON_RBBM_FIFOCNT_MASK);
  202. if (slots >= entries)
  203. return 0;
  204. DRM_UDELAY(1);
  205. }
  206. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  207. RADEON_READ(RADEON_RBBM_STATUS),
  208. RADEON_READ(R300_VAP_CNTL_STATUS));
  209. #if RADEON_FIFO_DEBUG
  210. DRM_ERROR("failed!\n");
  211. radeon_status(dev_priv);
  212. #endif
  213. return -EBUSY;
  214. }
  215. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  216. {
  217. int i, ret;
  218. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  219. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  220. if (ret)
  221. return ret;
  222. for (i = 0; i < dev_priv->usec_timeout; i++) {
  223. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  224. & RADEON_RBBM_ACTIVE)) {
  225. radeon_do_pixcache_flush(dev_priv);
  226. return 0;
  227. }
  228. DRM_UDELAY(1);
  229. }
  230. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  231. RADEON_READ(RADEON_RBBM_STATUS),
  232. RADEON_READ(R300_VAP_CNTL_STATUS));
  233. #if RADEON_FIFO_DEBUG
  234. DRM_ERROR("failed!\n");
  235. radeon_status(dev_priv);
  236. #endif
  237. return -EBUSY;
  238. }
  239. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  240. {
  241. uint32_t gb_tile_config, gb_pipe_sel = 0;
  242. /* RS4xx/RS6xx/R4xx/R5xx */
  243. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  244. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  245. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  246. } else {
  247. /* R3xx */
  248. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  249. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  250. dev_priv->num_gb_pipes = 2;
  251. } else {
  252. /* R3Vxx */
  253. dev_priv->num_gb_pipes = 1;
  254. }
  255. }
  256. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  257. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  258. switch (dev_priv->num_gb_pipes) {
  259. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  260. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  261. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  262. default:
  263. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  264. }
  265. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  266. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  267. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  268. }
  269. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  270. radeon_do_wait_for_idle(dev_priv);
  271. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  272. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  273. R300_DC_AUTOFLUSH_ENABLE |
  274. R300_DC_DC_DISABLE_IGNORE_PE));
  275. }
  276. /* ================================================================
  277. * CP control, initialization
  278. */
  279. /* Load the microcode for the CP */
  280. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  281. {
  282. int i;
  283. DRM_DEBUG("\n");
  284. radeon_do_wait_for_idle(dev_priv);
  285. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  286. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  287. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  288. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  290. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  291. DRM_INFO("Loading R100 Microcode\n");
  292. for (i = 0; i < 256; i++) {
  293. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  294. R100_cp_microcode[i][1]);
  295. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  296. R100_cp_microcode[i][0]);
  297. }
  298. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  299. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  300. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  301. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  302. DRM_INFO("Loading R200 Microcode\n");
  303. for (i = 0; i < 256; i++) {
  304. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  305. R200_cp_microcode[i][1]);
  306. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  307. R200_cp_microcode[i][0]);
  308. }
  309. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  310. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  311. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  312. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  313. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  314. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  315. DRM_INFO("Loading R300 Microcode\n");
  316. for (i = 0; i < 256; i++) {
  317. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  318. R300_cp_microcode[i][1]);
  319. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  320. R300_cp_microcode[i][0]);
  321. }
  322. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  323. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  324. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  325. DRM_INFO("Loading R400 Microcode\n");
  326. for (i = 0; i < 256; i++) {
  327. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  328. R420_cp_microcode[i][1]);
  329. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  330. R420_cp_microcode[i][0]);
  331. }
  332. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  333. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  334. DRM_INFO("Loading RS690/RS740 Microcode\n");
  335. for (i = 0; i < 256; i++) {
  336. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  337. RS690_cp_microcode[i][1]);
  338. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  339. RS690_cp_microcode[i][0]);
  340. }
  341. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  342. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  343. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  344. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  345. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  346. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  347. DRM_INFO("Loading R500 Microcode\n");
  348. for (i = 0; i < 256; i++) {
  349. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  350. R520_cp_microcode[i][1]);
  351. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  352. R520_cp_microcode[i][0]);
  353. }
  354. }
  355. }
  356. /* Flush any pending commands to the CP. This should only be used just
  357. * prior to a wait for idle, as it informs the engine that the command
  358. * stream is ending.
  359. */
  360. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  361. {
  362. DRM_DEBUG("\n");
  363. #if 0
  364. u32 tmp;
  365. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  366. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  367. #endif
  368. }
  369. /* Wait for the CP to go idle.
  370. */
  371. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  372. {
  373. RING_LOCALS;
  374. DRM_DEBUG("\n");
  375. BEGIN_RING(6);
  376. RADEON_PURGE_CACHE();
  377. RADEON_PURGE_ZCACHE();
  378. RADEON_WAIT_UNTIL_IDLE();
  379. ADVANCE_RING();
  380. COMMIT_RING();
  381. return radeon_do_wait_for_idle(dev_priv);
  382. }
  383. /* Start the Command Processor.
  384. */
  385. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  386. {
  387. RING_LOCALS;
  388. DRM_DEBUG("\n");
  389. radeon_do_wait_for_idle(dev_priv);
  390. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  391. dev_priv->cp_running = 1;
  392. BEGIN_RING(8);
  393. /* isync can only be written through cp on r5xx write it here */
  394. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  395. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  396. RADEON_ISYNC_ANY3D_IDLE2D |
  397. RADEON_ISYNC_WAIT_IDLEGUI |
  398. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  399. RADEON_PURGE_CACHE();
  400. RADEON_PURGE_ZCACHE();
  401. RADEON_WAIT_UNTIL_IDLE();
  402. ADVANCE_RING();
  403. COMMIT_RING();
  404. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  405. }
  406. /* Reset the Command Processor. This will not flush any pending
  407. * commands, so you must wait for the CP command stream to complete
  408. * before calling this routine.
  409. */
  410. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  411. {
  412. u32 cur_read_ptr;
  413. DRM_DEBUG("\n");
  414. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  415. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  416. SET_RING_HEAD(dev_priv, cur_read_ptr);
  417. dev_priv->ring.tail = cur_read_ptr;
  418. }
  419. /* Stop the Command Processor. This will not flush any pending
  420. * commands, so you must flush the command stream and wait for the CP
  421. * to go idle before calling this routine.
  422. */
  423. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  424. {
  425. DRM_DEBUG("\n");
  426. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  427. dev_priv->cp_running = 0;
  428. }
  429. /* Reset the engine. This will stop the CP if it is running.
  430. */
  431. static int radeon_do_engine_reset(struct drm_device * dev)
  432. {
  433. drm_radeon_private_t *dev_priv = dev->dev_private;
  434. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  435. DRM_DEBUG("\n");
  436. radeon_do_pixcache_flush(dev_priv);
  437. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  438. /* may need something similar for newer chips */
  439. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  440. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  441. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  442. RADEON_FORCEON_MCLKA |
  443. RADEON_FORCEON_MCLKB |
  444. RADEON_FORCEON_YCLKA |
  445. RADEON_FORCEON_YCLKB |
  446. RADEON_FORCEON_MC |
  447. RADEON_FORCEON_AIC));
  448. }
  449. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  450. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  451. RADEON_SOFT_RESET_CP |
  452. RADEON_SOFT_RESET_HI |
  453. RADEON_SOFT_RESET_SE |
  454. RADEON_SOFT_RESET_RE |
  455. RADEON_SOFT_RESET_PP |
  456. RADEON_SOFT_RESET_E2 |
  457. RADEON_SOFT_RESET_RB));
  458. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  459. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  460. ~(RADEON_SOFT_RESET_CP |
  461. RADEON_SOFT_RESET_HI |
  462. RADEON_SOFT_RESET_SE |
  463. RADEON_SOFT_RESET_RE |
  464. RADEON_SOFT_RESET_PP |
  465. RADEON_SOFT_RESET_E2 |
  466. RADEON_SOFT_RESET_RB)));
  467. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  468. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  469. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  470. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  471. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  472. }
  473. /* setup the raster pipes */
  474. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  475. radeon_init_pipes(dev_priv);
  476. /* Reset the CP ring */
  477. radeon_do_cp_reset(dev_priv);
  478. /* The CP is no longer running after an engine reset */
  479. dev_priv->cp_running = 0;
  480. /* Reset any pending vertex, indirect buffers */
  481. radeon_freelist_reset(dev);
  482. return 0;
  483. }
  484. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  485. drm_radeon_private_t *dev_priv,
  486. struct drm_file *file_priv)
  487. {
  488. struct drm_radeon_master_private *master_priv;
  489. u32 ring_start, cur_read_ptr;
  490. u32 tmp;
  491. /* Initialize the memory controller. With new memory map, the fb location
  492. * is not changed, it should have been properly initialized already. Part
  493. * of the problem is that the code below is bogus, assuming the GART is
  494. * always appended to the fb which is not necessarily the case
  495. */
  496. if (!dev_priv->new_memmap)
  497. radeon_write_fb_location(dev_priv,
  498. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  499. | (dev_priv->fb_location >> 16));
  500. #if __OS_HAS_AGP
  501. if (dev_priv->flags & RADEON_IS_AGP) {
  502. radeon_write_agp_base(dev_priv, dev->agp->base);
  503. radeon_write_agp_location(dev_priv,
  504. (((dev_priv->gart_vm_start - 1 +
  505. dev_priv->gart_size) & 0xffff0000) |
  506. (dev_priv->gart_vm_start >> 16)));
  507. ring_start = (dev_priv->cp_ring->offset
  508. - dev->agp->base
  509. + dev_priv->gart_vm_start);
  510. } else
  511. #endif
  512. ring_start = (dev_priv->cp_ring->offset
  513. - (unsigned long)dev->sg->virtual
  514. + dev_priv->gart_vm_start);
  515. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  516. /* Set the write pointer delay */
  517. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  518. /* Initialize the ring buffer's read and write pointers */
  519. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  520. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  521. SET_RING_HEAD(dev_priv, cur_read_ptr);
  522. dev_priv->ring.tail = cur_read_ptr;
  523. #if __OS_HAS_AGP
  524. if (dev_priv->flags & RADEON_IS_AGP) {
  525. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  526. dev_priv->ring_rptr->offset
  527. - dev->agp->base + dev_priv->gart_vm_start);
  528. } else
  529. #endif
  530. {
  531. struct drm_sg_mem *entry = dev->sg;
  532. unsigned long tmp_ofs, page_ofs;
  533. tmp_ofs = dev_priv->ring_rptr->offset -
  534. (unsigned long)dev->sg->virtual;
  535. page_ofs = tmp_ofs >> PAGE_SHIFT;
  536. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  537. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  538. (unsigned long)entry->busaddr[page_ofs],
  539. entry->handle + tmp_ofs);
  540. }
  541. /* Set ring buffer size */
  542. #ifdef __BIG_ENDIAN
  543. RADEON_WRITE(RADEON_CP_RB_CNTL,
  544. RADEON_BUF_SWAP_32BIT |
  545. (dev_priv->ring.fetch_size_l2ow << 18) |
  546. (dev_priv->ring.rptr_update_l2qw << 8) |
  547. dev_priv->ring.size_l2qw);
  548. #else
  549. RADEON_WRITE(RADEON_CP_RB_CNTL,
  550. (dev_priv->ring.fetch_size_l2ow << 18) |
  551. (dev_priv->ring.rptr_update_l2qw << 8) |
  552. dev_priv->ring.size_l2qw);
  553. #endif
  554. /* Initialize the scratch register pointer. This will cause
  555. * the scratch register values to be written out to memory
  556. * whenever they are updated.
  557. *
  558. * We simply put this behind the ring read pointer, this works
  559. * with PCI GART as well as (whatever kind of) AGP GART
  560. */
  561. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  562. + RADEON_SCRATCH_REG_OFFSET);
  563. dev_priv->scratch = ((__volatile__ u32 *)
  564. dev_priv->ring_rptr->handle +
  565. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  566. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  567. /* Turn on bus mastering */
  568. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  569. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  570. /* rs600/rs690/rs740 */
  571. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  572. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  573. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  574. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  575. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  576. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  577. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  578. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  579. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  580. } /* PCIE cards appears to not need this */
  581. dev_priv->scratch[0] = 0;
  582. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  583. dev_priv->scratch[1] = 0;
  584. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  585. dev_priv->scratch[2] = 0;
  586. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  587. /* reset sarea copies of these */
  588. master_priv = file_priv->master->driver_priv;
  589. if (master_priv->sarea_priv) {
  590. master_priv->sarea_priv->last_frame = 0;
  591. master_priv->sarea_priv->last_dispatch = 0;
  592. master_priv->sarea_priv->last_clear = 0;
  593. }
  594. radeon_do_wait_for_idle(dev_priv);
  595. /* Sync everything up */
  596. RADEON_WRITE(RADEON_ISYNC_CNTL,
  597. (RADEON_ISYNC_ANY2D_IDLE3D |
  598. RADEON_ISYNC_ANY3D_IDLE2D |
  599. RADEON_ISYNC_WAIT_IDLEGUI |
  600. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  601. }
  602. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  603. {
  604. u32 tmp;
  605. /* Start with assuming that writeback doesn't work */
  606. dev_priv->writeback_works = 0;
  607. /* Writeback doesn't seem to work everywhere, test it here and possibly
  608. * enable it if it appears to work
  609. */
  610. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  611. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  612. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  613. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  614. 0xdeadbeef)
  615. break;
  616. DRM_UDELAY(1);
  617. }
  618. if (tmp < dev_priv->usec_timeout) {
  619. dev_priv->writeback_works = 1;
  620. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  621. } else {
  622. dev_priv->writeback_works = 0;
  623. DRM_INFO("writeback test failed\n");
  624. }
  625. if (radeon_no_wb == 1) {
  626. dev_priv->writeback_works = 0;
  627. DRM_INFO("writeback forced off\n");
  628. }
  629. if (!dev_priv->writeback_works) {
  630. /* Disable writeback to avoid unnecessary bus master transfer */
  631. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  632. RADEON_RB_NO_UPDATE);
  633. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  634. }
  635. }
  636. /* Enable or disable IGP GART on the chip */
  637. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  638. {
  639. u32 temp;
  640. if (on) {
  641. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  642. dev_priv->gart_vm_start,
  643. (long)dev_priv->gart_info.bus_addr,
  644. dev_priv->gart_size);
  645. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  646. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  647. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  648. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  649. RS690_BLOCK_GFX_D3_EN));
  650. else
  651. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  652. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  653. RS480_VA_SIZE_32MB));
  654. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  655. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  656. RS480_TLB_ENABLE |
  657. RS480_GTW_LAC_EN |
  658. RS480_1LEVEL_GART));
  659. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  660. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  661. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  662. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  663. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  664. RS480_REQ_TYPE_SNOOP_DIS));
  665. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  666. dev_priv->gart_size = 32*1024*1024;
  667. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  668. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  669. radeon_write_agp_location(dev_priv, temp);
  670. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  671. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  672. RS480_VA_SIZE_32MB));
  673. do {
  674. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  675. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  676. break;
  677. DRM_UDELAY(1);
  678. } while (1);
  679. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  680. RS480_GART_CACHE_INVALIDATE);
  681. do {
  682. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  683. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  684. break;
  685. DRM_UDELAY(1);
  686. } while (1);
  687. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  688. } else {
  689. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  690. }
  691. }
  692. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  693. {
  694. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  695. if (on) {
  696. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  697. dev_priv->gart_vm_start,
  698. (long)dev_priv->gart_info.bus_addr,
  699. dev_priv->gart_size);
  700. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  701. dev_priv->gart_vm_start);
  702. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  703. dev_priv->gart_info.bus_addr);
  704. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  705. dev_priv->gart_vm_start);
  706. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  707. dev_priv->gart_vm_start +
  708. dev_priv->gart_size - 1);
  709. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  710. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  711. RADEON_PCIE_TX_GART_EN);
  712. } else {
  713. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  714. tmp & ~RADEON_PCIE_TX_GART_EN);
  715. }
  716. }
  717. /* Enable or disable PCI GART on the chip */
  718. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  719. {
  720. u32 tmp;
  721. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  722. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  723. (dev_priv->flags & RADEON_IS_IGPGART)) {
  724. radeon_set_igpgart(dev_priv, on);
  725. return;
  726. }
  727. if (dev_priv->flags & RADEON_IS_PCIE) {
  728. radeon_set_pciegart(dev_priv, on);
  729. return;
  730. }
  731. tmp = RADEON_READ(RADEON_AIC_CNTL);
  732. if (on) {
  733. RADEON_WRITE(RADEON_AIC_CNTL,
  734. tmp | RADEON_PCIGART_TRANSLATE_EN);
  735. /* set PCI GART page-table base address
  736. */
  737. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  738. /* set address range for PCI address translate
  739. */
  740. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  741. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  742. + dev_priv->gart_size - 1);
  743. /* Turn off AGP aperture -- is this required for PCI GART?
  744. */
  745. radeon_write_agp_location(dev_priv, 0xffffffc0);
  746. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  747. } else {
  748. RADEON_WRITE(RADEON_AIC_CNTL,
  749. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  750. }
  751. }
  752. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  753. struct drm_file *file_priv)
  754. {
  755. drm_radeon_private_t *dev_priv = dev->dev_private;
  756. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  757. DRM_DEBUG("\n");
  758. /* if we require new memory map but we don't have it fail */
  759. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  760. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  761. radeon_do_cleanup_cp(dev);
  762. return -EINVAL;
  763. }
  764. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  765. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  766. dev_priv->flags &= ~RADEON_IS_AGP;
  767. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  768. && !init->is_pci) {
  769. DRM_DEBUG("Restoring AGP flag\n");
  770. dev_priv->flags |= RADEON_IS_AGP;
  771. }
  772. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  773. DRM_ERROR("PCI GART memory not allocated!\n");
  774. radeon_do_cleanup_cp(dev);
  775. return -EINVAL;
  776. }
  777. dev_priv->usec_timeout = init->usec_timeout;
  778. if (dev_priv->usec_timeout < 1 ||
  779. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  780. DRM_DEBUG("TIMEOUT problem!\n");
  781. radeon_do_cleanup_cp(dev);
  782. return -EINVAL;
  783. }
  784. /* Enable vblank on CRTC1 for older X servers
  785. */
  786. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  787. switch(init->func) {
  788. case RADEON_INIT_R200_CP:
  789. dev_priv->microcode_version = UCODE_R200;
  790. break;
  791. case RADEON_INIT_R300_CP:
  792. dev_priv->microcode_version = UCODE_R300;
  793. break;
  794. default:
  795. dev_priv->microcode_version = UCODE_R100;
  796. }
  797. dev_priv->do_boxes = 0;
  798. dev_priv->cp_mode = init->cp_mode;
  799. /* We don't support anything other than bus-mastering ring mode,
  800. * but the ring can be in either AGP or PCI space for the ring
  801. * read pointer.
  802. */
  803. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  804. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  805. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  806. radeon_do_cleanup_cp(dev);
  807. return -EINVAL;
  808. }
  809. switch (init->fb_bpp) {
  810. case 16:
  811. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  812. break;
  813. case 32:
  814. default:
  815. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  816. break;
  817. }
  818. dev_priv->front_offset = init->front_offset;
  819. dev_priv->front_pitch = init->front_pitch;
  820. dev_priv->back_offset = init->back_offset;
  821. dev_priv->back_pitch = init->back_pitch;
  822. switch (init->depth_bpp) {
  823. case 16:
  824. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  825. break;
  826. case 32:
  827. default:
  828. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  829. break;
  830. }
  831. dev_priv->depth_offset = init->depth_offset;
  832. dev_priv->depth_pitch = init->depth_pitch;
  833. /* Hardware state for depth clears. Remove this if/when we no
  834. * longer clear the depth buffer with a 3D rectangle. Hard-code
  835. * all values to prevent unwanted 3D state from slipping through
  836. * and screwing with the clear operation.
  837. */
  838. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  839. (dev_priv->color_fmt << 10) |
  840. (dev_priv->microcode_version ==
  841. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  842. dev_priv->depth_clear.rb3d_zstencilcntl =
  843. (dev_priv->depth_fmt |
  844. RADEON_Z_TEST_ALWAYS |
  845. RADEON_STENCIL_TEST_ALWAYS |
  846. RADEON_STENCIL_S_FAIL_REPLACE |
  847. RADEON_STENCIL_ZPASS_REPLACE |
  848. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  849. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  850. RADEON_BFACE_SOLID |
  851. RADEON_FFACE_SOLID |
  852. RADEON_FLAT_SHADE_VTX_LAST |
  853. RADEON_DIFFUSE_SHADE_FLAT |
  854. RADEON_ALPHA_SHADE_FLAT |
  855. RADEON_SPECULAR_SHADE_FLAT |
  856. RADEON_FOG_SHADE_FLAT |
  857. RADEON_VTX_PIX_CENTER_OGL |
  858. RADEON_ROUND_MODE_TRUNC |
  859. RADEON_ROUND_PREC_8TH_PIX);
  860. dev_priv->ring_offset = init->ring_offset;
  861. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  862. dev_priv->buffers_offset = init->buffers_offset;
  863. dev_priv->gart_textures_offset = init->gart_textures_offset;
  864. master_priv->sarea = drm_getsarea(dev);
  865. if (!master_priv->sarea) {
  866. DRM_ERROR("could not find sarea!\n");
  867. radeon_do_cleanup_cp(dev);
  868. return -EINVAL;
  869. }
  870. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  871. if (!dev_priv->cp_ring) {
  872. DRM_ERROR("could not find cp ring region!\n");
  873. radeon_do_cleanup_cp(dev);
  874. return -EINVAL;
  875. }
  876. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  877. if (!dev_priv->ring_rptr) {
  878. DRM_ERROR("could not find ring read pointer!\n");
  879. radeon_do_cleanup_cp(dev);
  880. return -EINVAL;
  881. }
  882. dev->agp_buffer_token = init->buffers_offset;
  883. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  884. if (!dev->agp_buffer_map) {
  885. DRM_ERROR("could not find dma buffer region!\n");
  886. radeon_do_cleanup_cp(dev);
  887. return -EINVAL;
  888. }
  889. if (init->gart_textures_offset) {
  890. dev_priv->gart_textures =
  891. drm_core_findmap(dev, init->gart_textures_offset);
  892. if (!dev_priv->gart_textures) {
  893. DRM_ERROR("could not find GART texture region!\n");
  894. radeon_do_cleanup_cp(dev);
  895. return -EINVAL;
  896. }
  897. }
  898. #if __OS_HAS_AGP
  899. if (dev_priv->flags & RADEON_IS_AGP) {
  900. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  901. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  902. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  903. if (!dev_priv->cp_ring->handle ||
  904. !dev_priv->ring_rptr->handle ||
  905. !dev->agp_buffer_map->handle) {
  906. DRM_ERROR("could not find ioremap agp regions!\n");
  907. radeon_do_cleanup_cp(dev);
  908. return -EINVAL;
  909. }
  910. } else
  911. #endif
  912. {
  913. dev_priv->cp_ring->handle =
  914. (void *)(unsigned long)dev_priv->cp_ring->offset;
  915. dev_priv->ring_rptr->handle =
  916. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  917. dev->agp_buffer_map->handle =
  918. (void *)(unsigned long)dev->agp_buffer_map->offset;
  919. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  920. dev_priv->cp_ring->handle);
  921. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  922. dev_priv->ring_rptr->handle);
  923. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  924. dev->agp_buffer_map->handle);
  925. }
  926. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  927. dev_priv->fb_size =
  928. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  929. - dev_priv->fb_location;
  930. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  931. ((dev_priv->front_offset
  932. + dev_priv->fb_location) >> 10));
  933. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  934. ((dev_priv->back_offset
  935. + dev_priv->fb_location) >> 10));
  936. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  937. ((dev_priv->depth_offset
  938. + dev_priv->fb_location) >> 10));
  939. dev_priv->gart_size = init->gart_size;
  940. /* New let's set the memory map ... */
  941. if (dev_priv->new_memmap) {
  942. u32 base = 0;
  943. DRM_INFO("Setting GART location based on new memory map\n");
  944. /* If using AGP, try to locate the AGP aperture at the same
  945. * location in the card and on the bus, though we have to
  946. * align it down.
  947. */
  948. #if __OS_HAS_AGP
  949. if (dev_priv->flags & RADEON_IS_AGP) {
  950. base = dev->agp->base;
  951. /* Check if valid */
  952. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  953. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  954. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  955. dev->agp->base);
  956. base = 0;
  957. }
  958. }
  959. #endif
  960. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  961. if (base == 0) {
  962. base = dev_priv->fb_location + dev_priv->fb_size;
  963. if (base < dev_priv->fb_location ||
  964. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  965. base = dev_priv->fb_location
  966. - dev_priv->gart_size;
  967. }
  968. dev_priv->gart_vm_start = base & 0xffc00000u;
  969. if (dev_priv->gart_vm_start != base)
  970. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  971. base, dev_priv->gart_vm_start);
  972. } else {
  973. DRM_INFO("Setting GART location based on old memory map\n");
  974. dev_priv->gart_vm_start = dev_priv->fb_location +
  975. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  976. }
  977. #if __OS_HAS_AGP
  978. if (dev_priv->flags & RADEON_IS_AGP)
  979. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  980. - dev->agp->base
  981. + dev_priv->gart_vm_start);
  982. else
  983. #endif
  984. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  985. - (unsigned long)dev->sg->virtual
  986. + dev_priv->gart_vm_start);
  987. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  988. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  989. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  990. dev_priv->gart_buffers_offset);
  991. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  992. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  993. + init->ring_size / sizeof(u32));
  994. dev_priv->ring.size = init->ring_size;
  995. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  996. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  997. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  998. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  999. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1000. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1001. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1002. #if __OS_HAS_AGP
  1003. if (dev_priv->flags & RADEON_IS_AGP) {
  1004. /* Turn off PCI GART */
  1005. radeon_set_pcigart(dev_priv, 0);
  1006. } else
  1007. #endif
  1008. {
  1009. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1010. /* if we have an offset set from userspace */
  1011. if (dev_priv->pcigart_offset_set) {
  1012. dev_priv->gart_info.bus_addr =
  1013. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1014. dev_priv->gart_info.mapping.offset =
  1015. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1016. dev_priv->gart_info.mapping.size =
  1017. dev_priv->gart_info.table_size;
  1018. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1019. dev_priv->gart_info.addr =
  1020. dev_priv->gart_info.mapping.handle;
  1021. if (dev_priv->flags & RADEON_IS_PCIE)
  1022. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1023. else
  1024. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1025. dev_priv->gart_info.gart_table_location =
  1026. DRM_ATI_GART_FB;
  1027. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1028. dev_priv->gart_info.addr,
  1029. dev_priv->pcigart_offset);
  1030. } else {
  1031. if (dev_priv->flags & RADEON_IS_IGPGART)
  1032. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1033. else
  1034. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1035. dev_priv->gart_info.gart_table_location =
  1036. DRM_ATI_GART_MAIN;
  1037. dev_priv->gart_info.addr = NULL;
  1038. dev_priv->gart_info.bus_addr = 0;
  1039. if (dev_priv->flags & RADEON_IS_PCIE) {
  1040. DRM_ERROR
  1041. ("Cannot use PCI Express without GART in FB memory\n");
  1042. radeon_do_cleanup_cp(dev);
  1043. return -EINVAL;
  1044. }
  1045. }
  1046. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1047. DRM_ERROR("failed to init PCI GART!\n");
  1048. radeon_do_cleanup_cp(dev);
  1049. return -ENOMEM;
  1050. }
  1051. /* Turn on PCI GART */
  1052. radeon_set_pcigart(dev_priv, 1);
  1053. }
  1054. radeon_cp_load_microcode(dev_priv);
  1055. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1056. dev_priv->last_buf = 0;
  1057. radeon_do_engine_reset(dev);
  1058. radeon_test_writeback(dev_priv);
  1059. return 0;
  1060. }
  1061. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1062. {
  1063. drm_radeon_private_t *dev_priv = dev->dev_private;
  1064. DRM_DEBUG("\n");
  1065. /* Make sure interrupts are disabled here because the uninstall ioctl
  1066. * may not have been called from userspace and after dev_private
  1067. * is freed, it's too late.
  1068. */
  1069. if (dev->irq_enabled)
  1070. drm_irq_uninstall(dev);
  1071. #if __OS_HAS_AGP
  1072. if (dev_priv->flags & RADEON_IS_AGP) {
  1073. if (dev_priv->cp_ring != NULL) {
  1074. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1075. dev_priv->cp_ring = NULL;
  1076. }
  1077. if (dev_priv->ring_rptr != NULL) {
  1078. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1079. dev_priv->ring_rptr = NULL;
  1080. }
  1081. if (dev->agp_buffer_map != NULL) {
  1082. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1083. dev->agp_buffer_map = NULL;
  1084. }
  1085. } else
  1086. #endif
  1087. {
  1088. if (dev_priv->gart_info.bus_addr) {
  1089. /* Turn off PCI GART */
  1090. radeon_set_pcigart(dev_priv, 0);
  1091. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1092. DRM_ERROR("failed to cleanup PCI GART!\n");
  1093. }
  1094. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1095. {
  1096. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1097. dev_priv->gart_info.addr = 0;
  1098. }
  1099. }
  1100. /* only clear to the start of flags */
  1101. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1102. return 0;
  1103. }
  1104. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1105. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1106. * here we make sure that all Radeon hardware initialisation is re-done without
  1107. * affecting running applications.
  1108. *
  1109. * Charl P. Botha <http://cpbotha.net>
  1110. */
  1111. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1112. {
  1113. drm_radeon_private_t *dev_priv = dev->dev_private;
  1114. if (!dev_priv) {
  1115. DRM_ERROR("Called with no initialization\n");
  1116. return -EINVAL;
  1117. }
  1118. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1119. #if __OS_HAS_AGP
  1120. if (dev_priv->flags & RADEON_IS_AGP) {
  1121. /* Turn off PCI GART */
  1122. radeon_set_pcigart(dev_priv, 0);
  1123. } else
  1124. #endif
  1125. {
  1126. /* Turn on PCI GART */
  1127. radeon_set_pcigart(dev_priv, 1);
  1128. }
  1129. radeon_cp_load_microcode(dev_priv);
  1130. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1131. radeon_do_engine_reset(dev);
  1132. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1133. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1134. return 0;
  1135. }
  1136. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1137. {
  1138. drm_radeon_init_t *init = data;
  1139. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1140. if (init->func == RADEON_INIT_R300_CP)
  1141. r300_init_reg_flags(dev);
  1142. switch (init->func) {
  1143. case RADEON_INIT_CP:
  1144. case RADEON_INIT_R200_CP:
  1145. case RADEON_INIT_R300_CP:
  1146. return radeon_do_init_cp(dev, init, file_priv);
  1147. case RADEON_CLEANUP_CP:
  1148. return radeon_do_cleanup_cp(dev);
  1149. }
  1150. return -EINVAL;
  1151. }
  1152. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1153. {
  1154. drm_radeon_private_t *dev_priv = dev->dev_private;
  1155. DRM_DEBUG("\n");
  1156. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1157. if (dev_priv->cp_running) {
  1158. DRM_DEBUG("while CP running\n");
  1159. return 0;
  1160. }
  1161. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1162. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1163. dev_priv->cp_mode);
  1164. return 0;
  1165. }
  1166. radeon_do_cp_start(dev_priv);
  1167. return 0;
  1168. }
  1169. /* Stop the CP. The engine must have been idled before calling this
  1170. * routine.
  1171. */
  1172. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1173. {
  1174. drm_radeon_private_t *dev_priv = dev->dev_private;
  1175. drm_radeon_cp_stop_t *stop = data;
  1176. int ret;
  1177. DRM_DEBUG("\n");
  1178. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1179. if (!dev_priv->cp_running)
  1180. return 0;
  1181. /* Flush any pending CP commands. This ensures any outstanding
  1182. * commands are exectuted by the engine before we turn it off.
  1183. */
  1184. if (stop->flush) {
  1185. radeon_do_cp_flush(dev_priv);
  1186. }
  1187. /* If we fail to make the engine go idle, we return an error
  1188. * code so that the DRM ioctl wrapper can try again.
  1189. */
  1190. if (stop->idle) {
  1191. ret = radeon_do_cp_idle(dev_priv);
  1192. if (ret)
  1193. return ret;
  1194. }
  1195. /* Finally, we can turn off the CP. If the engine isn't idle,
  1196. * we will get some dropped triangles as they won't be fully
  1197. * rendered before the CP is shut down.
  1198. */
  1199. radeon_do_cp_stop(dev_priv);
  1200. /* Reset the engine */
  1201. radeon_do_engine_reset(dev);
  1202. return 0;
  1203. }
  1204. void radeon_do_release(struct drm_device * dev)
  1205. {
  1206. drm_radeon_private_t *dev_priv = dev->dev_private;
  1207. int i, ret;
  1208. if (dev_priv) {
  1209. if (dev_priv->cp_running) {
  1210. /* Stop the cp */
  1211. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1212. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1213. #ifdef __linux__
  1214. schedule();
  1215. #else
  1216. tsleep(&ret, PZERO, "rdnrel", 1);
  1217. #endif
  1218. }
  1219. radeon_do_cp_stop(dev_priv);
  1220. radeon_do_engine_reset(dev);
  1221. }
  1222. /* Disable *all* interrupts */
  1223. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1224. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1225. if (dev_priv->mmio) { /* remove all surfaces */
  1226. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1227. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1228. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1229. 16 * i, 0);
  1230. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1231. 16 * i, 0);
  1232. }
  1233. }
  1234. /* Free memory heap structures */
  1235. radeon_mem_takedown(&(dev_priv->gart_heap));
  1236. radeon_mem_takedown(&(dev_priv->fb_heap));
  1237. /* deallocate kernel resources */
  1238. radeon_do_cleanup_cp(dev);
  1239. }
  1240. }
  1241. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1242. */
  1243. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1244. {
  1245. drm_radeon_private_t *dev_priv = dev->dev_private;
  1246. DRM_DEBUG("\n");
  1247. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1248. if (!dev_priv) {
  1249. DRM_DEBUG("called before init done\n");
  1250. return -EINVAL;
  1251. }
  1252. radeon_do_cp_reset(dev_priv);
  1253. /* The CP is no longer running after an engine reset */
  1254. dev_priv->cp_running = 0;
  1255. return 0;
  1256. }
  1257. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1258. {
  1259. drm_radeon_private_t *dev_priv = dev->dev_private;
  1260. DRM_DEBUG("\n");
  1261. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1262. return radeon_do_cp_idle(dev_priv);
  1263. }
  1264. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1265. */
  1266. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1267. {
  1268. return radeon_do_resume_cp(dev, file_priv);
  1269. }
  1270. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1271. {
  1272. DRM_DEBUG("\n");
  1273. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1274. return radeon_do_engine_reset(dev);
  1275. }
  1276. /* ================================================================
  1277. * Fullscreen mode
  1278. */
  1279. /* KW: Deprecated to say the least:
  1280. */
  1281. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1282. {
  1283. return 0;
  1284. }
  1285. /* ================================================================
  1286. * Freelist management
  1287. */
  1288. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1289. * bufs until freelist code is used. Note this hides a problem with
  1290. * the scratch register * (used to keep track of last buffer
  1291. * completed) being written to before * the last buffer has actually
  1292. * completed rendering.
  1293. *
  1294. * KW: It's also a good way to find free buffers quickly.
  1295. *
  1296. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1297. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1298. * we essentially have to do this, else old clients will break.
  1299. *
  1300. * However, it does leave open a potential deadlock where all the
  1301. * buffers are held by other clients, which can't release them because
  1302. * they can't get the lock.
  1303. */
  1304. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1305. {
  1306. struct drm_device_dma *dma = dev->dma;
  1307. drm_radeon_private_t *dev_priv = dev->dev_private;
  1308. drm_radeon_buf_priv_t *buf_priv;
  1309. struct drm_buf *buf;
  1310. int i, t;
  1311. int start;
  1312. if (++dev_priv->last_buf >= dma->buf_count)
  1313. dev_priv->last_buf = 0;
  1314. start = dev_priv->last_buf;
  1315. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1316. u32 done_age = GET_SCRATCH(1);
  1317. DRM_DEBUG("done_age = %d\n", done_age);
  1318. for (i = start; i < dma->buf_count; i++) {
  1319. buf = dma->buflist[i];
  1320. buf_priv = buf->dev_private;
  1321. if (buf->file_priv == NULL || (buf->pending &&
  1322. buf_priv->age <=
  1323. done_age)) {
  1324. dev_priv->stats.requested_bufs++;
  1325. buf->pending = 0;
  1326. return buf;
  1327. }
  1328. start = 0;
  1329. }
  1330. if (t) {
  1331. DRM_UDELAY(1);
  1332. dev_priv->stats.freelist_loops++;
  1333. }
  1334. }
  1335. DRM_DEBUG("returning NULL!\n");
  1336. return NULL;
  1337. }
  1338. #if 0
  1339. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1340. {
  1341. struct drm_device_dma *dma = dev->dma;
  1342. drm_radeon_private_t *dev_priv = dev->dev_private;
  1343. drm_radeon_buf_priv_t *buf_priv;
  1344. struct drm_buf *buf;
  1345. int i, t;
  1346. int start;
  1347. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1348. if (++dev_priv->last_buf >= dma->buf_count)
  1349. dev_priv->last_buf = 0;
  1350. start = dev_priv->last_buf;
  1351. dev_priv->stats.freelist_loops++;
  1352. for (t = 0; t < 2; t++) {
  1353. for (i = start; i < dma->buf_count; i++) {
  1354. buf = dma->buflist[i];
  1355. buf_priv = buf->dev_private;
  1356. if (buf->file_priv == 0 || (buf->pending &&
  1357. buf_priv->age <=
  1358. done_age)) {
  1359. dev_priv->stats.requested_bufs++;
  1360. buf->pending = 0;
  1361. return buf;
  1362. }
  1363. }
  1364. start = 0;
  1365. }
  1366. return NULL;
  1367. }
  1368. #endif
  1369. void radeon_freelist_reset(struct drm_device * dev)
  1370. {
  1371. struct drm_device_dma *dma = dev->dma;
  1372. drm_radeon_private_t *dev_priv = dev->dev_private;
  1373. int i;
  1374. dev_priv->last_buf = 0;
  1375. for (i = 0; i < dma->buf_count; i++) {
  1376. struct drm_buf *buf = dma->buflist[i];
  1377. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1378. buf_priv->age = 0;
  1379. }
  1380. }
  1381. /* ================================================================
  1382. * CP command submission
  1383. */
  1384. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1385. {
  1386. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1387. int i;
  1388. u32 last_head = GET_RING_HEAD(dev_priv);
  1389. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1390. u32 head = GET_RING_HEAD(dev_priv);
  1391. ring->space = (head - ring->tail) * sizeof(u32);
  1392. if (ring->space <= 0)
  1393. ring->space += ring->size;
  1394. if (ring->space > n)
  1395. return 0;
  1396. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1397. if (head != last_head)
  1398. i = 0;
  1399. last_head = head;
  1400. DRM_UDELAY(1);
  1401. }
  1402. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1403. #if RADEON_FIFO_DEBUG
  1404. radeon_status(dev_priv);
  1405. DRM_ERROR("failed!\n");
  1406. #endif
  1407. return -EBUSY;
  1408. }
  1409. static int radeon_cp_get_buffers(struct drm_device *dev,
  1410. struct drm_file *file_priv,
  1411. struct drm_dma * d)
  1412. {
  1413. int i;
  1414. struct drm_buf *buf;
  1415. for (i = d->granted_count; i < d->request_count; i++) {
  1416. buf = radeon_freelist_get(dev);
  1417. if (!buf)
  1418. return -EBUSY; /* NOTE: broken client */
  1419. buf->file_priv = file_priv;
  1420. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1421. sizeof(buf->idx)))
  1422. return -EFAULT;
  1423. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1424. sizeof(buf->total)))
  1425. return -EFAULT;
  1426. d->granted_count++;
  1427. }
  1428. return 0;
  1429. }
  1430. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1431. {
  1432. struct drm_device_dma *dma = dev->dma;
  1433. int ret = 0;
  1434. struct drm_dma *d = data;
  1435. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1436. /* Please don't send us buffers.
  1437. */
  1438. if (d->send_count != 0) {
  1439. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1440. DRM_CURRENTPID, d->send_count);
  1441. return -EINVAL;
  1442. }
  1443. /* We'll send you buffers.
  1444. */
  1445. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1446. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1447. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1448. return -EINVAL;
  1449. }
  1450. d->granted_count = 0;
  1451. if (d->request_count) {
  1452. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1453. }
  1454. return ret;
  1455. }
  1456. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1457. {
  1458. drm_radeon_private_t *dev_priv;
  1459. int ret = 0;
  1460. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1461. if (dev_priv == NULL)
  1462. return -ENOMEM;
  1463. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1464. dev->dev_private = (void *)dev_priv;
  1465. dev_priv->flags = flags;
  1466. switch (flags & RADEON_FAMILY_MASK) {
  1467. case CHIP_R100:
  1468. case CHIP_RV200:
  1469. case CHIP_R200:
  1470. case CHIP_R300:
  1471. case CHIP_R350:
  1472. case CHIP_R420:
  1473. case CHIP_R423:
  1474. case CHIP_RV410:
  1475. case CHIP_RV515:
  1476. case CHIP_R520:
  1477. case CHIP_RV570:
  1478. case CHIP_R580:
  1479. dev_priv->flags |= RADEON_HAS_HIERZ;
  1480. break;
  1481. default:
  1482. /* all other chips have no hierarchical z buffer */
  1483. break;
  1484. }
  1485. if (drm_device_is_agp(dev))
  1486. dev_priv->flags |= RADEON_IS_AGP;
  1487. else if (drm_device_is_pcie(dev))
  1488. dev_priv->flags |= RADEON_IS_PCIE;
  1489. else
  1490. dev_priv->flags |= RADEON_IS_PCI;
  1491. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1492. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1493. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1494. if (ret != 0)
  1495. return ret;
  1496. ret = drm_vblank_init(dev, 2);
  1497. if (ret) {
  1498. radeon_driver_unload(dev);
  1499. return ret;
  1500. }
  1501. DRM_DEBUG("%s card detected\n",
  1502. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1503. return ret;
  1504. }
  1505. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1506. {
  1507. struct drm_radeon_master_private *master_priv;
  1508. unsigned long sareapage;
  1509. int ret;
  1510. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1511. if (!master_priv)
  1512. return -ENOMEM;
  1513. /* prebuild the SAREA */
  1514. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1515. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1516. &master_priv->sarea);
  1517. if (ret) {
  1518. DRM_ERROR("SAREA setup failed\n");
  1519. return ret;
  1520. }
  1521. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1522. master_priv->sarea_priv->pfCurrentPage = 0;
  1523. master->driver_priv = master_priv;
  1524. return 0;
  1525. }
  1526. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1527. {
  1528. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1529. if (!master_priv)
  1530. return;
  1531. if (master_priv->sarea_priv &&
  1532. master_priv->sarea_priv->pfCurrentPage != 0)
  1533. radeon_cp_dispatch_flip(dev, master);
  1534. master_priv->sarea_priv = NULL;
  1535. if (master_priv->sarea)
  1536. drm_rmmap_locked(dev, master_priv->sarea);
  1537. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1538. master->driver_priv = NULL;
  1539. }
  1540. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1541. * have to find them.
  1542. */
  1543. int radeon_driver_firstopen(struct drm_device *dev)
  1544. {
  1545. int ret;
  1546. drm_local_map_t *map;
  1547. drm_radeon_private_t *dev_priv = dev->dev_private;
  1548. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1549. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1550. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1551. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1552. _DRM_WRITE_COMBINING, &map);
  1553. if (ret != 0)
  1554. return ret;
  1555. return 0;
  1556. }
  1557. int radeon_driver_unload(struct drm_device *dev)
  1558. {
  1559. drm_radeon_private_t *dev_priv = dev->dev_private;
  1560. DRM_DEBUG("\n");
  1561. drm_rmmap(dev, dev_priv->mmio);
  1562. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1563. dev->dev_private = NULL;
  1564. return 0;
  1565. }