exynos_drm_fimd.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <drm/exynos_drm.h>
  20. #include <plat/regs-fb-v4.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_fbdev.h"
  23. #include "exynos_drm_crtc.h"
  24. /*
  25. * FIMD is stand for Fully Interactive Mobile Display and
  26. * as a display controller, it transfers contents drawn on memory
  27. * to a LCD Panel through Display Interfaces such as RGB or
  28. * CPU Interface.
  29. */
  30. /* position control register for hardware window 0, 2 ~ 4.*/
  31. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  32. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  33. /* size control register for hardware window 0. */
  34. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  35. /* alpha control register for hardware window 1 ~ 4. */
  36. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  37. /* size control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  39. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  40. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  41. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  42. /* color key control register for hardware window 1 ~ 4. */
  43. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  44. /* color key value register for hardware window 1 ~ 4. */
  45. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  46. /* FIMD has totally five hardware windows. */
  47. #define WINDOWS_NR 5
  48. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  49. struct fimd_win_data {
  50. unsigned int offset_x;
  51. unsigned int offset_y;
  52. unsigned int ovl_width;
  53. unsigned int ovl_height;
  54. unsigned int fb_width;
  55. unsigned int fb_height;
  56. unsigned int bpp;
  57. dma_addr_t paddr;
  58. void __iomem *vaddr;
  59. unsigned int buf_offsize;
  60. unsigned int line_size; /* bytes */
  61. };
  62. struct fimd_context {
  63. struct exynos_drm_subdrv subdrv;
  64. int irq;
  65. struct drm_crtc *crtc;
  66. struct clk *bus_clk;
  67. struct clk *lcd_clk;
  68. struct resource *regs_res;
  69. void __iomem *regs;
  70. struct fimd_win_data win_data[WINDOWS_NR];
  71. unsigned int clkdiv;
  72. unsigned int default_win;
  73. unsigned long irq_flags;
  74. u32 vidcon0;
  75. u32 vidcon1;
  76. struct fb_videomode *timing;
  77. };
  78. static bool fimd_display_is_connected(struct device *dev)
  79. {
  80. struct fimd_context *ctx = get_fimd_context(dev);
  81. DRM_DEBUG_KMS("%s\n", __FILE__);
  82. /* TODO. */
  83. return true;
  84. }
  85. static void *fimd_get_timing(struct device *dev)
  86. {
  87. struct fimd_context *ctx = get_fimd_context(dev);
  88. DRM_DEBUG_KMS("%s\n", __FILE__);
  89. return ctx->timing;
  90. }
  91. static int fimd_check_timing(struct device *dev, void *timing)
  92. {
  93. struct fimd_context *ctx = get_fimd_context(dev);
  94. DRM_DEBUG_KMS("%s\n", __FILE__);
  95. /* TODO. */
  96. return 0;
  97. }
  98. static int fimd_display_power_on(struct device *dev, int mode)
  99. {
  100. struct fimd_context *ctx = get_fimd_context(dev);
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO. */
  103. return 0;
  104. }
  105. static struct exynos_drm_display fimd_display = {
  106. .type = EXYNOS_DISPLAY_TYPE_LCD,
  107. .is_connected = fimd_display_is_connected,
  108. .get_timing = fimd_get_timing,
  109. .check_timing = fimd_check_timing,
  110. .power_on = fimd_display_power_on,
  111. };
  112. static void fimd_commit(struct device *dev)
  113. {
  114. struct fimd_context *ctx = get_fimd_context(dev);
  115. struct fb_videomode *timing = ctx->timing;
  116. u32 val;
  117. DRM_DEBUG_KMS("%s\n", __FILE__);
  118. /* setup polarity values from machine code. */
  119. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  120. /* setup vertical timing values. */
  121. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  122. VIDTCON0_VFPD(timing->lower_margin - 1) |
  123. VIDTCON0_VSPW(timing->vsync_len - 1);
  124. writel(val, ctx->regs + VIDTCON0);
  125. /* setup horizontal timing values. */
  126. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  127. VIDTCON1_HFPD(timing->right_margin - 1) |
  128. VIDTCON1_HSPW(timing->hsync_len - 1);
  129. writel(val, ctx->regs + VIDTCON1);
  130. /* setup horizontal and vertical display size. */
  131. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  132. VIDTCON2_HOZVAL(timing->xres - 1);
  133. writel(val, ctx->regs + VIDTCON2);
  134. /* setup clock source, clock divider, enable dma. */
  135. val = ctx->vidcon0;
  136. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  137. if (ctx->clkdiv > 1)
  138. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  139. else
  140. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  141. /*
  142. * fields of register with prefix '_F' would be updated
  143. * at vsync(same as dma start)
  144. */
  145. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  146. writel(val, ctx->regs + VIDCON0);
  147. }
  148. static int fimd_enable_vblank(struct device *dev)
  149. {
  150. struct fimd_context *ctx = get_fimd_context(dev);
  151. u32 val;
  152. DRM_DEBUG_KMS("%s\n", __FILE__);
  153. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  154. val = readl(ctx->regs + VIDINTCON0);
  155. val |= VIDINTCON0_INT_ENABLE;
  156. val |= VIDINTCON0_INT_FRAME;
  157. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  158. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  159. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  160. val |= VIDINTCON0_FRAMESEL1_NONE;
  161. writel(val, ctx->regs + VIDINTCON0);
  162. }
  163. return 0;
  164. }
  165. static void fimd_disable_vblank(struct device *dev)
  166. {
  167. struct fimd_context *ctx = get_fimd_context(dev);
  168. u32 val;
  169. DRM_DEBUG_KMS("%s\n", __FILE__);
  170. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  171. val = readl(ctx->regs + VIDINTCON0);
  172. val &= ~VIDINTCON0_INT_FRAME;
  173. val &= ~VIDINTCON0_INT_ENABLE;
  174. writel(val, ctx->regs + VIDINTCON0);
  175. }
  176. }
  177. static struct exynos_drm_manager_ops fimd_manager_ops = {
  178. .commit = fimd_commit,
  179. .enable_vblank = fimd_enable_vblank,
  180. .disable_vblank = fimd_disable_vblank,
  181. };
  182. static void fimd_win_mode_set(struct device *dev,
  183. struct exynos_drm_overlay *overlay)
  184. {
  185. struct fimd_context *ctx = get_fimd_context(dev);
  186. struct fimd_win_data *win_data;
  187. unsigned long offset;
  188. DRM_DEBUG_KMS("%s\n", __FILE__);
  189. if (!overlay) {
  190. dev_err(dev, "overlay is NULL\n");
  191. return;
  192. }
  193. offset = overlay->fb_x * (overlay->bpp >> 3);
  194. offset += overlay->fb_y * overlay->pitch;
  195. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  196. win_data = &ctx->win_data[ctx->default_win];
  197. win_data->offset_x = overlay->crtc_x;
  198. win_data->offset_y = overlay->crtc_y;
  199. win_data->ovl_width = overlay->crtc_width;
  200. win_data->ovl_height = overlay->crtc_height;
  201. win_data->fb_width = overlay->fb_width;
  202. win_data->fb_height = overlay->fb_height;
  203. win_data->paddr = overlay->paddr + offset;
  204. win_data->vaddr = overlay->vaddr + offset;
  205. win_data->bpp = overlay->bpp;
  206. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  207. (overlay->bpp >> 3);
  208. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  209. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  210. win_data->offset_x, win_data->offset_y);
  211. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  212. win_data->ovl_width, win_data->ovl_height);
  213. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  214. (unsigned long)win_data->paddr,
  215. (unsigned long)win_data->vaddr);
  216. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  217. overlay->fb_width, overlay->crtc_width);
  218. }
  219. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  220. {
  221. struct fimd_context *ctx = get_fimd_context(dev);
  222. struct fimd_win_data *win_data = &ctx->win_data[win];
  223. unsigned long val;
  224. DRM_DEBUG_KMS("%s\n", __FILE__);
  225. val = WINCONx_ENWIN;
  226. switch (win_data->bpp) {
  227. case 1:
  228. val |= WINCON0_BPPMODE_1BPP;
  229. val |= WINCONx_BITSWP;
  230. val |= WINCONx_BURSTLEN_4WORD;
  231. break;
  232. case 2:
  233. val |= WINCON0_BPPMODE_2BPP;
  234. val |= WINCONx_BITSWP;
  235. val |= WINCONx_BURSTLEN_8WORD;
  236. break;
  237. case 4:
  238. val |= WINCON0_BPPMODE_4BPP;
  239. val |= WINCONx_BITSWP;
  240. val |= WINCONx_BURSTLEN_8WORD;
  241. break;
  242. case 8:
  243. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  244. val |= WINCONx_BURSTLEN_8WORD;
  245. val |= WINCONx_BYTSWP;
  246. break;
  247. case 16:
  248. val |= WINCON0_BPPMODE_16BPP_565;
  249. val |= WINCONx_HAWSWP;
  250. val |= WINCONx_BURSTLEN_16WORD;
  251. break;
  252. case 24:
  253. val |= WINCON0_BPPMODE_24BPP_888;
  254. val |= WINCONx_WSWP;
  255. val |= WINCONx_BURSTLEN_16WORD;
  256. break;
  257. case 32:
  258. val |= WINCON1_BPPMODE_28BPP_A4888
  259. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  260. val |= WINCONx_WSWP;
  261. val |= WINCONx_BURSTLEN_16WORD;
  262. break;
  263. default:
  264. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  265. val |= WINCON0_BPPMODE_24BPP_888;
  266. val |= WINCONx_WSWP;
  267. val |= WINCONx_BURSTLEN_16WORD;
  268. break;
  269. }
  270. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  271. writel(val, ctx->regs + WINCON(win));
  272. }
  273. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  274. {
  275. struct fimd_context *ctx = get_fimd_context(dev);
  276. unsigned int keycon0 = 0, keycon1 = 0;
  277. DRM_DEBUG_KMS("%s\n", __FILE__);
  278. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  279. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  280. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  281. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  282. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  283. }
  284. static void fimd_win_commit(struct device *dev)
  285. {
  286. struct fimd_context *ctx = get_fimd_context(dev);
  287. struct fimd_win_data *win_data;
  288. int win = ctx->default_win;
  289. unsigned long val, alpha, size;
  290. DRM_DEBUG_KMS("%s\n", __FILE__);
  291. if (win < 0 || win > WINDOWS_NR)
  292. return;
  293. win_data = &ctx->win_data[win];
  294. /*
  295. * SHADOWCON register is used for enabling timing.
  296. *
  297. * for example, once only width value of a register is set,
  298. * if the dma is started then fimd hardware could malfunction so
  299. * with protect window setting, the register fields with prefix '_F'
  300. * wouldn't be updated at vsync also but updated once unprotect window
  301. * is set.
  302. */
  303. /* protect windows */
  304. val = readl(ctx->regs + SHADOWCON);
  305. val |= SHADOWCON_WINx_PROTECT(win);
  306. writel(val, ctx->regs + SHADOWCON);
  307. /* buffer start address */
  308. val = win_data->paddr;
  309. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  310. /* buffer end address */
  311. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  312. val = win_data->paddr + size;
  313. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  314. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  315. (unsigned long)win_data->paddr, val, size);
  316. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  317. win_data->ovl_width, win_data->ovl_height);
  318. /* buffer size */
  319. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  320. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  321. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  322. /* OSD position */
  323. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  324. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  325. writel(val, ctx->regs + VIDOSD_A(win));
  326. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  327. win_data->ovl_width - 1) |
  328. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  329. win_data->ovl_height - 1);
  330. writel(val, ctx->regs + VIDOSD_B(win));
  331. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  332. win_data->offset_x, win_data->offset_y,
  333. win_data->offset_x + win_data->ovl_width - 1,
  334. win_data->offset_y + win_data->ovl_height - 1);
  335. /* hardware window 0 doesn't support alpha channel. */
  336. if (win != 0) {
  337. /* OSD alpha */
  338. alpha = VIDISD14C_ALPHA1_R(0xf) |
  339. VIDISD14C_ALPHA1_G(0xf) |
  340. VIDISD14C_ALPHA1_B(0xf);
  341. writel(alpha, ctx->regs + VIDOSD_C(win));
  342. }
  343. /* OSD size */
  344. if (win != 3 && win != 4) {
  345. u32 offset = VIDOSD_D(win);
  346. if (win == 0)
  347. offset = VIDOSD_C_SIZE_W0;
  348. val = win_data->ovl_width * win_data->ovl_height;
  349. writel(val, ctx->regs + offset);
  350. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  351. }
  352. fimd_win_set_pixfmt(dev, win);
  353. /* hardware window 0 doesn't support color key. */
  354. if (win != 0)
  355. fimd_win_set_colkey(dev, win);
  356. /* Enable DMA channel and unprotect windows */
  357. val = readl(ctx->regs + SHADOWCON);
  358. val |= SHADOWCON_CHx_ENABLE(win);
  359. val &= ~SHADOWCON_WINx_PROTECT(win);
  360. writel(val, ctx->regs + SHADOWCON);
  361. }
  362. static void fimd_win_disable(struct device *dev)
  363. {
  364. struct fimd_context *ctx = get_fimd_context(dev);
  365. struct fimd_win_data *win_data;
  366. int win = ctx->default_win;
  367. u32 val;
  368. DRM_DEBUG_KMS("%s\n", __FILE__);
  369. if (win < 0 || win > WINDOWS_NR)
  370. return;
  371. win_data = &ctx->win_data[win];
  372. /* protect windows */
  373. val = readl(ctx->regs + SHADOWCON);
  374. val |= SHADOWCON_WINx_PROTECT(win);
  375. writel(val, ctx->regs + SHADOWCON);
  376. /* wincon */
  377. val = readl(ctx->regs + WINCON(win));
  378. val &= ~WINCONx_ENWIN;
  379. writel(val, ctx->regs + WINCON(win));
  380. /* unprotect windows */
  381. val = readl(ctx->regs + SHADOWCON);
  382. val &= ~SHADOWCON_CHx_ENABLE(win);
  383. val &= ~SHADOWCON_WINx_PROTECT(win);
  384. writel(val, ctx->regs + SHADOWCON);
  385. }
  386. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  387. .mode_set = fimd_win_mode_set,
  388. .commit = fimd_win_commit,
  389. .disable = fimd_win_disable,
  390. };
  391. /* for pageflip event */
  392. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  393. {
  394. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  395. struct drm_pending_vblank_event *e, *t;
  396. struct timeval now;
  397. unsigned long flags;
  398. if (!dev_priv->pageflip_event)
  399. return;
  400. spin_lock_irqsave(&drm_dev->event_lock, flags);
  401. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  402. base.link) {
  403. do_gettimeofday(&now);
  404. e->event.sequence = 0;
  405. e->event.tv_sec = now.tv_sec;
  406. e->event.tv_usec = now.tv_usec;
  407. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  408. wake_up_interruptible(&e->base.file_priv->event_wait);
  409. }
  410. drm_vblank_put(drm_dev, crtc);
  411. dev_priv->pageflip_event = false;
  412. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  413. }
  414. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  415. {
  416. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  417. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  418. struct drm_device *drm_dev = subdrv->drm_dev;
  419. struct device *dev = subdrv->manager.dev;
  420. struct exynos_drm_manager *manager = &subdrv->manager;
  421. u32 val;
  422. val = readl(ctx->regs + VIDINTCON1);
  423. if (val & VIDINTCON1_INT_FRAME)
  424. /* VSYNC interrupt */
  425. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  426. drm_handle_vblank(drm_dev, manager->pipe);
  427. fimd_finish_pageflip(drm_dev, manager->pipe);
  428. return IRQ_HANDLED;
  429. }
  430. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  431. {
  432. struct drm_driver *drm_driver = drm_dev->driver;
  433. DRM_DEBUG_KMS("%s\n", __FILE__);
  434. /*
  435. * enable drm irq mode.
  436. * - with irq_enabled = 1, we can use the vblank feature.
  437. *
  438. * P.S. note that we wouldn't use drm irq handler but
  439. * just specific driver own one instead because
  440. * drm framework supports only one irq handler.
  441. */
  442. drm_dev->irq_enabled = 1;
  443. /*
  444. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  445. * by drm timer once a current process gives up ownership of
  446. * vblank event.(drm_vblank_put function was called)
  447. */
  448. drm_dev->vblank_disable_allowed = 1;
  449. return 0;
  450. }
  451. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  452. {
  453. struct drm_driver *drm_driver = drm_dev->driver;
  454. DRM_DEBUG_KMS("%s\n", __FILE__);
  455. /* TODO. */
  456. }
  457. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  458. struct fb_videomode *timing)
  459. {
  460. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  461. u32 retrace;
  462. u32 clkdiv;
  463. u32 best_framerate = 0;
  464. u32 framerate;
  465. DRM_DEBUG_KMS("%s\n", __FILE__);
  466. retrace = timing->left_margin + timing->hsync_len +
  467. timing->right_margin + timing->xres;
  468. retrace *= timing->upper_margin + timing->vsync_len +
  469. timing->lower_margin + timing->yres;
  470. /* default framerate is 60Hz */
  471. if (!timing->refresh)
  472. timing->refresh = 60;
  473. clk /= retrace;
  474. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  475. int tmp;
  476. /* get best framerate */
  477. framerate = clk / clkdiv;
  478. tmp = timing->refresh - framerate;
  479. if (tmp < 0) {
  480. best_framerate = framerate;
  481. continue;
  482. } else {
  483. if (!best_framerate)
  484. best_framerate = framerate;
  485. else if (tmp < (best_framerate - framerate))
  486. best_framerate = framerate;
  487. break;
  488. }
  489. }
  490. return clkdiv;
  491. }
  492. static void fimd_clear_win(struct fimd_context *ctx, int win)
  493. {
  494. u32 val;
  495. DRM_DEBUG_KMS("%s\n", __FILE__);
  496. writel(0, ctx->regs + WINCON(win));
  497. writel(0, ctx->regs + VIDOSD_A(win));
  498. writel(0, ctx->regs + VIDOSD_B(win));
  499. writel(0, ctx->regs + VIDOSD_C(win));
  500. if (win == 1 || win == 2)
  501. writel(0, ctx->regs + VIDOSD_D(win));
  502. val = readl(ctx->regs + SHADOWCON);
  503. val &= ~SHADOWCON_WINx_PROTECT(win);
  504. writel(val, ctx->regs + SHADOWCON);
  505. }
  506. static int __devinit fimd_probe(struct platform_device *pdev)
  507. {
  508. struct device *dev = &pdev->dev;
  509. struct fimd_context *ctx;
  510. struct exynos_drm_subdrv *subdrv;
  511. struct exynos_drm_fimd_pdata *pdata;
  512. struct fb_videomode *timing;
  513. struct resource *res;
  514. int win;
  515. int ret = -EINVAL;
  516. DRM_DEBUG_KMS("%s\n", __FILE__);
  517. pdata = pdev->dev.platform_data;
  518. if (!pdata) {
  519. dev_err(dev, "no platform data specified\n");
  520. return -EINVAL;
  521. }
  522. timing = &pdata->timing;
  523. if (!timing) {
  524. dev_err(dev, "timing is null.\n");
  525. return -EINVAL;
  526. }
  527. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  528. if (!ctx)
  529. return -ENOMEM;
  530. ctx->bus_clk = clk_get(dev, "fimd");
  531. if (IS_ERR(ctx->bus_clk)) {
  532. dev_err(dev, "failed to get bus clock\n");
  533. ret = PTR_ERR(ctx->bus_clk);
  534. goto err_clk_get;
  535. }
  536. clk_enable(ctx->bus_clk);
  537. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  538. if (IS_ERR(ctx->lcd_clk)) {
  539. dev_err(dev, "failed to get lcd clock\n");
  540. ret = PTR_ERR(ctx->lcd_clk);
  541. goto err_bus_clk;
  542. }
  543. clk_enable(ctx->lcd_clk);
  544. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  545. if (!res) {
  546. dev_err(dev, "failed to find registers\n");
  547. ret = -ENOENT;
  548. goto err_clk;
  549. }
  550. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  551. dev_name(dev));
  552. if (!ctx->regs_res) {
  553. dev_err(dev, "failed to claim register region\n");
  554. ret = -ENOENT;
  555. goto err_clk;
  556. }
  557. ctx->regs = ioremap(res->start, resource_size(res));
  558. if (!ctx->regs) {
  559. dev_err(dev, "failed to map registers\n");
  560. ret = -ENXIO;
  561. goto err_req_region_io;
  562. }
  563. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  564. if (!res) {
  565. dev_err(dev, "irq request failed.\n");
  566. goto err_req_region_irq;
  567. }
  568. ctx->irq = res->start;
  569. for (win = 0; win < WINDOWS_NR; win++)
  570. fimd_clear_win(ctx, win);
  571. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  572. if (ret < 0) {
  573. dev_err(dev, "irq request failed.\n");
  574. goto err_req_irq;
  575. }
  576. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  577. ctx->vidcon0 = pdata->vidcon0;
  578. ctx->vidcon1 = pdata->vidcon1;
  579. ctx->default_win = pdata->default_win;
  580. ctx->timing = timing;
  581. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  582. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  583. timing->pixclock, ctx->clkdiv);
  584. subdrv = &ctx->subdrv;
  585. subdrv->probe = fimd_subdrv_probe;
  586. subdrv->remove = fimd_subdrv_remove;
  587. subdrv->manager.pipe = -1;
  588. subdrv->manager.ops = &fimd_manager_ops;
  589. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  590. subdrv->manager.display = &fimd_display;
  591. subdrv->manager.dev = dev;
  592. platform_set_drvdata(pdev, ctx);
  593. exynos_drm_subdrv_register(subdrv);
  594. return 0;
  595. err_req_irq:
  596. err_req_region_irq:
  597. iounmap(ctx->regs);
  598. err_req_region_io:
  599. release_resource(ctx->regs_res);
  600. kfree(ctx->regs_res);
  601. err_clk:
  602. clk_disable(ctx->lcd_clk);
  603. clk_put(ctx->lcd_clk);
  604. err_bus_clk:
  605. clk_disable(ctx->bus_clk);
  606. clk_put(ctx->bus_clk);
  607. err_clk_get:
  608. kfree(ctx);
  609. return ret;
  610. }
  611. static int __devexit fimd_remove(struct platform_device *pdev)
  612. {
  613. struct fimd_context *ctx = platform_get_drvdata(pdev);
  614. DRM_DEBUG_KMS("%s\n", __FILE__);
  615. exynos_drm_subdrv_unregister(&ctx->subdrv);
  616. clk_disable(ctx->lcd_clk);
  617. clk_disable(ctx->bus_clk);
  618. clk_put(ctx->lcd_clk);
  619. clk_put(ctx->bus_clk);
  620. iounmap(ctx->regs);
  621. release_resource(ctx->regs_res);
  622. kfree(ctx->regs_res);
  623. free_irq(ctx->irq, ctx);
  624. kfree(ctx);
  625. return 0;
  626. }
  627. static struct platform_driver fimd_driver = {
  628. .probe = fimd_probe,
  629. .remove = __devexit_p(fimd_remove),
  630. .driver = {
  631. .name = "exynos4-fb",
  632. .owner = THIS_MODULE,
  633. },
  634. };
  635. static int __init fimd_init(void)
  636. {
  637. return platform_driver_register(&fimd_driver);
  638. }
  639. static void __exit fimd_exit(void)
  640. {
  641. platform_driver_unregister(&fimd_driver);
  642. }
  643. module_init(fimd_init);
  644. module_exit(fimd_exit);
  645. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  646. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  647. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  648. MODULE_LICENSE("GPL");