i915_drv.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. "
  108. "Enable Haswell and ValleyView Support. "
  109. "(default: false)");
  110. static struct drm_driver driver;
  111. extern int intel_agp_enabled;
  112. #define INTEL_VGA_DEVICE(id, info) { \
  113. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  114. .class_mask = 0xff0000, \
  115. .vendor = 0x8086, \
  116. .device = id, \
  117. .subvendor = PCI_ANY_ID, \
  118. .subdevice = PCI_ANY_ID, \
  119. .driver_data = (unsigned long) info }
  120. static const struct intel_device_info intel_i830_info = {
  121. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  122. .has_overlay = 1, .overlay_needs_physical = 1,
  123. };
  124. static const struct intel_device_info intel_845g_info = {
  125. .gen = 2,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i85x_info = {
  129. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  130. .cursor_needs_physical = 1,
  131. .has_overlay = 1, .overlay_needs_physical = 1,
  132. };
  133. static const struct intel_device_info intel_i865g_info = {
  134. .gen = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_i915g_info = {
  138. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i915gm_info = {
  142. .gen = 3, .is_mobile = 1,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i945g_info = {
  148. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i945gm_info = {
  152. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  153. .has_hotplug = 1, .cursor_needs_physical = 1,
  154. .has_overlay = 1, .overlay_needs_physical = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_i965g_info = {
  158. .gen = 4, .is_broadwater = 1,
  159. .has_hotplug = 1,
  160. .has_overlay = 1,
  161. };
  162. static const struct intel_device_info intel_i965gm_info = {
  163. .gen = 4, .is_crestline = 1,
  164. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. .supports_tv = 1,
  167. };
  168. static const struct intel_device_info intel_g33_info = {
  169. .gen = 3, .is_g33 = 1,
  170. .need_gfx_hws = 1, .has_hotplug = 1,
  171. .has_overlay = 1,
  172. };
  173. static const struct intel_device_info intel_g45_info = {
  174. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .has_bsd_ring = 1,
  177. };
  178. static const struct intel_device_info intel_gm45_info = {
  179. .gen = 4, .is_g4x = 1,
  180. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  181. .has_pipe_cxsr = 1, .has_hotplug = 1,
  182. .supports_tv = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_pineview_info = {
  186. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_d_info = {
  191. .gen = 5,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_ironlake_m_info = {
  196. .gen = 5, .is_mobile = 1,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_fbc = 1,
  199. .has_bsd_ring = 1,
  200. };
  201. static const struct intel_device_info intel_sandybridge_d_info = {
  202. .gen = 6,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. .has_llc = 1,
  207. .has_force_wake = 1,
  208. };
  209. static const struct intel_device_info intel_sandybridge_m_info = {
  210. .gen = 6, .is_mobile = 1,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. .has_blt_ring = 1,
  215. .has_llc = 1,
  216. .has_force_wake = 1,
  217. };
  218. static const struct intel_device_info intel_ivybridge_d_info = {
  219. .is_ivybridge = 1, .gen = 7,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_bsd_ring = 1,
  222. .has_blt_ring = 1,
  223. .has_llc = 1,
  224. .has_force_wake = 1,
  225. };
  226. static const struct intel_device_info intel_ivybridge_m_info = {
  227. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  230. .has_bsd_ring = 1,
  231. .has_blt_ring = 1,
  232. .has_llc = 1,
  233. .has_force_wake = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_m_info = {
  236. .gen = 7, .is_mobile = 1,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. .display_mmio_offset = VLV_DISPLAY_BASE,
  243. };
  244. static const struct intel_device_info intel_valleyview_d_info = {
  245. .gen = 7,
  246. .need_gfx_hws = 1, .has_hotplug = 1,
  247. .has_fbc = 0,
  248. .has_bsd_ring = 1,
  249. .has_blt_ring = 1,
  250. .is_valleyview = 1,
  251. .display_mmio_offset = VLV_DISPLAY_BASE,
  252. };
  253. static const struct intel_device_info intel_haswell_d_info = {
  254. .is_haswell = 1, .gen = 7,
  255. .need_gfx_hws = 1, .has_hotplug = 1,
  256. .has_bsd_ring = 1,
  257. .has_blt_ring = 1,
  258. .has_llc = 1,
  259. .has_force_wake = 1,
  260. };
  261. static const struct intel_device_info intel_haswell_m_info = {
  262. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  263. .need_gfx_hws = 1, .has_hotplug = 1,
  264. .has_bsd_ring = 1,
  265. .has_blt_ring = 1,
  266. .has_llc = 1,
  267. .has_force_wake = 1,
  268. };
  269. static const struct pci_device_id pciidlist[] = { /* aka */
  270. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  271. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  272. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  273. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  274. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  275. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  276. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  277. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  278. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  279. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  280. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  281. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  282. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  283. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  284. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  285. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  286. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  287. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  288. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  289. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  290. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  291. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  292. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  293. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  294. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  295. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  296. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  297. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  298. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  299. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  300. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  301. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  303. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  304. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  306. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  307. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  308. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  309. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  310. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  311. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  312. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  313. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  314. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  315. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  316. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  317. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  318. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  319. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  320. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  321. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  322. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  323. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  324. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  325. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  326. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  327. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  328. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  329. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  330. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  331. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  332. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  333. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  334. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  335. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  336. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  337. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  338. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  339. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  340. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  341. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  342. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  343. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  344. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  345. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  346. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  347. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  348. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  349. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  350. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  351. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  352. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  353. {0, 0, 0}
  354. };
  355. #if defined(CONFIG_DRM_I915_KMS)
  356. MODULE_DEVICE_TABLE(pci, pciidlist);
  357. #endif
  358. void intel_detect_pch(struct drm_device *dev)
  359. {
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. struct pci_dev *pch;
  362. /*
  363. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  364. * make graphics device passthrough work easy for VMM, that only
  365. * need to expose ISA bridge to let driver know the real hardware
  366. * underneath. This is a requirement from virtualization team.
  367. */
  368. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  369. if (pch) {
  370. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  371. unsigned short id;
  372. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  373. dev_priv->pch_id = id;
  374. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  375. dev_priv->pch_type = PCH_IBX;
  376. dev_priv->num_pch_pll = 2;
  377. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  378. WARN_ON(!IS_GEN5(dev));
  379. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  380. dev_priv->pch_type = PCH_CPT;
  381. dev_priv->num_pch_pll = 2;
  382. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  383. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  384. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  385. /* PantherPoint is CPT compatible */
  386. dev_priv->pch_type = PCH_CPT;
  387. dev_priv->num_pch_pll = 2;
  388. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  389. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  390. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  391. dev_priv->pch_type = PCH_LPT;
  392. dev_priv->num_pch_pll = 0;
  393. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  394. WARN_ON(!IS_HASWELL(dev));
  395. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  396. dev_priv->pch_type = PCH_LPT;
  397. dev_priv->num_pch_pll = 0;
  398. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  399. WARN_ON(!IS_HASWELL(dev));
  400. }
  401. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  402. }
  403. pci_dev_put(pch);
  404. }
  405. }
  406. bool i915_semaphore_is_enabled(struct drm_device *dev)
  407. {
  408. if (INTEL_INFO(dev)->gen < 6)
  409. return 0;
  410. if (i915_semaphores >= 0)
  411. return i915_semaphores;
  412. #ifdef CONFIG_INTEL_IOMMU
  413. /* Enable semaphores on SNB when IO remapping is off */
  414. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  415. return false;
  416. #endif
  417. return 1;
  418. }
  419. static int i915_drm_freeze(struct drm_device *dev)
  420. {
  421. struct drm_i915_private *dev_priv = dev->dev_private;
  422. intel_set_power_well(dev, true);
  423. drm_kms_helper_poll_disable(dev);
  424. pci_save_state(dev->pdev);
  425. /* If KMS is active, we do the leavevt stuff here */
  426. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  427. int error = i915_gem_idle(dev);
  428. if (error) {
  429. dev_err(&dev->pdev->dev,
  430. "GEM idle failed, resume might fail\n");
  431. return error;
  432. }
  433. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  434. intel_modeset_disable(dev);
  435. drm_irq_uninstall(dev);
  436. }
  437. i915_save_state(dev);
  438. intel_opregion_fini(dev);
  439. /* Modeset on resume, not lid events */
  440. dev_priv->modeset_on_lid = 0;
  441. console_lock();
  442. intel_fbdev_set_suspend(dev, 1);
  443. console_unlock();
  444. return 0;
  445. }
  446. int i915_suspend(struct drm_device *dev, pm_message_t state)
  447. {
  448. int error;
  449. if (!dev || !dev->dev_private) {
  450. DRM_ERROR("dev: %p\n", dev);
  451. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  452. return -ENODEV;
  453. }
  454. if (state.event == PM_EVENT_PRETHAW)
  455. return 0;
  456. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  457. return 0;
  458. error = i915_drm_freeze(dev);
  459. if (error)
  460. return error;
  461. if (state.event == PM_EVENT_SUSPEND) {
  462. /* Shut down the device */
  463. pci_disable_device(dev->pdev);
  464. pci_set_power_state(dev->pdev, PCI_D3hot);
  465. }
  466. return 0;
  467. }
  468. void intel_console_resume(struct work_struct *work)
  469. {
  470. struct drm_i915_private *dev_priv =
  471. container_of(work, struct drm_i915_private,
  472. console_resume_work);
  473. struct drm_device *dev = dev_priv->dev;
  474. console_lock();
  475. intel_fbdev_set_suspend(dev, 0);
  476. console_unlock();
  477. }
  478. static int __i915_drm_thaw(struct drm_device *dev)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. int error = 0;
  482. i915_restore_state(dev);
  483. intel_opregion_setup(dev);
  484. /* KMS EnterVT equivalent */
  485. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  486. intel_init_pch_refclk(dev);
  487. mutex_lock(&dev->struct_mutex);
  488. dev_priv->mm.suspended = 0;
  489. error = i915_gem_init_hw(dev);
  490. mutex_unlock(&dev->struct_mutex);
  491. intel_modeset_init_hw(dev);
  492. intel_modeset_setup_hw_state(dev, false);
  493. drm_irq_install(dev);
  494. intel_hpd_init(dev);
  495. }
  496. intel_opregion_init(dev);
  497. dev_priv->modeset_on_lid = 0;
  498. /*
  499. * The console lock can be pretty contented on resume due
  500. * to all the printk activity. Try to keep it out of the hot
  501. * path of resume if possible.
  502. */
  503. if (console_trylock()) {
  504. intel_fbdev_set_suspend(dev, 0);
  505. console_unlock();
  506. } else {
  507. schedule_work(&dev_priv->console_resume_work);
  508. }
  509. return error;
  510. }
  511. static int i915_drm_thaw(struct drm_device *dev)
  512. {
  513. int error = 0;
  514. intel_gt_reset(dev);
  515. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  516. mutex_lock(&dev->struct_mutex);
  517. i915_gem_restore_gtt_mappings(dev);
  518. mutex_unlock(&dev->struct_mutex);
  519. }
  520. __i915_drm_thaw(dev);
  521. return error;
  522. }
  523. int i915_resume(struct drm_device *dev)
  524. {
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. int ret;
  527. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  528. return 0;
  529. if (pci_enable_device(dev->pdev))
  530. return -EIO;
  531. pci_set_master(dev->pdev);
  532. intel_gt_reset(dev);
  533. /*
  534. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  535. * earlier) need this since the BIOS might clear all our scratch PTEs.
  536. */
  537. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  538. !dev_priv->opregion.header) {
  539. mutex_lock(&dev->struct_mutex);
  540. i915_gem_restore_gtt_mappings(dev);
  541. mutex_unlock(&dev->struct_mutex);
  542. }
  543. ret = __i915_drm_thaw(dev);
  544. if (ret)
  545. return ret;
  546. drm_kms_helper_poll_enable(dev);
  547. return 0;
  548. }
  549. static int i8xx_do_reset(struct drm_device *dev)
  550. {
  551. struct drm_i915_private *dev_priv = dev->dev_private;
  552. if (IS_I85X(dev))
  553. return -ENODEV;
  554. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  555. POSTING_READ(D_STATE);
  556. if (IS_I830(dev) || IS_845G(dev)) {
  557. I915_WRITE(DEBUG_RESET_I830,
  558. DEBUG_RESET_DISPLAY |
  559. DEBUG_RESET_RENDER |
  560. DEBUG_RESET_FULL);
  561. POSTING_READ(DEBUG_RESET_I830);
  562. msleep(1);
  563. I915_WRITE(DEBUG_RESET_I830, 0);
  564. POSTING_READ(DEBUG_RESET_I830);
  565. }
  566. msleep(1);
  567. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  568. POSTING_READ(D_STATE);
  569. return 0;
  570. }
  571. static int i965_reset_complete(struct drm_device *dev)
  572. {
  573. u8 gdrst;
  574. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  575. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  576. }
  577. static int i965_do_reset(struct drm_device *dev)
  578. {
  579. int ret;
  580. u8 gdrst;
  581. /*
  582. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  583. * well as the reset bit (GR/bit 0). Setting the GR bit
  584. * triggers the reset; when done, the hardware will clear it.
  585. */
  586. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  587. pci_write_config_byte(dev->pdev, I965_GDRST,
  588. gdrst | GRDOM_RENDER |
  589. GRDOM_RESET_ENABLE);
  590. ret = wait_for(i965_reset_complete(dev), 500);
  591. if (ret)
  592. return ret;
  593. /* We can't reset render&media without also resetting display ... */
  594. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  595. pci_write_config_byte(dev->pdev, I965_GDRST,
  596. gdrst | GRDOM_MEDIA |
  597. GRDOM_RESET_ENABLE);
  598. return wait_for(i965_reset_complete(dev), 500);
  599. }
  600. static int ironlake_do_reset(struct drm_device *dev)
  601. {
  602. struct drm_i915_private *dev_priv = dev->dev_private;
  603. u32 gdrst;
  604. int ret;
  605. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  606. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  607. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  608. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  609. if (ret)
  610. return ret;
  611. /* We can't reset render&media without also resetting display ... */
  612. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  613. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  614. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  615. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  616. }
  617. static int gen6_do_reset(struct drm_device *dev)
  618. {
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. int ret;
  621. unsigned long irqflags;
  622. /* Hold gt_lock across reset to prevent any register access
  623. * with forcewake not set correctly
  624. */
  625. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  626. /* Reset the chip */
  627. /* GEN6_GDRST is not in the gt power well, no need to check
  628. * for fifo space for the write or forcewake the chip for
  629. * the read
  630. */
  631. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  632. /* Spin waiting for the device to ack the reset request */
  633. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  634. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  635. if (dev_priv->forcewake_count)
  636. dev_priv->gt.force_wake_get(dev_priv);
  637. else
  638. dev_priv->gt.force_wake_put(dev_priv);
  639. /* Restore fifo count */
  640. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  641. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  642. return ret;
  643. }
  644. int intel_gpu_reset(struct drm_device *dev)
  645. {
  646. struct drm_i915_private *dev_priv = dev->dev_private;
  647. int ret = -ENODEV;
  648. switch (INTEL_INFO(dev)->gen) {
  649. case 7:
  650. case 6:
  651. ret = gen6_do_reset(dev);
  652. break;
  653. case 5:
  654. ret = ironlake_do_reset(dev);
  655. break;
  656. case 4:
  657. ret = i965_do_reset(dev);
  658. break;
  659. case 2:
  660. ret = i8xx_do_reset(dev);
  661. break;
  662. }
  663. /* Also reset the gpu hangman. */
  664. if (dev_priv->gpu_error.stop_rings) {
  665. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  666. dev_priv->gpu_error.stop_rings = 0;
  667. if (ret == -ENODEV) {
  668. DRM_ERROR("Reset not implemented, but ignoring "
  669. "error for simulated gpu hangs\n");
  670. ret = 0;
  671. }
  672. }
  673. return ret;
  674. }
  675. /**
  676. * i915_reset - reset chip after a hang
  677. * @dev: drm device to reset
  678. *
  679. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  680. * reset or otherwise an error code.
  681. *
  682. * Procedure is fairly simple:
  683. * - reset the chip using the reset reg
  684. * - re-init context state
  685. * - re-init hardware status page
  686. * - re-init ring buffer
  687. * - re-init interrupt state
  688. * - re-init display
  689. */
  690. int i915_reset(struct drm_device *dev)
  691. {
  692. drm_i915_private_t *dev_priv = dev->dev_private;
  693. int ret;
  694. if (!i915_try_reset)
  695. return 0;
  696. mutex_lock(&dev->struct_mutex);
  697. i915_gem_reset(dev);
  698. ret = -ENODEV;
  699. if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
  700. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  701. else
  702. ret = intel_gpu_reset(dev);
  703. dev_priv->gpu_error.last_reset = get_seconds();
  704. if (ret) {
  705. DRM_ERROR("Failed to reset chip.\n");
  706. mutex_unlock(&dev->struct_mutex);
  707. return ret;
  708. }
  709. /* Ok, now get things going again... */
  710. /*
  711. * Everything depends on having the GTT running, so we need to start
  712. * there. Fortunately we don't need to do this unless we reset the
  713. * chip at a PCI level.
  714. *
  715. * Next we need to restore the context, but we don't use those
  716. * yet either...
  717. *
  718. * Ring buffer needs to be re-initialized in the KMS case, or if X
  719. * was running at the time of the reset (i.e. we weren't VT
  720. * switched away).
  721. */
  722. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  723. !dev_priv->mm.suspended) {
  724. struct intel_ring_buffer *ring;
  725. int i;
  726. dev_priv->mm.suspended = 0;
  727. i915_gem_init_swizzling(dev);
  728. for_each_ring(ring, dev_priv, i)
  729. ring->init(ring);
  730. i915_gem_context_init(dev);
  731. i915_gem_init_ppgtt(dev);
  732. /*
  733. * It would make sense to re-init all the other hw state, at
  734. * least the rps/rc6/emon init done within modeset_init_hw. For
  735. * some unknown reason, this blows up my ilk, so don't.
  736. */
  737. mutex_unlock(&dev->struct_mutex);
  738. drm_irq_uninstall(dev);
  739. drm_irq_install(dev);
  740. intel_hpd_init(dev);
  741. } else {
  742. mutex_unlock(&dev->struct_mutex);
  743. }
  744. return 0;
  745. }
  746. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  747. {
  748. struct intel_device_info *intel_info =
  749. (struct intel_device_info *) ent->driver_data;
  750. if (intel_info->is_valleyview)
  751. if(!i915_preliminary_hw_support) {
  752. DRM_ERROR("Preliminary hardware support disabled\n");
  753. return -ENODEV;
  754. }
  755. /* Only bind to function 0 of the device. Early generations
  756. * used function 1 as a placeholder for multi-head. This causes
  757. * us confusion instead, especially on the systems where both
  758. * functions have the same PCI-ID!
  759. */
  760. if (PCI_FUNC(pdev->devfn))
  761. return -ENODEV;
  762. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  763. * implementation for gen3 (and only gen3) that used legacy drm maps
  764. * (gasp!) to share buffers between X and the client. Hence we need to
  765. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  766. if (intel_info->gen != 3) {
  767. driver.driver_features &=
  768. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  769. } else if (!intel_agp_enabled) {
  770. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  771. return -ENODEV;
  772. }
  773. return drm_get_pci_dev(pdev, ent, &driver);
  774. }
  775. static void
  776. i915_pci_remove(struct pci_dev *pdev)
  777. {
  778. struct drm_device *dev = pci_get_drvdata(pdev);
  779. drm_put_dev(dev);
  780. }
  781. static int i915_pm_suspend(struct device *dev)
  782. {
  783. struct pci_dev *pdev = to_pci_dev(dev);
  784. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  785. int error;
  786. if (!drm_dev || !drm_dev->dev_private) {
  787. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  788. return -ENODEV;
  789. }
  790. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  791. return 0;
  792. error = i915_drm_freeze(drm_dev);
  793. if (error)
  794. return error;
  795. pci_disable_device(pdev);
  796. pci_set_power_state(pdev, PCI_D3hot);
  797. return 0;
  798. }
  799. static int i915_pm_resume(struct device *dev)
  800. {
  801. struct pci_dev *pdev = to_pci_dev(dev);
  802. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  803. return i915_resume(drm_dev);
  804. }
  805. static int i915_pm_freeze(struct device *dev)
  806. {
  807. struct pci_dev *pdev = to_pci_dev(dev);
  808. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  809. if (!drm_dev || !drm_dev->dev_private) {
  810. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  811. return -ENODEV;
  812. }
  813. return i915_drm_freeze(drm_dev);
  814. }
  815. static int i915_pm_thaw(struct device *dev)
  816. {
  817. struct pci_dev *pdev = to_pci_dev(dev);
  818. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  819. return i915_drm_thaw(drm_dev);
  820. }
  821. static int i915_pm_poweroff(struct device *dev)
  822. {
  823. struct pci_dev *pdev = to_pci_dev(dev);
  824. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  825. return i915_drm_freeze(drm_dev);
  826. }
  827. static const struct dev_pm_ops i915_pm_ops = {
  828. .suspend = i915_pm_suspend,
  829. .resume = i915_pm_resume,
  830. .freeze = i915_pm_freeze,
  831. .thaw = i915_pm_thaw,
  832. .poweroff = i915_pm_poweroff,
  833. .restore = i915_pm_resume,
  834. };
  835. static const struct vm_operations_struct i915_gem_vm_ops = {
  836. .fault = i915_gem_fault,
  837. .open = drm_gem_vm_open,
  838. .close = drm_gem_vm_close,
  839. };
  840. static const struct file_operations i915_driver_fops = {
  841. .owner = THIS_MODULE,
  842. .open = drm_open,
  843. .release = drm_release,
  844. .unlocked_ioctl = drm_ioctl,
  845. .mmap = drm_gem_mmap,
  846. .poll = drm_poll,
  847. .fasync = drm_fasync,
  848. .read = drm_read,
  849. #ifdef CONFIG_COMPAT
  850. .compat_ioctl = i915_compat_ioctl,
  851. #endif
  852. .llseek = noop_llseek,
  853. };
  854. static struct drm_driver driver = {
  855. /* Don't use MTRRs here; the Xserver or userspace app should
  856. * deal with them for Intel hardware.
  857. */
  858. .driver_features =
  859. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  860. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  861. .load = i915_driver_load,
  862. .unload = i915_driver_unload,
  863. .open = i915_driver_open,
  864. .lastclose = i915_driver_lastclose,
  865. .preclose = i915_driver_preclose,
  866. .postclose = i915_driver_postclose,
  867. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  868. .suspend = i915_suspend,
  869. .resume = i915_resume,
  870. .device_is_agp = i915_driver_device_is_agp,
  871. .master_create = i915_master_create,
  872. .master_destroy = i915_master_destroy,
  873. #if defined(CONFIG_DEBUG_FS)
  874. .debugfs_init = i915_debugfs_init,
  875. .debugfs_cleanup = i915_debugfs_cleanup,
  876. #endif
  877. .gem_init_object = i915_gem_init_object,
  878. .gem_free_object = i915_gem_free_object,
  879. .gem_vm_ops = &i915_gem_vm_ops,
  880. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  881. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  882. .gem_prime_export = i915_gem_prime_export,
  883. .gem_prime_import = i915_gem_prime_import,
  884. .dumb_create = i915_gem_dumb_create,
  885. .dumb_map_offset = i915_gem_mmap_gtt,
  886. .dumb_destroy = i915_gem_dumb_destroy,
  887. .ioctls = i915_ioctls,
  888. .fops = &i915_driver_fops,
  889. .name = DRIVER_NAME,
  890. .desc = DRIVER_DESC,
  891. .date = DRIVER_DATE,
  892. .major = DRIVER_MAJOR,
  893. .minor = DRIVER_MINOR,
  894. .patchlevel = DRIVER_PATCHLEVEL,
  895. };
  896. static struct pci_driver i915_pci_driver = {
  897. .name = DRIVER_NAME,
  898. .id_table = pciidlist,
  899. .probe = i915_pci_probe,
  900. .remove = i915_pci_remove,
  901. .driver.pm = &i915_pm_ops,
  902. };
  903. static int __init i915_init(void)
  904. {
  905. driver.num_ioctls = i915_max_ioctl;
  906. /*
  907. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  908. * explicitly disabled with the module pararmeter.
  909. *
  910. * Otherwise, just follow the parameter (defaulting to off).
  911. *
  912. * Allow optional vga_text_mode_force boot option to override
  913. * the default behavior.
  914. */
  915. #if defined(CONFIG_DRM_I915_KMS)
  916. if (i915_modeset != 0)
  917. driver.driver_features |= DRIVER_MODESET;
  918. #endif
  919. if (i915_modeset == 1)
  920. driver.driver_features |= DRIVER_MODESET;
  921. #ifdef CONFIG_VGA_CONSOLE
  922. if (vgacon_text_force() && i915_modeset == -1)
  923. driver.driver_features &= ~DRIVER_MODESET;
  924. #endif
  925. if (!(driver.driver_features & DRIVER_MODESET))
  926. driver.get_vblank_timestamp = NULL;
  927. return drm_pci_init(&driver, &i915_pci_driver);
  928. }
  929. static void __exit i915_exit(void)
  930. {
  931. drm_pci_exit(&driver, &i915_pci_driver);
  932. }
  933. module_init(i915_init);
  934. module_exit(i915_exit);
  935. MODULE_AUTHOR(DRIVER_AUTHOR);
  936. MODULE_DESCRIPTION(DRIVER_DESC);
  937. MODULE_LICENSE("GPL and additional rights");
  938. /* We give fast paths for the really cool registers */
  939. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  940. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  941. ((reg) < 0x40000) && \
  942. ((reg) != FORCEWAKE))
  943. static bool IS_DISPLAYREG(u32 reg)
  944. {
  945. /*
  946. * This should make it easier to transition modules over to the
  947. * new register block scheme, since we can do it incrementally.
  948. */
  949. if (reg >= VLV_DISPLAY_BASE)
  950. return false;
  951. if (reg >= RENDER_RING_BASE &&
  952. reg < RENDER_RING_BASE + 0xff)
  953. return false;
  954. if (reg >= GEN6_BSD_RING_BASE &&
  955. reg < GEN6_BSD_RING_BASE + 0xff)
  956. return false;
  957. if (reg >= BLT_RING_BASE &&
  958. reg < BLT_RING_BASE + 0xff)
  959. return false;
  960. if (reg == PGTBL_ER)
  961. return false;
  962. if (reg >= IPEIR_I965 &&
  963. reg < HWSTAM)
  964. return false;
  965. if (reg == MI_MODE)
  966. return false;
  967. if (reg == GFX_MODE_GEN7)
  968. return false;
  969. if (reg == RENDER_HWS_PGA_GEN7 ||
  970. reg == BSD_HWS_PGA_GEN7 ||
  971. reg == BLT_HWS_PGA_GEN7)
  972. return false;
  973. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  974. reg == GEN6_BSD_RNCID)
  975. return false;
  976. if (reg == GEN6_BLITTER_ECOSKPD)
  977. return false;
  978. if (reg >= 0x4000c &&
  979. reg <= 0x4002c)
  980. return false;
  981. if (reg >= 0x4f000 &&
  982. reg <= 0x4f08f)
  983. return false;
  984. if (reg >= 0x4f100 &&
  985. reg <= 0x4f11f)
  986. return false;
  987. if (reg >= VLV_MASTER_IER &&
  988. reg <= GEN6_PMIER)
  989. return false;
  990. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  991. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  992. return false;
  993. if (reg >= VLV_IIR_RW &&
  994. reg <= VLV_ISR)
  995. return false;
  996. if (reg == FORCEWAKE_VLV ||
  997. reg == FORCEWAKE_ACK_VLV)
  998. return false;
  999. if (reg == GEN6_GDRST)
  1000. return false;
  1001. switch (reg) {
  1002. case _3D_CHICKEN3:
  1003. case IVB_CHICKEN3:
  1004. case GEN7_COMMON_SLICE_CHICKEN1:
  1005. case GEN7_L3CNTLREG1:
  1006. case GEN7_L3_CHICKEN_MODE_REGISTER:
  1007. case GEN7_ROW_CHICKEN2:
  1008. case GEN7_L3SQCREG4:
  1009. case GEN7_SQ_CHICKEN_MBCUNIT_CONFIG:
  1010. case GEN7_HALF_SLICE_CHICKEN1:
  1011. case GEN6_MBCTL:
  1012. case GEN6_UCGCTL2:
  1013. return false;
  1014. default:
  1015. break;
  1016. }
  1017. return true;
  1018. }
  1019. static void
  1020. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1021. {
  1022. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  1023. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  1024. * harmless to write 0 into. */
  1025. I915_WRITE_NOTRACE(MI_MODE, 0);
  1026. }
  1027. #define __i915_read(x, y) \
  1028. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1029. u##x val = 0; \
  1030. if (IS_GEN5(dev_priv->dev)) \
  1031. ilk_dummy_write(dev_priv); \
  1032. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1033. unsigned long irqflags; \
  1034. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1035. if (dev_priv->forcewake_count == 0) \
  1036. dev_priv->gt.force_wake_get(dev_priv); \
  1037. val = read##y(dev_priv->regs + reg); \
  1038. if (dev_priv->forcewake_count == 0) \
  1039. dev_priv->gt.force_wake_put(dev_priv); \
  1040. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1041. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1042. val = read##y(dev_priv->regs + reg + 0x180000); \
  1043. } else { \
  1044. val = read##y(dev_priv->regs + reg); \
  1045. } \
  1046. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1047. return val; \
  1048. }
  1049. __i915_read(8, b)
  1050. __i915_read(16, w)
  1051. __i915_read(32, l)
  1052. __i915_read(64, q)
  1053. #undef __i915_read
  1054. #define __i915_write(x, y) \
  1055. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1056. u32 __fifo_ret = 0; \
  1057. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1058. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1059. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1060. } \
  1061. if (IS_GEN5(dev_priv->dev)) \
  1062. ilk_dummy_write(dev_priv); \
  1063. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1064. DRM_ERROR("Unknown unclaimed register before writing to %x\n", reg); \
  1065. I915_WRITE_NOTRACE(GEN7_ERR_INT, ERR_INT_MMIO_UNCLAIMED); \
  1066. } \
  1067. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1068. write##y(val, dev_priv->regs + reg + 0x180000); \
  1069. } else { \
  1070. write##y(val, dev_priv->regs + reg); \
  1071. } \
  1072. if (unlikely(__fifo_ret)) { \
  1073. gen6_gt_check_fifodbg(dev_priv); \
  1074. } \
  1075. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1076. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1077. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1078. } \
  1079. }
  1080. __i915_write(8, b)
  1081. __i915_write(16, w)
  1082. __i915_write(32, l)
  1083. __i915_write(64, q)
  1084. #undef __i915_write
  1085. static const struct register_whitelist {
  1086. uint64_t offset;
  1087. uint32_t size;
  1088. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1089. } whitelist[] = {
  1090. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1091. };
  1092. int i915_reg_read_ioctl(struct drm_device *dev,
  1093. void *data, struct drm_file *file)
  1094. {
  1095. struct drm_i915_private *dev_priv = dev->dev_private;
  1096. struct drm_i915_reg_read *reg = data;
  1097. struct register_whitelist const *entry = whitelist;
  1098. int i;
  1099. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1100. if (entry->offset == reg->offset &&
  1101. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1102. break;
  1103. }
  1104. if (i == ARRAY_SIZE(whitelist))
  1105. return -EINVAL;
  1106. switch (entry->size) {
  1107. case 8:
  1108. reg->val = I915_READ64(reg->offset);
  1109. break;
  1110. case 4:
  1111. reg->val = I915_READ(reg->offset);
  1112. break;
  1113. case 2:
  1114. reg->val = I915_READ16(reg->offset);
  1115. break;
  1116. case 1:
  1117. reg->val = I915_READ8(reg->offset);
  1118. break;
  1119. default:
  1120. WARN_ON(1);
  1121. return -EINVAL;
  1122. }
  1123. return 0;
  1124. }