smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_APICID];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock(void)
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock(void)
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  123. /* which node each logical CPU is on */
  124. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  125. EXPORT_SYMBOL(cpu_to_node_map);
  126. /* set up a mapping between cpu and node. */
  127. static void map_cpu_to_node(int cpu, int node)
  128. {
  129. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  130. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  131. cpu_to_node_map[cpu] = node;
  132. }
  133. /* undo a mapping between cpu and node. */
  134. static void unmap_cpu_to_node(int cpu)
  135. {
  136. int node;
  137. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  138. for (node = 0; node < MAX_NUMNODES; node++)
  139. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  140. cpu_to_node_map[cpu] = 0;
  141. }
  142. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  143. #define map_cpu_to_node(cpu, node) ({})
  144. #define unmap_cpu_to_node(cpu) ({})
  145. #endif
  146. #ifdef CONFIG_X86_32
  147. static int boot_cpu_logical_apicid;
  148. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  149. { [0 ... NR_CPUS-1] = BAD_APICID };
  150. static void map_cpu_to_logical_apicid(void)
  151. {
  152. int cpu = smp_processor_id();
  153. int apicid = logical_smp_processor_id();
  154. int node = apic->apicid_to_node(apicid);
  155. if (!node_online(node))
  156. node = first_online_node;
  157. cpu_2_logical_apicid[cpu] = apicid;
  158. map_cpu_to_node(cpu, node);
  159. }
  160. void numa_remove_cpu(int cpu)
  161. {
  162. cpu_2_logical_apicid[cpu] = BAD_APICID;
  163. unmap_cpu_to_node(cpu);
  164. }
  165. #else
  166. #define map_cpu_to_logical_apicid() do {} while (0)
  167. #endif
  168. /*
  169. * Report back to the Boot Processor.
  170. * Running on AP.
  171. */
  172. static void __cpuinit smp_callin(void)
  173. {
  174. int cpuid, phys_id;
  175. unsigned long timeout;
  176. /*
  177. * If waken up by an INIT in an 82489DX configuration
  178. * we may get here before an INIT-deassert IPI reaches
  179. * our local APIC. We have to wait for the IPI or we'll
  180. * lock up on an APIC access.
  181. */
  182. if (apic->wait_for_init_deassert)
  183. apic->wait_for_init_deassert(&init_deasserted);
  184. /*
  185. * (This works even if the APIC is not enabled.)
  186. */
  187. phys_id = read_apic_id();
  188. cpuid = smp_processor_id();
  189. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  190. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  191. phys_id, cpuid);
  192. }
  193. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  194. /*
  195. * STARTUP IPIs are fragile beasts as they might sometimes
  196. * trigger some glue motherboard logic. Complete APIC bus
  197. * silence for 1 second, this overestimates the time the
  198. * boot CPU is spending to send the up to 2 STARTUP IPIs
  199. * by a factor of two. This should be enough.
  200. */
  201. /*
  202. * Waiting 2s total for startup (udelay is not yet working)
  203. */
  204. timeout = jiffies + 2*HZ;
  205. while (time_before(jiffies, timeout)) {
  206. /*
  207. * Has the boot CPU finished it's STARTUP sequence?
  208. */
  209. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  210. break;
  211. cpu_relax();
  212. }
  213. if (!time_before(jiffies, timeout)) {
  214. panic("%s: CPU%d started up but did not get a callout!\n",
  215. __func__, cpuid);
  216. }
  217. /*
  218. * the boot CPU has finished the init stage and is spinning
  219. * on callin_map until we finish. We are free to set up this
  220. * CPU, first the APIC. (this is probably redundant on most
  221. * boards)
  222. */
  223. pr_debug("CALLIN, before setup_local_APIC().\n");
  224. if (apic->smp_callin_clear_local_apic)
  225. apic->smp_callin_clear_local_apic();
  226. setup_local_APIC();
  227. end_local_APIC_setup();
  228. map_cpu_to_logical_apicid();
  229. /*
  230. * Need to setup vector mappings before we enable interrupts.
  231. */
  232. setup_vector_irq(smp_processor_id());
  233. /*
  234. * Get our bogomips.
  235. *
  236. * Need to enable IRQs because it can take longer and then
  237. * the NMI watchdog might kill us.
  238. */
  239. local_irq_enable();
  240. calibrate_delay();
  241. local_irq_disable();
  242. pr_debug("Stack at about %p\n", &cpuid);
  243. /*
  244. * Save our processor parameters
  245. */
  246. smp_store_cpu_info(cpuid);
  247. /*
  248. * This must be done before setting cpu_online_mask
  249. * or calling notify_cpu_starting.
  250. */
  251. set_cpu_sibling_map(raw_smp_processor_id());
  252. wmb();
  253. notify_cpu_starting(cpuid);
  254. /*
  255. * Allow the master to continue.
  256. */
  257. cpumask_set_cpu(cpuid, cpu_callin_mask);
  258. }
  259. /*
  260. * Activate a secondary processor.
  261. */
  262. notrace static void __cpuinit start_secondary(void *unused)
  263. {
  264. /*
  265. * Don't put *anything* before cpu_init(), SMP booting is too
  266. * fragile that we want to limit the things done here to the
  267. * most necessary things.
  268. */
  269. cpu_init();
  270. preempt_disable();
  271. smp_callin();
  272. #ifdef CONFIG_X86_32
  273. /* switch away from the initial page table */
  274. load_cr3(swapper_pg_dir);
  275. __flush_tlb_all();
  276. #endif
  277. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  278. barrier();
  279. /*
  280. * Check TSC synchronization with the BP:
  281. */
  282. check_tsc_sync_target();
  283. /*
  284. * We need to hold call_lock, so there is no inconsistency
  285. * between the time smp_call_function() determines number of
  286. * IPI recipients, and the time when the determination is made
  287. * for which cpus receive the IPI. Holding this
  288. * lock helps us to not include this cpu in a currently in progress
  289. * smp_call_function().
  290. *
  291. * We need to hold vector_lock so there the set of online cpus
  292. * does not change while we are assigning vectors to cpus. Holding
  293. * this lock ensures we don't half assign or remove an irq from a cpu.
  294. */
  295. ipi_call_lock();
  296. lock_vector_lock();
  297. set_cpu_online(smp_processor_id(), true);
  298. unlock_vector_lock();
  299. ipi_call_unlock();
  300. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  301. x86_platform.nmi_init();
  302. /* enable local interrupts */
  303. local_irq_enable();
  304. /* to prevent fake stack check failure in clock setup */
  305. boot_init_stack_canary();
  306. x86_cpuinit.setup_percpu_clockev();
  307. wmb();
  308. cpu_idle();
  309. }
  310. #ifdef CONFIG_CPUMASK_OFFSTACK
  311. /* In this case, llc_shared_map is a pointer to a cpumask. */
  312. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  313. const struct cpuinfo_x86 *src)
  314. {
  315. struct cpumask *llc = dst->llc_shared_map;
  316. *dst = *src;
  317. dst->llc_shared_map = llc;
  318. }
  319. #else
  320. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  321. const struct cpuinfo_x86 *src)
  322. {
  323. *dst = *src;
  324. }
  325. #endif /* CONFIG_CPUMASK_OFFSTACK */
  326. /*
  327. * The bootstrap kernel entry code has set these up. Save them for
  328. * a given CPU
  329. */
  330. void __cpuinit smp_store_cpu_info(int id)
  331. {
  332. struct cpuinfo_x86 *c = &cpu_data(id);
  333. copy_cpuinfo_x86(c, &boot_cpu_data);
  334. c->cpu_index = id;
  335. if (id != 0)
  336. identify_secondary_cpu(c);
  337. }
  338. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  339. {
  340. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  341. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  342. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  343. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  344. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  345. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  346. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  347. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  348. }
  349. void __cpuinit set_cpu_sibling_map(int cpu)
  350. {
  351. int i;
  352. struct cpuinfo_x86 *c = &cpu_data(cpu);
  353. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  354. if (smp_num_siblings > 1) {
  355. for_each_cpu(i, cpu_sibling_setup_mask) {
  356. struct cpuinfo_x86 *o = &cpu_data(i);
  357. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  358. if (c->phys_proc_id == o->phys_proc_id &&
  359. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  360. c->compute_unit_id == o->compute_unit_id)
  361. link_thread_siblings(cpu, i);
  362. } else if (c->phys_proc_id == o->phys_proc_id &&
  363. c->cpu_core_id == o->cpu_core_id) {
  364. link_thread_siblings(cpu, i);
  365. }
  366. }
  367. } else {
  368. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  369. }
  370. cpumask_set_cpu(cpu, c->llc_shared_map);
  371. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  372. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  373. c->booted_cores = 1;
  374. return;
  375. }
  376. for_each_cpu(i, cpu_sibling_setup_mask) {
  377. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  378. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  379. cpumask_set_cpu(i, c->llc_shared_map);
  380. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  381. }
  382. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  383. cpumask_set_cpu(i, cpu_core_mask(cpu));
  384. cpumask_set_cpu(cpu, cpu_core_mask(i));
  385. /*
  386. * Does this new cpu bringup a new core?
  387. */
  388. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  389. /*
  390. * for each core in package, increment
  391. * the booted_cores for this new cpu
  392. */
  393. if (cpumask_first(cpu_sibling_mask(i)) == i)
  394. c->booted_cores++;
  395. /*
  396. * increment the core count for all
  397. * the other cpus in this package
  398. */
  399. if (i != cpu)
  400. cpu_data(i).booted_cores++;
  401. } else if (i != cpu && !c->booted_cores)
  402. c->booted_cores = cpu_data(i).booted_cores;
  403. }
  404. }
  405. }
  406. /* maps the cpu to the sched domain representing multi-core */
  407. const struct cpumask *cpu_coregroup_mask(int cpu)
  408. {
  409. struct cpuinfo_x86 *c = &cpu_data(cpu);
  410. /*
  411. * For perf, we return last level cache shared map.
  412. * And for power savings, we return cpu_core_map
  413. */
  414. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  415. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  416. return cpu_core_mask(cpu);
  417. else
  418. return c->llc_shared_map;
  419. }
  420. static void impress_friends(void)
  421. {
  422. int cpu;
  423. unsigned long bogosum = 0;
  424. /*
  425. * Allow the user to impress friends.
  426. */
  427. pr_debug("Before bogomips.\n");
  428. for_each_possible_cpu(cpu)
  429. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  430. bogosum += cpu_data(cpu).loops_per_jiffy;
  431. printk(KERN_INFO
  432. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  433. num_online_cpus(),
  434. bogosum/(500000/HZ),
  435. (bogosum/(5000/HZ))%100);
  436. pr_debug("Before bogocount - setting activated=1.\n");
  437. }
  438. void __inquire_remote_apic(int apicid)
  439. {
  440. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  441. char *names[] = { "ID", "VERSION", "SPIV" };
  442. int timeout;
  443. u32 status;
  444. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  445. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  446. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  447. /*
  448. * Wait for idle.
  449. */
  450. status = safe_apic_wait_icr_idle();
  451. if (status)
  452. printk(KERN_CONT
  453. "a previous APIC delivery may have failed\n");
  454. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  455. timeout = 0;
  456. do {
  457. udelay(100);
  458. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  459. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  460. switch (status) {
  461. case APIC_ICR_RR_VALID:
  462. status = apic_read(APIC_RRR);
  463. printk(KERN_CONT "%08x\n", status);
  464. break;
  465. default:
  466. printk(KERN_CONT "failed\n");
  467. }
  468. }
  469. }
  470. /*
  471. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  472. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  473. * won't ... remember to clear down the APIC, etc later.
  474. */
  475. int __cpuinit
  476. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  477. {
  478. unsigned long send_status, accept_status = 0;
  479. int maxlvt;
  480. /* Target chip */
  481. /* Boot on the stack */
  482. /* Kick the second */
  483. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  484. pr_debug("Waiting for send to finish...\n");
  485. send_status = safe_apic_wait_icr_idle();
  486. /*
  487. * Give the other CPU some time to accept the IPI.
  488. */
  489. udelay(200);
  490. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  491. maxlvt = lapic_get_maxlvt();
  492. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  493. apic_write(APIC_ESR, 0);
  494. accept_status = (apic_read(APIC_ESR) & 0xEF);
  495. }
  496. pr_debug("NMI sent.\n");
  497. if (send_status)
  498. printk(KERN_ERR "APIC never delivered???\n");
  499. if (accept_status)
  500. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  501. return (send_status | accept_status);
  502. }
  503. static int __cpuinit
  504. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  505. {
  506. unsigned long send_status, accept_status = 0;
  507. int maxlvt, num_starts, j;
  508. maxlvt = lapic_get_maxlvt();
  509. /*
  510. * Be paranoid about clearing APIC errors.
  511. */
  512. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  513. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  514. apic_write(APIC_ESR, 0);
  515. apic_read(APIC_ESR);
  516. }
  517. pr_debug("Asserting INIT.\n");
  518. /*
  519. * Turn INIT on target chip
  520. */
  521. /*
  522. * Send IPI
  523. */
  524. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  525. phys_apicid);
  526. pr_debug("Waiting for send to finish...\n");
  527. send_status = safe_apic_wait_icr_idle();
  528. mdelay(10);
  529. pr_debug("Deasserting INIT.\n");
  530. /* Target chip */
  531. /* Send IPI */
  532. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  533. pr_debug("Waiting for send to finish...\n");
  534. send_status = safe_apic_wait_icr_idle();
  535. mb();
  536. atomic_set(&init_deasserted, 1);
  537. /*
  538. * Should we send STARTUP IPIs ?
  539. *
  540. * Determine this based on the APIC version.
  541. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  542. */
  543. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  544. num_starts = 2;
  545. else
  546. num_starts = 0;
  547. /*
  548. * Paravirt / VMI wants a startup IPI hook here to set up the
  549. * target processor state.
  550. */
  551. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  552. (unsigned long)stack_start.sp);
  553. /*
  554. * Run STARTUP IPI loop.
  555. */
  556. pr_debug("#startup loops: %d.\n", num_starts);
  557. for (j = 1; j <= num_starts; j++) {
  558. pr_debug("Sending STARTUP #%d.\n", j);
  559. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  560. apic_write(APIC_ESR, 0);
  561. apic_read(APIC_ESR);
  562. pr_debug("After apic_write.\n");
  563. /*
  564. * STARTUP IPI
  565. */
  566. /* Target chip */
  567. /* Boot on the stack */
  568. /* Kick the second */
  569. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  570. phys_apicid);
  571. /*
  572. * Give the other CPU some time to accept the IPI.
  573. */
  574. udelay(300);
  575. pr_debug("Startup point 1.\n");
  576. pr_debug("Waiting for send to finish...\n");
  577. send_status = safe_apic_wait_icr_idle();
  578. /*
  579. * Give the other CPU some time to accept the IPI.
  580. */
  581. udelay(200);
  582. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  583. apic_write(APIC_ESR, 0);
  584. accept_status = (apic_read(APIC_ESR) & 0xEF);
  585. if (send_status || accept_status)
  586. break;
  587. }
  588. pr_debug("After Startup.\n");
  589. if (send_status)
  590. printk(KERN_ERR "APIC never delivered???\n");
  591. if (accept_status)
  592. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  593. return (send_status | accept_status);
  594. }
  595. struct create_idle {
  596. struct work_struct work;
  597. struct task_struct *idle;
  598. struct completion done;
  599. int cpu;
  600. };
  601. static void __cpuinit do_fork_idle(struct work_struct *work)
  602. {
  603. struct create_idle *c_idle =
  604. container_of(work, struct create_idle, work);
  605. c_idle->idle = fork_idle(c_idle->cpu);
  606. complete(&c_idle->done);
  607. }
  608. /* reduce the number of lines printed when booting a large cpu count system */
  609. static void __cpuinit announce_cpu(int cpu, int apicid)
  610. {
  611. static int current_node = -1;
  612. int node = early_cpu_to_node(cpu);
  613. if (system_state == SYSTEM_BOOTING) {
  614. if (node != current_node) {
  615. if (current_node > (-1))
  616. pr_cont(" Ok.\n");
  617. current_node = node;
  618. pr_info("Booting Node %3d, Processors ", node);
  619. }
  620. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  621. return;
  622. } else
  623. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  624. node, cpu, apicid);
  625. }
  626. /*
  627. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  628. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  629. * Returns zero if CPU booted OK, else error code from
  630. * ->wakeup_secondary_cpu.
  631. */
  632. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  633. {
  634. unsigned long boot_error = 0;
  635. unsigned long start_ip;
  636. int timeout;
  637. struct create_idle c_idle = {
  638. .cpu = cpu,
  639. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  640. };
  641. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  642. alternatives_smp_switch(1);
  643. c_idle.idle = get_idle_for_cpu(cpu);
  644. /*
  645. * We can't use kernel_thread since we must avoid to
  646. * reschedule the child.
  647. */
  648. if (c_idle.idle) {
  649. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  650. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  651. init_idle(c_idle.idle, cpu);
  652. goto do_rest;
  653. }
  654. schedule_work(&c_idle.work);
  655. wait_for_completion(&c_idle.done);
  656. if (IS_ERR(c_idle.idle)) {
  657. printk("failed fork for CPU %d\n", cpu);
  658. destroy_work_on_stack(&c_idle.work);
  659. return PTR_ERR(c_idle.idle);
  660. }
  661. set_idle_for_cpu(cpu, c_idle.idle);
  662. do_rest:
  663. per_cpu(current_task, cpu) = c_idle.idle;
  664. #ifdef CONFIG_X86_32
  665. /* Stack for startup_32 can be just as for start_secondary onwards */
  666. irq_ctx_init(cpu);
  667. #else
  668. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  669. initial_gs = per_cpu_offset(cpu);
  670. per_cpu(kernel_stack, cpu) =
  671. (unsigned long)task_stack_page(c_idle.idle) -
  672. KERNEL_STACK_OFFSET + THREAD_SIZE;
  673. #endif
  674. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  675. initial_code = (unsigned long)start_secondary;
  676. stack_start.sp = (void *) c_idle.idle->thread.sp;
  677. /* start_ip had better be page-aligned! */
  678. start_ip = setup_trampoline();
  679. /* So we see what's up */
  680. announce_cpu(cpu, apicid);
  681. /*
  682. * This grunge runs the startup process for
  683. * the targeted processor.
  684. */
  685. atomic_set(&init_deasserted, 0);
  686. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  687. pr_debug("Setting warm reset code and vector.\n");
  688. smpboot_setup_warm_reset_vector(start_ip);
  689. /*
  690. * Be paranoid about clearing APIC errors.
  691. */
  692. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  693. apic_write(APIC_ESR, 0);
  694. apic_read(APIC_ESR);
  695. }
  696. }
  697. /*
  698. * Kick the secondary CPU. Use the method in the APIC driver
  699. * if it's defined - or use an INIT boot APIC message otherwise:
  700. */
  701. if (apic->wakeup_secondary_cpu)
  702. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  703. else
  704. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  705. if (!boot_error) {
  706. /*
  707. * allow APs to start initializing.
  708. */
  709. pr_debug("Before Callout %d.\n", cpu);
  710. cpumask_set_cpu(cpu, cpu_callout_mask);
  711. pr_debug("After Callout %d.\n", cpu);
  712. /*
  713. * Wait 5s total for a response
  714. */
  715. for (timeout = 0; timeout < 50000; timeout++) {
  716. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  717. break; /* It has booted */
  718. udelay(100);
  719. /*
  720. * Allow other tasks to run while we wait for the
  721. * AP to come online. This also gives a chance
  722. * for the MTRR work(triggered by the AP coming online)
  723. * to be completed in the stop machine context.
  724. */
  725. schedule();
  726. }
  727. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  728. pr_debug("CPU%d: has booted.\n", cpu);
  729. else {
  730. boot_error = 1;
  731. if (*((volatile unsigned char *)trampoline_base)
  732. == 0xA5)
  733. /* trampoline started but...? */
  734. pr_err("CPU%d: Stuck ??\n", cpu);
  735. else
  736. /* trampoline code not run */
  737. pr_err("CPU%d: Not responding.\n", cpu);
  738. if (apic->inquire_remote_apic)
  739. apic->inquire_remote_apic(apicid);
  740. }
  741. }
  742. if (boot_error) {
  743. /* Try to put things back the way they were before ... */
  744. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  745. /* was set by do_boot_cpu() */
  746. cpumask_clear_cpu(cpu, cpu_callout_mask);
  747. /* was set by cpu_init() */
  748. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  749. set_cpu_present(cpu, false);
  750. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  751. }
  752. /* mark "stuck" area as not stuck */
  753. *((volatile unsigned long *)trampoline_base) = 0;
  754. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  755. /*
  756. * Cleanup possible dangling ends...
  757. */
  758. smpboot_restore_warm_reset_vector();
  759. }
  760. destroy_work_on_stack(&c_idle.work);
  761. return boot_error;
  762. }
  763. int __cpuinit native_cpu_up(unsigned int cpu)
  764. {
  765. int apicid = apic->cpu_present_to_apicid(cpu);
  766. unsigned long flags;
  767. int err;
  768. WARN_ON(irqs_disabled());
  769. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  770. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  771. !physid_isset(apicid, phys_cpu_present_map)) {
  772. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  773. return -EINVAL;
  774. }
  775. /*
  776. * Already booted CPU?
  777. */
  778. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  779. pr_debug("do_boot_cpu %d Already started\n", cpu);
  780. return -ENOSYS;
  781. }
  782. /*
  783. * Save current MTRR state in case it was changed since early boot
  784. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  785. */
  786. mtrr_save_state();
  787. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  788. err = do_boot_cpu(apicid, cpu);
  789. if (err) {
  790. pr_debug("do_boot_cpu failed %d\n", err);
  791. return -EIO;
  792. }
  793. /*
  794. * Check TSC synchronization with the AP (keep irqs disabled
  795. * while doing so):
  796. */
  797. local_irq_save(flags);
  798. check_tsc_sync_source(cpu);
  799. local_irq_restore(flags);
  800. while (!cpu_online(cpu)) {
  801. cpu_relax();
  802. touch_nmi_watchdog();
  803. }
  804. return 0;
  805. }
  806. /*
  807. * Fall back to non SMP mode after errors.
  808. *
  809. * RED-PEN audit/test this more. I bet there is more state messed up here.
  810. */
  811. static __init void disable_smp(void)
  812. {
  813. init_cpu_present(cpumask_of(0));
  814. init_cpu_possible(cpumask_of(0));
  815. smpboot_clear_io_apic_irqs();
  816. if (smp_found_config)
  817. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  818. else
  819. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  820. map_cpu_to_logical_apicid();
  821. cpumask_set_cpu(0, cpu_sibling_mask(0));
  822. cpumask_set_cpu(0, cpu_core_mask(0));
  823. }
  824. /*
  825. * Various sanity checks.
  826. */
  827. static int __init smp_sanity_check(unsigned max_cpus)
  828. {
  829. preempt_disable();
  830. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  831. if (def_to_bigsmp && nr_cpu_ids > 8) {
  832. unsigned int cpu;
  833. unsigned nr;
  834. printk(KERN_WARNING
  835. "More than 8 CPUs detected - skipping them.\n"
  836. "Use CONFIG_X86_BIGSMP.\n");
  837. nr = 0;
  838. for_each_present_cpu(cpu) {
  839. if (nr >= 8)
  840. set_cpu_present(cpu, false);
  841. nr++;
  842. }
  843. nr = 0;
  844. for_each_possible_cpu(cpu) {
  845. if (nr >= 8)
  846. set_cpu_possible(cpu, false);
  847. nr++;
  848. }
  849. nr_cpu_ids = 8;
  850. }
  851. #endif
  852. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  853. printk(KERN_WARNING
  854. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  855. hard_smp_processor_id());
  856. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  857. }
  858. /*
  859. * If we couldn't find an SMP configuration at boot time,
  860. * get out of here now!
  861. */
  862. if (!smp_found_config && !acpi_lapic) {
  863. preempt_enable();
  864. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  865. disable_smp();
  866. if (APIC_init_uniprocessor())
  867. printk(KERN_NOTICE "Local APIC not detected."
  868. " Using dummy APIC emulation.\n");
  869. return -1;
  870. }
  871. /*
  872. * Should not be necessary because the MP table should list the boot
  873. * CPU too, but we do it for the sake of robustness anyway.
  874. */
  875. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  876. printk(KERN_NOTICE
  877. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  878. boot_cpu_physical_apicid);
  879. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  880. }
  881. preempt_enable();
  882. /*
  883. * If we couldn't find a local APIC, then get out of here now!
  884. */
  885. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  886. !cpu_has_apic) {
  887. if (!disable_apic) {
  888. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  889. boot_cpu_physical_apicid);
  890. pr_err("... forcing use of dummy APIC emulation."
  891. "(tell your hw vendor)\n");
  892. }
  893. smpboot_clear_io_apic();
  894. arch_disable_smp_support();
  895. return -1;
  896. }
  897. verify_local_APIC();
  898. /*
  899. * If SMP should be disabled, then really disable it!
  900. */
  901. if (!max_cpus) {
  902. printk(KERN_INFO "SMP mode deactivated.\n");
  903. smpboot_clear_io_apic();
  904. connect_bsp_APIC();
  905. setup_local_APIC();
  906. end_local_APIC_setup();
  907. return -1;
  908. }
  909. return 0;
  910. }
  911. static void __init smp_cpu_index_default(void)
  912. {
  913. int i;
  914. struct cpuinfo_x86 *c;
  915. for_each_possible_cpu(i) {
  916. c = &cpu_data(i);
  917. /* mark all to hotplug */
  918. c->cpu_index = nr_cpu_ids;
  919. }
  920. }
  921. /*
  922. * Prepare for SMP bootup. The MP table or ACPI has been read
  923. * earlier. Just do some sanity checking here and enable APIC mode.
  924. */
  925. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  926. {
  927. unsigned int i;
  928. preempt_disable();
  929. smp_cpu_index_default();
  930. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  931. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  932. mb();
  933. /*
  934. * Setup boot CPU information
  935. */
  936. smp_store_cpu_info(0); /* Final full version of the data */
  937. #ifdef CONFIG_X86_32
  938. boot_cpu_logical_apicid = logical_smp_processor_id();
  939. #endif
  940. current_thread_info()->cpu = 0; /* needed? */
  941. for_each_possible_cpu(i) {
  942. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  943. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  944. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  945. }
  946. set_cpu_sibling_map(0);
  947. if (smp_sanity_check(max_cpus) < 0) {
  948. printk(KERN_INFO "SMP disabled\n");
  949. disable_smp();
  950. goto out;
  951. }
  952. default_setup_apic_routing();
  953. preempt_disable();
  954. if (read_apic_id() != boot_cpu_physical_apicid) {
  955. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  956. read_apic_id(), boot_cpu_physical_apicid);
  957. /* Or can we switch back to PIC here? */
  958. }
  959. preempt_enable();
  960. connect_bsp_APIC();
  961. /*
  962. * Switch from PIC to APIC mode.
  963. */
  964. setup_local_APIC();
  965. /*
  966. * Enable IO APIC before setting up error vector
  967. */
  968. if (!skip_ioapic_setup && nr_ioapics)
  969. enable_IO_APIC();
  970. end_local_APIC_setup();
  971. map_cpu_to_logical_apicid();
  972. if (apic->setup_portio_remap)
  973. apic->setup_portio_remap();
  974. smpboot_setup_io_apic();
  975. /*
  976. * Set up local APIC timer on boot CPU.
  977. */
  978. printk(KERN_INFO "CPU%d: ", 0);
  979. print_cpu_info(&cpu_data(0));
  980. x86_init.timers.setup_percpu_clockev();
  981. if (is_uv_system())
  982. uv_system_init();
  983. set_mtrr_aps_delayed_init();
  984. out:
  985. preempt_enable();
  986. }
  987. void arch_disable_nonboot_cpus_begin(void)
  988. {
  989. /*
  990. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  991. * In the suspend path, we will be back in the SMP mode shortly anyways.
  992. */
  993. skip_smp_alternatives = true;
  994. }
  995. void arch_disable_nonboot_cpus_end(void)
  996. {
  997. skip_smp_alternatives = false;
  998. }
  999. void arch_enable_nonboot_cpus_begin(void)
  1000. {
  1001. set_mtrr_aps_delayed_init();
  1002. }
  1003. void arch_enable_nonboot_cpus_end(void)
  1004. {
  1005. mtrr_aps_init();
  1006. }
  1007. /*
  1008. * Early setup to make printk work.
  1009. */
  1010. void __init native_smp_prepare_boot_cpu(void)
  1011. {
  1012. int me = smp_processor_id();
  1013. switch_to_new_gdt(me);
  1014. /* already set me in cpu_online_mask in boot_cpu_init() */
  1015. cpumask_set_cpu(me, cpu_callout_mask);
  1016. per_cpu(cpu_state, me) = CPU_ONLINE;
  1017. }
  1018. void __init native_smp_cpus_done(unsigned int max_cpus)
  1019. {
  1020. pr_debug("Boot done.\n");
  1021. impress_friends();
  1022. #ifdef CONFIG_X86_IO_APIC
  1023. setup_ioapic_dest();
  1024. #endif
  1025. mtrr_aps_init();
  1026. }
  1027. static int __initdata setup_possible_cpus = -1;
  1028. static int __init _setup_possible_cpus(char *str)
  1029. {
  1030. get_option(&str, &setup_possible_cpus);
  1031. return 0;
  1032. }
  1033. early_param("possible_cpus", _setup_possible_cpus);
  1034. /*
  1035. * cpu_possible_mask should be static, it cannot change as cpu's
  1036. * are onlined, or offlined. The reason is per-cpu data-structures
  1037. * are allocated by some modules at init time, and dont expect to
  1038. * do this dynamically on cpu arrival/departure.
  1039. * cpu_present_mask on the other hand can change dynamically.
  1040. * In case when cpu_hotplug is not compiled, then we resort to current
  1041. * behaviour, which is cpu_possible == cpu_present.
  1042. * - Ashok Raj
  1043. *
  1044. * Three ways to find out the number of additional hotplug CPUs:
  1045. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1046. * - The user can overwrite it with possible_cpus=NUM
  1047. * - Otherwise don't reserve additional CPUs.
  1048. * We do this because additional CPUs waste a lot of memory.
  1049. * -AK
  1050. */
  1051. __init void prefill_possible_map(void)
  1052. {
  1053. int i, possible;
  1054. /* no processor from mptable or madt */
  1055. if (!num_processors)
  1056. num_processors = 1;
  1057. i = setup_max_cpus ?: 1;
  1058. if (setup_possible_cpus == -1) {
  1059. possible = num_processors;
  1060. #ifdef CONFIG_HOTPLUG_CPU
  1061. if (setup_max_cpus)
  1062. possible += disabled_cpus;
  1063. #else
  1064. if (possible > i)
  1065. possible = i;
  1066. #endif
  1067. } else
  1068. possible = setup_possible_cpus;
  1069. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1070. /* nr_cpu_ids could be reduced via nr_cpus= */
  1071. if (possible > nr_cpu_ids) {
  1072. printk(KERN_WARNING
  1073. "%d Processors exceeds NR_CPUS limit of %d\n",
  1074. possible, nr_cpu_ids);
  1075. possible = nr_cpu_ids;
  1076. }
  1077. #ifdef CONFIG_HOTPLUG_CPU
  1078. if (!setup_max_cpus)
  1079. #endif
  1080. if (possible > i) {
  1081. printk(KERN_WARNING
  1082. "%d Processors exceeds max_cpus limit of %u\n",
  1083. possible, setup_max_cpus);
  1084. possible = i;
  1085. }
  1086. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1087. possible, max_t(int, possible - num_processors, 0));
  1088. for (i = 0; i < possible; i++)
  1089. set_cpu_possible(i, true);
  1090. for (; i < NR_CPUS; i++)
  1091. set_cpu_possible(i, false);
  1092. nr_cpu_ids = possible;
  1093. }
  1094. #ifdef CONFIG_HOTPLUG_CPU
  1095. static void remove_siblinginfo(int cpu)
  1096. {
  1097. int sibling;
  1098. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1099. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1100. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1101. /*/
  1102. * last thread sibling in this cpu core going down
  1103. */
  1104. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1105. cpu_data(sibling).booted_cores--;
  1106. }
  1107. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1108. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1109. cpumask_clear(cpu_sibling_mask(cpu));
  1110. cpumask_clear(cpu_core_mask(cpu));
  1111. c->phys_proc_id = 0;
  1112. c->cpu_core_id = 0;
  1113. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1114. }
  1115. static void __ref remove_cpu_from_maps(int cpu)
  1116. {
  1117. set_cpu_online(cpu, false);
  1118. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1119. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1120. /* was set by cpu_init() */
  1121. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1122. numa_remove_cpu(cpu);
  1123. }
  1124. void cpu_disable_common(void)
  1125. {
  1126. int cpu = smp_processor_id();
  1127. remove_siblinginfo(cpu);
  1128. /* It's now safe to remove this processor from the online map */
  1129. lock_vector_lock();
  1130. remove_cpu_from_maps(cpu);
  1131. unlock_vector_lock();
  1132. fixup_irqs();
  1133. }
  1134. int native_cpu_disable(void)
  1135. {
  1136. int cpu = smp_processor_id();
  1137. /*
  1138. * Perhaps use cpufreq to drop frequency, but that could go
  1139. * into generic code.
  1140. *
  1141. * We won't take down the boot processor on i386 due to some
  1142. * interrupts only being able to be serviced by the BSP.
  1143. * Especially so if we're not using an IOAPIC -zwane
  1144. */
  1145. if (cpu == 0)
  1146. return -EBUSY;
  1147. clear_local_APIC();
  1148. cpu_disable_common();
  1149. return 0;
  1150. }
  1151. void native_cpu_die(unsigned int cpu)
  1152. {
  1153. /* We don't do anything here: idle task is faking death itself. */
  1154. unsigned int i;
  1155. for (i = 0; i < 10; i++) {
  1156. /* They ack this in play_dead by setting CPU_DEAD */
  1157. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1158. if (system_state == SYSTEM_RUNNING)
  1159. pr_info("CPU %u is now offline\n", cpu);
  1160. if (1 == num_online_cpus())
  1161. alternatives_smp_switch(0);
  1162. return;
  1163. }
  1164. msleep(100);
  1165. }
  1166. pr_err("CPU %u didn't die...\n", cpu);
  1167. }
  1168. void play_dead_common(void)
  1169. {
  1170. idle_task_exit();
  1171. reset_lazy_tlbstate();
  1172. c1e_remove_cpu(raw_smp_processor_id());
  1173. mb();
  1174. /* Ack it */
  1175. __this_cpu_write(cpu_state, CPU_DEAD);
  1176. /*
  1177. * With physical CPU hotplug, we should halt the cpu
  1178. */
  1179. local_irq_disable();
  1180. }
  1181. /*
  1182. * We need to flush the caches before going to sleep, lest we have
  1183. * dirty data in our caches when we come back up.
  1184. */
  1185. static inline void mwait_play_dead(void)
  1186. {
  1187. unsigned int eax, ebx, ecx, edx;
  1188. unsigned int highest_cstate = 0;
  1189. unsigned int highest_subcstate = 0;
  1190. int i;
  1191. void *mwait_ptr;
  1192. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1193. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1194. return;
  1195. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1196. return;
  1197. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1198. return;
  1199. eax = CPUID_MWAIT_LEAF;
  1200. ecx = 0;
  1201. native_cpuid(&eax, &ebx, &ecx, &edx);
  1202. /*
  1203. * eax will be 0 if EDX enumeration is not valid.
  1204. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1205. */
  1206. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1207. eax = 0;
  1208. } else {
  1209. edx >>= MWAIT_SUBSTATE_SIZE;
  1210. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1211. if (edx & MWAIT_SUBSTATE_MASK) {
  1212. highest_cstate = i;
  1213. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1214. }
  1215. }
  1216. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1217. (highest_subcstate - 1);
  1218. }
  1219. /*
  1220. * This should be a memory location in a cache line which is
  1221. * unlikely to be touched by other processors. The actual
  1222. * content is immaterial as it is not actually modified in any way.
  1223. */
  1224. mwait_ptr = &current_thread_info()->flags;
  1225. wbinvd();
  1226. while (1) {
  1227. /*
  1228. * The CLFLUSH is a workaround for erratum AAI65 for
  1229. * the Xeon 7400 series. It's not clear it is actually
  1230. * needed, but it should be harmless in either case.
  1231. * The WBINVD is insufficient due to the spurious-wakeup
  1232. * case where we return around the loop.
  1233. */
  1234. clflush(mwait_ptr);
  1235. __monitor(mwait_ptr, 0, 0);
  1236. mb();
  1237. __mwait(eax, 0);
  1238. }
  1239. }
  1240. static inline void hlt_play_dead(void)
  1241. {
  1242. if (__this_cpu_read(cpu_info.x86) >= 4)
  1243. wbinvd();
  1244. while (1) {
  1245. native_halt();
  1246. }
  1247. }
  1248. void native_play_dead(void)
  1249. {
  1250. play_dead_common();
  1251. tboot_shutdown(TB_SHUTDOWN_WFS);
  1252. mwait_play_dead(); /* Only returns on failure */
  1253. hlt_play_dead();
  1254. }
  1255. #else /* ... !CONFIG_HOTPLUG_CPU */
  1256. int native_cpu_disable(void)
  1257. {
  1258. return -ENOSYS;
  1259. }
  1260. void native_cpu_die(unsigned int cpu)
  1261. {
  1262. /* We said "no" in __cpu_disable */
  1263. BUG();
  1264. }
  1265. void native_play_dead(void)
  1266. {
  1267. BUG();
  1268. }
  1269. #endif