intel_pm.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static bool intel_crtc_active(struct drm_crtc *crtc)
  44. {
  45. /* Be paranoid as we can arrive here with only partial
  46. * state retrieved from the hardware during setup.
  47. */
  48. return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
  49. }
  50. static void i8xx_disable_fbc(struct drm_device *dev)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. u32 fbc_ctl;
  54. /* Disable compression */
  55. fbc_ctl = I915_READ(FBC_CONTROL);
  56. if ((fbc_ctl & FBC_CTL_EN) == 0)
  57. return;
  58. fbc_ctl &= ~FBC_CTL_EN;
  59. I915_WRITE(FBC_CONTROL, fbc_ctl);
  60. /* Wait for compressing bit to clear */
  61. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  62. DRM_DEBUG_KMS("FBC idle timed out\n");
  63. return;
  64. }
  65. DRM_DEBUG_KMS("disabled FBC\n");
  66. }
  67. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  68. {
  69. struct drm_device *dev = crtc->dev;
  70. struct drm_i915_private *dev_priv = dev->dev_private;
  71. struct drm_framebuffer *fb = crtc->fb;
  72. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  73. struct drm_i915_gem_object *obj = intel_fb->obj;
  74. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  75. int cfb_pitch;
  76. int plane, i;
  77. u32 fbc_ctl, fbc_ctl2;
  78. cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  79. if (fb->pitches[0] < cfb_pitch)
  80. cfb_pitch = fb->pitches[0];
  81. /* FBC_CTL wants 64B units */
  82. cfb_pitch = (cfb_pitch / 64) - 1;
  83. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  84. /* Clear old tags */
  85. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  86. I915_WRITE(FBC_TAG + (i * 4), 0);
  87. /* Set it up... */
  88. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  89. fbc_ctl2 |= plane;
  90. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  91. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  92. /* enable it... */
  93. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  94. if (IS_I945GM(dev))
  95. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  96. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  97. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  98. fbc_ctl |= obj->fence_reg;
  99. I915_WRITE(FBC_CONTROL, fbc_ctl);
  100. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  101. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  102. }
  103. static bool i8xx_fbc_enabled(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  107. }
  108. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  109. {
  110. struct drm_device *dev = crtc->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. struct drm_framebuffer *fb = crtc->fb;
  113. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  114. struct drm_i915_gem_object *obj = intel_fb->obj;
  115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  116. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  117. unsigned long stall_watermark = 200;
  118. u32 dpfc_ctl;
  119. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  120. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  121. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  122. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  123. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  124. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  125. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  126. /* enable it... */
  127. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  128. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  129. }
  130. static void g4x_disable_fbc(struct drm_device *dev)
  131. {
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. u32 dpfc_ctl;
  134. /* Disable compression */
  135. dpfc_ctl = I915_READ(DPFC_CONTROL);
  136. if (dpfc_ctl & DPFC_CTL_EN) {
  137. dpfc_ctl &= ~DPFC_CTL_EN;
  138. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  139. DRM_DEBUG_KMS("disabled FBC\n");
  140. }
  141. }
  142. static bool g4x_fbc_enabled(struct drm_device *dev)
  143. {
  144. struct drm_i915_private *dev_priv = dev->dev_private;
  145. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  146. }
  147. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 blt_ecoskpd;
  151. /* Make sure blitter notifies FBC of writes */
  152. gen6_gt_force_wake_get(dev_priv);
  153. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  154. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  155. GEN6_BLITTER_LOCK_SHIFT;
  156. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  157. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  158. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  159. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  160. GEN6_BLITTER_LOCK_SHIFT);
  161. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  162. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  163. gen6_gt_force_wake_put(dev_priv);
  164. }
  165. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  166. {
  167. struct drm_device *dev = crtc->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct drm_framebuffer *fb = crtc->fb;
  170. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  171. struct drm_i915_gem_object *obj = intel_fb->obj;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  173. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  174. unsigned long stall_watermark = 200;
  175. u32 dpfc_ctl;
  176. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  177. dpfc_ctl &= DPFC_RESERVED;
  178. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  179. /* Set persistent mode for front-buffer rendering, ala X. */
  180. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  181. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  182. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  183. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  184. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  185. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  186. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  187. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  188. /* enable it... */
  189. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  190. if (IS_GEN6(dev)) {
  191. I915_WRITE(SNB_DPFC_CTL_SA,
  192. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  193. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  194. sandybridge_blit_fbc_update(dev);
  195. }
  196. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  197. }
  198. static void ironlake_disable_fbc(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. u32 dpfc_ctl;
  202. /* Disable compression */
  203. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  204. if (dpfc_ctl & DPFC_CTL_EN) {
  205. dpfc_ctl &= ~DPFC_CTL_EN;
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  207. DRM_DEBUG_KMS("disabled FBC\n");
  208. }
  209. }
  210. static bool ironlake_fbc_enabled(struct drm_device *dev)
  211. {
  212. struct drm_i915_private *dev_priv = dev->dev_private;
  213. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  214. }
  215. bool intel_fbc_enabled(struct drm_device *dev)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. if (!dev_priv->display.fbc_enabled)
  219. return false;
  220. return dev_priv->display.fbc_enabled(dev);
  221. }
  222. static void intel_fbc_work_fn(struct work_struct *__work)
  223. {
  224. struct intel_fbc_work *work =
  225. container_of(to_delayed_work(__work),
  226. struct intel_fbc_work, work);
  227. struct drm_device *dev = work->crtc->dev;
  228. struct drm_i915_private *dev_priv = dev->dev_private;
  229. mutex_lock(&dev->struct_mutex);
  230. if (work == dev_priv->fbc_work) {
  231. /* Double check that we haven't switched fb without cancelling
  232. * the prior work.
  233. */
  234. if (work->crtc->fb == work->fb) {
  235. dev_priv->display.enable_fbc(work->crtc,
  236. work->interval);
  237. dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
  238. dev_priv->cfb_fb = work->crtc->fb->base.id;
  239. dev_priv->cfb_y = work->crtc->y;
  240. }
  241. dev_priv->fbc_work = NULL;
  242. }
  243. mutex_unlock(&dev->struct_mutex);
  244. kfree(work);
  245. }
  246. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  247. {
  248. if (dev_priv->fbc_work == NULL)
  249. return;
  250. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  251. /* Synchronisation is provided by struct_mutex and checking of
  252. * dev_priv->fbc_work, so we can perform the cancellation
  253. * entirely asynchronously.
  254. */
  255. if (cancel_delayed_work(&dev_priv->fbc_work->work))
  256. /* tasklet was killed before being run, clean up */
  257. kfree(dev_priv->fbc_work);
  258. /* Mark the work as no longer wanted so that if it does
  259. * wake-up (because the work was already running and waiting
  260. * for our mutex), it will discover that is no longer
  261. * necessary to run.
  262. */
  263. dev_priv->fbc_work = NULL;
  264. }
  265. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  266. {
  267. struct intel_fbc_work *work;
  268. struct drm_device *dev = crtc->dev;
  269. struct drm_i915_private *dev_priv = dev->dev_private;
  270. if (!dev_priv->display.enable_fbc)
  271. return;
  272. intel_cancel_fbc_work(dev_priv);
  273. work = kzalloc(sizeof *work, GFP_KERNEL);
  274. if (work == NULL) {
  275. dev_priv->display.enable_fbc(crtc, interval);
  276. return;
  277. }
  278. work->crtc = crtc;
  279. work->fb = crtc->fb;
  280. work->interval = interval;
  281. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  282. dev_priv->fbc_work = work;
  283. DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
  284. /* Delay the actual enabling to let pageflipping cease and the
  285. * display to settle before starting the compression. Note that
  286. * this delay also serves a second purpose: it allows for a
  287. * vblank to pass after disabling the FBC before we attempt
  288. * to modify the control registers.
  289. *
  290. * A more complicated solution would involve tracking vblanks
  291. * following the termination of the page-flipping sequence
  292. * and indeed performing the enable as a co-routine and not
  293. * waiting synchronously upon the vblank.
  294. */
  295. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  296. }
  297. void intel_disable_fbc(struct drm_device *dev)
  298. {
  299. struct drm_i915_private *dev_priv = dev->dev_private;
  300. intel_cancel_fbc_work(dev_priv);
  301. if (!dev_priv->display.disable_fbc)
  302. return;
  303. dev_priv->display.disable_fbc(dev);
  304. dev_priv->cfb_plane = -1;
  305. }
  306. /**
  307. * intel_update_fbc - enable/disable FBC as needed
  308. * @dev: the drm_device
  309. *
  310. * Set up the framebuffer compression hardware at mode set time. We
  311. * enable it if possible:
  312. * - plane A only (on pre-965)
  313. * - no pixel mulitply/line duplication
  314. * - no alpha buffer discard
  315. * - no dual wide
  316. * - framebuffer <= 2048 in width, 1536 in height
  317. *
  318. * We can't assume that any compression will take place (worst case),
  319. * so the compressed buffer has to be the same size as the uncompressed
  320. * one. It also must reside (along with the line length buffer) in
  321. * stolen memory.
  322. *
  323. * We need to enable/disable FBC on a global basis.
  324. */
  325. void intel_update_fbc(struct drm_device *dev)
  326. {
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. struct drm_crtc *crtc = NULL, *tmp_crtc;
  329. struct intel_crtc *intel_crtc;
  330. struct drm_framebuffer *fb;
  331. struct intel_framebuffer *intel_fb;
  332. struct drm_i915_gem_object *obj;
  333. int enable_fbc;
  334. if (!i915_powersave)
  335. return;
  336. if (!I915_HAS_FBC(dev))
  337. return;
  338. /*
  339. * If FBC is already on, we just have to verify that we can
  340. * keep it that way...
  341. * Need to disable if:
  342. * - more than one pipe is active
  343. * - changing FBC params (stride, fence, mode)
  344. * - new fb is too large to fit in compressed buffer
  345. * - going to an unsupported config (interlace, pixel multiply, etc.)
  346. */
  347. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  348. if (intel_crtc_active(tmp_crtc) &&
  349. !to_intel_crtc(tmp_crtc)->primary_disabled) {
  350. if (crtc) {
  351. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  352. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  353. goto out_disable;
  354. }
  355. crtc = tmp_crtc;
  356. }
  357. }
  358. if (!crtc || crtc->fb == NULL) {
  359. DRM_DEBUG_KMS("no output, disabling\n");
  360. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  361. goto out_disable;
  362. }
  363. intel_crtc = to_intel_crtc(crtc);
  364. fb = crtc->fb;
  365. intel_fb = to_intel_framebuffer(fb);
  366. obj = intel_fb->obj;
  367. enable_fbc = i915_enable_fbc;
  368. if (enable_fbc < 0) {
  369. DRM_DEBUG_KMS("fbc set to per-chip default\n");
  370. enable_fbc = 1;
  371. if (INTEL_INFO(dev)->gen <= 6)
  372. enable_fbc = 0;
  373. }
  374. if (!enable_fbc) {
  375. DRM_DEBUG_KMS("fbc disabled per module param\n");
  376. dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
  377. goto out_disable;
  378. }
  379. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  380. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  381. DRM_DEBUG_KMS("mode incompatible with compression, "
  382. "disabling\n");
  383. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  384. goto out_disable;
  385. }
  386. if ((crtc->mode.hdisplay > 2048) ||
  387. (crtc->mode.vdisplay > 1536)) {
  388. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  389. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  390. goto out_disable;
  391. }
  392. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  393. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  394. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  395. goto out_disable;
  396. }
  397. /* The use of a CPU fence is mandatory in order to detect writes
  398. * by the CPU to the scanout and trigger updates to the FBC.
  399. */
  400. if (obj->tiling_mode != I915_TILING_X ||
  401. obj->fence_reg == I915_FENCE_REG_NONE) {
  402. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  403. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  404. goto out_disable;
  405. }
  406. /* If the kernel debugger is active, always disable compression */
  407. if (in_dbg_master())
  408. goto out_disable;
  409. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  410. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  411. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  412. goto out_disable;
  413. }
  414. /* If the scanout has not changed, don't modify the FBC settings.
  415. * Note that we make the fundamental assumption that the fb->obj
  416. * cannot be unpinned (and have its GTT offset and fence revoked)
  417. * without first being decoupled from the scanout and FBC disabled.
  418. */
  419. if (dev_priv->cfb_plane == intel_crtc->plane &&
  420. dev_priv->cfb_fb == fb->base.id &&
  421. dev_priv->cfb_y == crtc->y)
  422. return;
  423. if (intel_fbc_enabled(dev)) {
  424. /* We update FBC along two paths, after changing fb/crtc
  425. * configuration (modeswitching) and after page-flipping
  426. * finishes. For the latter, we know that not only did
  427. * we disable the FBC at the start of the page-flip
  428. * sequence, but also more than one vblank has passed.
  429. *
  430. * For the former case of modeswitching, it is possible
  431. * to switch between two FBC valid configurations
  432. * instantaneously so we do need to disable the FBC
  433. * before we can modify its control registers. We also
  434. * have to wait for the next vblank for that to take
  435. * effect. However, since we delay enabling FBC we can
  436. * assume that a vblank has passed since disabling and
  437. * that we can safely alter the registers in the deferred
  438. * callback.
  439. *
  440. * In the scenario that we go from a valid to invalid
  441. * and then back to valid FBC configuration we have
  442. * no strict enforcement that a vblank occurred since
  443. * disabling the FBC. However, along all current pipe
  444. * disabling paths we do need to wait for a vblank at
  445. * some point. And we wait before enabling FBC anyway.
  446. */
  447. DRM_DEBUG_KMS("disabling active FBC for update\n");
  448. intel_disable_fbc(dev);
  449. }
  450. intel_enable_fbc(crtc, 500);
  451. return;
  452. out_disable:
  453. /* Multiple disables should be harmless */
  454. if (intel_fbc_enabled(dev)) {
  455. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  456. intel_disable_fbc(dev);
  457. }
  458. i915_gem_stolen_cleanup_compression(dev);
  459. }
  460. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  461. {
  462. drm_i915_private_t *dev_priv = dev->dev_private;
  463. u32 tmp;
  464. tmp = I915_READ(CLKCFG);
  465. switch (tmp & CLKCFG_FSB_MASK) {
  466. case CLKCFG_FSB_533:
  467. dev_priv->fsb_freq = 533; /* 133*4 */
  468. break;
  469. case CLKCFG_FSB_800:
  470. dev_priv->fsb_freq = 800; /* 200*4 */
  471. break;
  472. case CLKCFG_FSB_667:
  473. dev_priv->fsb_freq = 667; /* 167*4 */
  474. break;
  475. case CLKCFG_FSB_400:
  476. dev_priv->fsb_freq = 400; /* 100*4 */
  477. break;
  478. }
  479. switch (tmp & CLKCFG_MEM_MASK) {
  480. case CLKCFG_MEM_533:
  481. dev_priv->mem_freq = 533;
  482. break;
  483. case CLKCFG_MEM_667:
  484. dev_priv->mem_freq = 667;
  485. break;
  486. case CLKCFG_MEM_800:
  487. dev_priv->mem_freq = 800;
  488. break;
  489. }
  490. /* detect pineview DDR3 setting */
  491. tmp = I915_READ(CSHRDDR3CTL);
  492. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  493. }
  494. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  495. {
  496. drm_i915_private_t *dev_priv = dev->dev_private;
  497. u16 ddrpll, csipll;
  498. ddrpll = I915_READ16(DDRMPLL1);
  499. csipll = I915_READ16(CSIPLL0);
  500. switch (ddrpll & 0xff) {
  501. case 0xc:
  502. dev_priv->mem_freq = 800;
  503. break;
  504. case 0x10:
  505. dev_priv->mem_freq = 1066;
  506. break;
  507. case 0x14:
  508. dev_priv->mem_freq = 1333;
  509. break;
  510. case 0x18:
  511. dev_priv->mem_freq = 1600;
  512. break;
  513. default:
  514. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  515. ddrpll & 0xff);
  516. dev_priv->mem_freq = 0;
  517. break;
  518. }
  519. dev_priv->ips.r_t = dev_priv->mem_freq;
  520. switch (csipll & 0x3ff) {
  521. case 0x00c:
  522. dev_priv->fsb_freq = 3200;
  523. break;
  524. case 0x00e:
  525. dev_priv->fsb_freq = 3733;
  526. break;
  527. case 0x010:
  528. dev_priv->fsb_freq = 4266;
  529. break;
  530. case 0x012:
  531. dev_priv->fsb_freq = 4800;
  532. break;
  533. case 0x014:
  534. dev_priv->fsb_freq = 5333;
  535. break;
  536. case 0x016:
  537. dev_priv->fsb_freq = 5866;
  538. break;
  539. case 0x018:
  540. dev_priv->fsb_freq = 6400;
  541. break;
  542. default:
  543. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  544. csipll & 0x3ff);
  545. dev_priv->fsb_freq = 0;
  546. break;
  547. }
  548. if (dev_priv->fsb_freq == 3200) {
  549. dev_priv->ips.c_m = 0;
  550. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  551. dev_priv->ips.c_m = 1;
  552. } else {
  553. dev_priv->ips.c_m = 2;
  554. }
  555. }
  556. static const struct cxsr_latency cxsr_latency_table[] = {
  557. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  558. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  559. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  560. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  561. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  562. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  563. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  564. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  565. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  566. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  567. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  568. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  569. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  570. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  571. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  572. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  573. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  574. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  575. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  576. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  577. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  578. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  579. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  580. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  581. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  582. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  583. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  584. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  585. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  586. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  587. };
  588. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  589. int is_ddr3,
  590. int fsb,
  591. int mem)
  592. {
  593. const struct cxsr_latency *latency;
  594. int i;
  595. if (fsb == 0 || mem == 0)
  596. return NULL;
  597. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  598. latency = &cxsr_latency_table[i];
  599. if (is_desktop == latency->is_desktop &&
  600. is_ddr3 == latency->is_ddr3 &&
  601. fsb == latency->fsb_freq && mem == latency->mem_freq)
  602. return latency;
  603. }
  604. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  605. return NULL;
  606. }
  607. static void pineview_disable_cxsr(struct drm_device *dev)
  608. {
  609. struct drm_i915_private *dev_priv = dev->dev_private;
  610. /* deactivate cxsr */
  611. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  612. }
  613. /*
  614. * Latency for FIFO fetches is dependent on several factors:
  615. * - memory configuration (speed, channels)
  616. * - chipset
  617. * - current MCH state
  618. * It can be fairly high in some situations, so here we assume a fairly
  619. * pessimal value. It's a tradeoff between extra memory fetches (if we
  620. * set this value too high, the FIFO will fetch frequently to stay full)
  621. * and power consumption (set it too low to save power and we might see
  622. * FIFO underruns and display "flicker").
  623. *
  624. * A value of 5us seems to be a good balance; safe for very low end
  625. * platforms but not overly aggressive on lower latency configs.
  626. */
  627. static const int latency_ns = 5000;
  628. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  629. {
  630. struct drm_i915_private *dev_priv = dev->dev_private;
  631. uint32_t dsparb = I915_READ(DSPARB);
  632. int size;
  633. size = dsparb & 0x7f;
  634. if (plane)
  635. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  636. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  637. plane ? "B" : "A", size);
  638. return size;
  639. }
  640. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  641. {
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. uint32_t dsparb = I915_READ(DSPARB);
  644. int size;
  645. size = dsparb & 0x1ff;
  646. if (plane)
  647. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  648. size >>= 1; /* Convert to cachelines */
  649. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  650. plane ? "B" : "A", size);
  651. return size;
  652. }
  653. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  654. {
  655. struct drm_i915_private *dev_priv = dev->dev_private;
  656. uint32_t dsparb = I915_READ(DSPARB);
  657. int size;
  658. size = dsparb & 0x7f;
  659. size >>= 2; /* Convert to cachelines */
  660. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  661. plane ? "B" : "A",
  662. size);
  663. return size;
  664. }
  665. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  666. {
  667. struct drm_i915_private *dev_priv = dev->dev_private;
  668. uint32_t dsparb = I915_READ(DSPARB);
  669. int size;
  670. size = dsparb & 0x7f;
  671. size >>= 1; /* Convert to cachelines */
  672. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  673. plane ? "B" : "A", size);
  674. return size;
  675. }
  676. /* Pineview has different values for various configs */
  677. static const struct intel_watermark_params pineview_display_wm = {
  678. PINEVIEW_DISPLAY_FIFO,
  679. PINEVIEW_MAX_WM,
  680. PINEVIEW_DFT_WM,
  681. PINEVIEW_GUARD_WM,
  682. PINEVIEW_FIFO_LINE_SIZE
  683. };
  684. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  685. PINEVIEW_DISPLAY_FIFO,
  686. PINEVIEW_MAX_WM,
  687. PINEVIEW_DFT_HPLLOFF_WM,
  688. PINEVIEW_GUARD_WM,
  689. PINEVIEW_FIFO_LINE_SIZE
  690. };
  691. static const struct intel_watermark_params pineview_cursor_wm = {
  692. PINEVIEW_CURSOR_FIFO,
  693. PINEVIEW_CURSOR_MAX_WM,
  694. PINEVIEW_CURSOR_DFT_WM,
  695. PINEVIEW_CURSOR_GUARD_WM,
  696. PINEVIEW_FIFO_LINE_SIZE,
  697. };
  698. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  699. PINEVIEW_CURSOR_FIFO,
  700. PINEVIEW_CURSOR_MAX_WM,
  701. PINEVIEW_CURSOR_DFT_WM,
  702. PINEVIEW_CURSOR_GUARD_WM,
  703. PINEVIEW_FIFO_LINE_SIZE
  704. };
  705. static const struct intel_watermark_params g4x_wm_info = {
  706. G4X_FIFO_SIZE,
  707. G4X_MAX_WM,
  708. G4X_MAX_WM,
  709. 2,
  710. G4X_FIFO_LINE_SIZE,
  711. };
  712. static const struct intel_watermark_params g4x_cursor_wm_info = {
  713. I965_CURSOR_FIFO,
  714. I965_CURSOR_MAX_WM,
  715. I965_CURSOR_DFT_WM,
  716. 2,
  717. G4X_FIFO_LINE_SIZE,
  718. };
  719. static const struct intel_watermark_params valleyview_wm_info = {
  720. VALLEYVIEW_FIFO_SIZE,
  721. VALLEYVIEW_MAX_WM,
  722. VALLEYVIEW_MAX_WM,
  723. 2,
  724. G4X_FIFO_LINE_SIZE,
  725. };
  726. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  727. I965_CURSOR_FIFO,
  728. VALLEYVIEW_CURSOR_MAX_WM,
  729. I965_CURSOR_DFT_WM,
  730. 2,
  731. G4X_FIFO_LINE_SIZE,
  732. };
  733. static const struct intel_watermark_params i965_cursor_wm_info = {
  734. I965_CURSOR_FIFO,
  735. I965_CURSOR_MAX_WM,
  736. I965_CURSOR_DFT_WM,
  737. 2,
  738. I915_FIFO_LINE_SIZE,
  739. };
  740. static const struct intel_watermark_params i945_wm_info = {
  741. I945_FIFO_SIZE,
  742. I915_MAX_WM,
  743. 1,
  744. 2,
  745. I915_FIFO_LINE_SIZE
  746. };
  747. static const struct intel_watermark_params i915_wm_info = {
  748. I915_FIFO_SIZE,
  749. I915_MAX_WM,
  750. 1,
  751. 2,
  752. I915_FIFO_LINE_SIZE
  753. };
  754. static const struct intel_watermark_params i855_wm_info = {
  755. I855GM_FIFO_SIZE,
  756. I915_MAX_WM,
  757. 1,
  758. 2,
  759. I830_FIFO_LINE_SIZE
  760. };
  761. static const struct intel_watermark_params i830_wm_info = {
  762. I830_FIFO_SIZE,
  763. I915_MAX_WM,
  764. 1,
  765. 2,
  766. I830_FIFO_LINE_SIZE
  767. };
  768. static const struct intel_watermark_params ironlake_display_wm_info = {
  769. ILK_DISPLAY_FIFO,
  770. ILK_DISPLAY_MAXWM,
  771. ILK_DISPLAY_DFTWM,
  772. 2,
  773. ILK_FIFO_LINE_SIZE
  774. };
  775. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  776. ILK_CURSOR_FIFO,
  777. ILK_CURSOR_MAXWM,
  778. ILK_CURSOR_DFTWM,
  779. 2,
  780. ILK_FIFO_LINE_SIZE
  781. };
  782. static const struct intel_watermark_params ironlake_display_srwm_info = {
  783. ILK_DISPLAY_SR_FIFO,
  784. ILK_DISPLAY_MAX_SRWM,
  785. ILK_DISPLAY_DFT_SRWM,
  786. 2,
  787. ILK_FIFO_LINE_SIZE
  788. };
  789. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  790. ILK_CURSOR_SR_FIFO,
  791. ILK_CURSOR_MAX_SRWM,
  792. ILK_CURSOR_DFT_SRWM,
  793. 2,
  794. ILK_FIFO_LINE_SIZE
  795. };
  796. static const struct intel_watermark_params sandybridge_display_wm_info = {
  797. SNB_DISPLAY_FIFO,
  798. SNB_DISPLAY_MAXWM,
  799. SNB_DISPLAY_DFTWM,
  800. 2,
  801. SNB_FIFO_LINE_SIZE
  802. };
  803. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  804. SNB_CURSOR_FIFO,
  805. SNB_CURSOR_MAXWM,
  806. SNB_CURSOR_DFTWM,
  807. 2,
  808. SNB_FIFO_LINE_SIZE
  809. };
  810. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  811. SNB_DISPLAY_SR_FIFO,
  812. SNB_DISPLAY_MAX_SRWM,
  813. SNB_DISPLAY_DFT_SRWM,
  814. 2,
  815. SNB_FIFO_LINE_SIZE
  816. };
  817. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  818. SNB_CURSOR_SR_FIFO,
  819. SNB_CURSOR_MAX_SRWM,
  820. SNB_CURSOR_DFT_SRWM,
  821. 2,
  822. SNB_FIFO_LINE_SIZE
  823. };
  824. /**
  825. * intel_calculate_wm - calculate watermark level
  826. * @clock_in_khz: pixel clock
  827. * @wm: chip FIFO params
  828. * @pixel_size: display pixel size
  829. * @latency_ns: memory latency for the platform
  830. *
  831. * Calculate the watermark level (the level at which the display plane will
  832. * start fetching from memory again). Each chip has a different display
  833. * FIFO size and allocation, so the caller needs to figure that out and pass
  834. * in the correct intel_watermark_params structure.
  835. *
  836. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  837. * on the pixel size. When it reaches the watermark level, it'll start
  838. * fetching FIFO line sized based chunks from memory until the FIFO fills
  839. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  840. * will occur, and a display engine hang could result.
  841. */
  842. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  843. const struct intel_watermark_params *wm,
  844. int fifo_size,
  845. int pixel_size,
  846. unsigned long latency_ns)
  847. {
  848. long entries_required, wm_size;
  849. /*
  850. * Note: we need to make sure we don't overflow for various clock &
  851. * latency values.
  852. * clocks go from a few thousand to several hundred thousand.
  853. * latency is usually a few thousand
  854. */
  855. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  856. 1000;
  857. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  858. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  859. wm_size = fifo_size - (entries_required + wm->guard_size);
  860. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  861. /* Don't promote wm_size to unsigned... */
  862. if (wm_size > (long)wm->max_wm)
  863. wm_size = wm->max_wm;
  864. if (wm_size <= 0)
  865. wm_size = wm->default_wm;
  866. return wm_size;
  867. }
  868. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  869. {
  870. struct drm_crtc *crtc, *enabled = NULL;
  871. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  872. if (intel_crtc_active(crtc)) {
  873. if (enabled)
  874. return NULL;
  875. enabled = crtc;
  876. }
  877. }
  878. return enabled;
  879. }
  880. static void pineview_update_wm(struct drm_device *dev)
  881. {
  882. struct drm_i915_private *dev_priv = dev->dev_private;
  883. struct drm_crtc *crtc;
  884. const struct cxsr_latency *latency;
  885. u32 reg;
  886. unsigned long wm;
  887. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  888. dev_priv->fsb_freq, dev_priv->mem_freq);
  889. if (!latency) {
  890. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  891. pineview_disable_cxsr(dev);
  892. return;
  893. }
  894. crtc = single_enabled_crtc(dev);
  895. if (crtc) {
  896. int clock = crtc->mode.clock;
  897. int pixel_size = crtc->fb->bits_per_pixel / 8;
  898. /* Display SR */
  899. wm = intel_calculate_wm(clock, &pineview_display_wm,
  900. pineview_display_wm.fifo_size,
  901. pixel_size, latency->display_sr);
  902. reg = I915_READ(DSPFW1);
  903. reg &= ~DSPFW_SR_MASK;
  904. reg |= wm << DSPFW_SR_SHIFT;
  905. I915_WRITE(DSPFW1, reg);
  906. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  907. /* cursor SR */
  908. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  909. pineview_display_wm.fifo_size,
  910. pixel_size, latency->cursor_sr);
  911. reg = I915_READ(DSPFW3);
  912. reg &= ~DSPFW_CURSOR_SR_MASK;
  913. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  914. I915_WRITE(DSPFW3, reg);
  915. /* Display HPLL off SR */
  916. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  917. pineview_display_hplloff_wm.fifo_size,
  918. pixel_size, latency->display_hpll_disable);
  919. reg = I915_READ(DSPFW3);
  920. reg &= ~DSPFW_HPLL_SR_MASK;
  921. reg |= wm & DSPFW_HPLL_SR_MASK;
  922. I915_WRITE(DSPFW3, reg);
  923. /* cursor HPLL off SR */
  924. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  925. pineview_display_hplloff_wm.fifo_size,
  926. pixel_size, latency->cursor_hpll_disable);
  927. reg = I915_READ(DSPFW3);
  928. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  929. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  930. I915_WRITE(DSPFW3, reg);
  931. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  932. /* activate cxsr */
  933. I915_WRITE(DSPFW3,
  934. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  935. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  936. } else {
  937. pineview_disable_cxsr(dev);
  938. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  939. }
  940. }
  941. static bool g4x_compute_wm0(struct drm_device *dev,
  942. int plane,
  943. const struct intel_watermark_params *display,
  944. int display_latency_ns,
  945. const struct intel_watermark_params *cursor,
  946. int cursor_latency_ns,
  947. int *plane_wm,
  948. int *cursor_wm)
  949. {
  950. struct drm_crtc *crtc;
  951. int htotal, hdisplay, clock, pixel_size;
  952. int line_time_us, line_count;
  953. int entries, tlb_miss;
  954. crtc = intel_get_crtc_for_plane(dev, plane);
  955. if (!intel_crtc_active(crtc)) {
  956. *cursor_wm = cursor->guard_size;
  957. *plane_wm = display->guard_size;
  958. return false;
  959. }
  960. htotal = crtc->mode.htotal;
  961. hdisplay = crtc->mode.hdisplay;
  962. clock = crtc->mode.clock;
  963. pixel_size = crtc->fb->bits_per_pixel / 8;
  964. /* Use the small buffer method to calculate plane watermark */
  965. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  966. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  967. if (tlb_miss > 0)
  968. entries += tlb_miss;
  969. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  970. *plane_wm = entries + display->guard_size;
  971. if (*plane_wm > (int)display->max_wm)
  972. *plane_wm = display->max_wm;
  973. /* Use the large buffer method to calculate cursor watermark */
  974. line_time_us = ((htotal * 1000) / clock);
  975. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  976. entries = line_count * 64 * pixel_size;
  977. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  978. if (tlb_miss > 0)
  979. entries += tlb_miss;
  980. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  981. *cursor_wm = entries + cursor->guard_size;
  982. if (*cursor_wm > (int)cursor->max_wm)
  983. *cursor_wm = (int)cursor->max_wm;
  984. return true;
  985. }
  986. /*
  987. * Check the wm result.
  988. *
  989. * If any calculated watermark values is larger than the maximum value that
  990. * can be programmed into the associated watermark register, that watermark
  991. * must be disabled.
  992. */
  993. static bool g4x_check_srwm(struct drm_device *dev,
  994. int display_wm, int cursor_wm,
  995. const struct intel_watermark_params *display,
  996. const struct intel_watermark_params *cursor)
  997. {
  998. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  999. display_wm, cursor_wm);
  1000. if (display_wm > display->max_wm) {
  1001. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1002. display_wm, display->max_wm);
  1003. return false;
  1004. }
  1005. if (cursor_wm > cursor->max_wm) {
  1006. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1007. cursor_wm, cursor->max_wm);
  1008. return false;
  1009. }
  1010. if (!(display_wm || cursor_wm)) {
  1011. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1012. return false;
  1013. }
  1014. return true;
  1015. }
  1016. static bool g4x_compute_srwm(struct drm_device *dev,
  1017. int plane,
  1018. int latency_ns,
  1019. const struct intel_watermark_params *display,
  1020. const struct intel_watermark_params *cursor,
  1021. int *display_wm, int *cursor_wm)
  1022. {
  1023. struct drm_crtc *crtc;
  1024. int hdisplay, htotal, pixel_size, clock;
  1025. unsigned long line_time_us;
  1026. int line_count, line_size;
  1027. int small, large;
  1028. int entries;
  1029. if (!latency_ns) {
  1030. *display_wm = *cursor_wm = 0;
  1031. return false;
  1032. }
  1033. crtc = intel_get_crtc_for_plane(dev, plane);
  1034. hdisplay = crtc->mode.hdisplay;
  1035. htotal = crtc->mode.htotal;
  1036. clock = crtc->mode.clock;
  1037. pixel_size = crtc->fb->bits_per_pixel / 8;
  1038. line_time_us = (htotal * 1000) / clock;
  1039. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1040. line_size = hdisplay * pixel_size;
  1041. /* Use the minimum of the small and large buffer method for primary */
  1042. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1043. large = line_count * line_size;
  1044. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1045. *display_wm = entries + display->guard_size;
  1046. /* calculate the self-refresh watermark for display cursor */
  1047. entries = line_count * pixel_size * 64;
  1048. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1049. *cursor_wm = entries + cursor->guard_size;
  1050. return g4x_check_srwm(dev,
  1051. *display_wm, *cursor_wm,
  1052. display, cursor);
  1053. }
  1054. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1055. int plane,
  1056. int *plane_prec_mult,
  1057. int *plane_dl,
  1058. int *cursor_prec_mult,
  1059. int *cursor_dl)
  1060. {
  1061. struct drm_crtc *crtc;
  1062. int clock, pixel_size;
  1063. int entries;
  1064. crtc = intel_get_crtc_for_plane(dev, plane);
  1065. if (!intel_crtc_active(crtc))
  1066. return false;
  1067. clock = crtc->mode.clock; /* VESA DOT Clock */
  1068. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1069. entries = (clock / 1000) * pixel_size;
  1070. *plane_prec_mult = (entries > 256) ?
  1071. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1072. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1073. pixel_size);
  1074. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1075. *cursor_prec_mult = (entries > 256) ?
  1076. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1077. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1078. return true;
  1079. }
  1080. /*
  1081. * Update drain latency registers of memory arbiter
  1082. *
  1083. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1084. * to be programmed. Each plane has a drain latency multiplier and a drain
  1085. * latency value.
  1086. */
  1087. static void vlv_update_drain_latency(struct drm_device *dev)
  1088. {
  1089. struct drm_i915_private *dev_priv = dev->dev_private;
  1090. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1091. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1092. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1093. either 16 or 32 */
  1094. /* For plane A, Cursor A */
  1095. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1096. &cursor_prec_mult, &cursora_dl)) {
  1097. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1098. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1099. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1100. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1101. I915_WRITE(VLV_DDL1, cursora_prec |
  1102. (cursora_dl << DDL_CURSORA_SHIFT) |
  1103. planea_prec | planea_dl);
  1104. }
  1105. /* For plane B, Cursor B */
  1106. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1107. &cursor_prec_mult, &cursorb_dl)) {
  1108. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1109. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1110. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1111. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1112. I915_WRITE(VLV_DDL2, cursorb_prec |
  1113. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1114. planeb_prec | planeb_dl);
  1115. }
  1116. }
  1117. #define single_plane_enabled(mask) is_power_of_2(mask)
  1118. static void valleyview_update_wm(struct drm_device *dev)
  1119. {
  1120. static const int sr_latency_ns = 12000;
  1121. struct drm_i915_private *dev_priv = dev->dev_private;
  1122. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1123. int plane_sr, cursor_sr;
  1124. int ignore_plane_sr, ignore_cursor_sr;
  1125. unsigned int enabled = 0;
  1126. vlv_update_drain_latency(dev);
  1127. if (g4x_compute_wm0(dev, 0,
  1128. &valleyview_wm_info, latency_ns,
  1129. &valleyview_cursor_wm_info, latency_ns,
  1130. &planea_wm, &cursora_wm))
  1131. enabled |= 1;
  1132. if (g4x_compute_wm0(dev, 1,
  1133. &valleyview_wm_info, latency_ns,
  1134. &valleyview_cursor_wm_info, latency_ns,
  1135. &planeb_wm, &cursorb_wm))
  1136. enabled |= 2;
  1137. if (single_plane_enabled(enabled) &&
  1138. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1139. sr_latency_ns,
  1140. &valleyview_wm_info,
  1141. &valleyview_cursor_wm_info,
  1142. &plane_sr, &ignore_cursor_sr) &&
  1143. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1144. 2*sr_latency_ns,
  1145. &valleyview_wm_info,
  1146. &valleyview_cursor_wm_info,
  1147. &ignore_plane_sr, &cursor_sr)) {
  1148. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1149. } else {
  1150. I915_WRITE(FW_BLC_SELF_VLV,
  1151. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1152. plane_sr = cursor_sr = 0;
  1153. }
  1154. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1155. planea_wm, cursora_wm,
  1156. planeb_wm, cursorb_wm,
  1157. plane_sr, cursor_sr);
  1158. I915_WRITE(DSPFW1,
  1159. (plane_sr << DSPFW_SR_SHIFT) |
  1160. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1161. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1162. planea_wm);
  1163. I915_WRITE(DSPFW2,
  1164. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1165. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1166. I915_WRITE(DSPFW3,
  1167. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1168. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1169. }
  1170. static void g4x_update_wm(struct drm_device *dev)
  1171. {
  1172. static const int sr_latency_ns = 12000;
  1173. struct drm_i915_private *dev_priv = dev->dev_private;
  1174. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1175. int plane_sr, cursor_sr;
  1176. unsigned int enabled = 0;
  1177. if (g4x_compute_wm0(dev, 0,
  1178. &g4x_wm_info, latency_ns,
  1179. &g4x_cursor_wm_info, latency_ns,
  1180. &planea_wm, &cursora_wm))
  1181. enabled |= 1;
  1182. if (g4x_compute_wm0(dev, 1,
  1183. &g4x_wm_info, latency_ns,
  1184. &g4x_cursor_wm_info, latency_ns,
  1185. &planeb_wm, &cursorb_wm))
  1186. enabled |= 2;
  1187. if (single_plane_enabled(enabled) &&
  1188. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1189. sr_latency_ns,
  1190. &g4x_wm_info,
  1191. &g4x_cursor_wm_info,
  1192. &plane_sr, &cursor_sr)) {
  1193. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1194. } else {
  1195. I915_WRITE(FW_BLC_SELF,
  1196. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1197. plane_sr = cursor_sr = 0;
  1198. }
  1199. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1200. planea_wm, cursora_wm,
  1201. planeb_wm, cursorb_wm,
  1202. plane_sr, cursor_sr);
  1203. I915_WRITE(DSPFW1,
  1204. (plane_sr << DSPFW_SR_SHIFT) |
  1205. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1206. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1207. planea_wm);
  1208. I915_WRITE(DSPFW2,
  1209. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1210. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1211. /* HPLL off in SR has some issues on G4x... disable it */
  1212. I915_WRITE(DSPFW3,
  1213. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1214. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1215. }
  1216. static void i965_update_wm(struct drm_device *dev)
  1217. {
  1218. struct drm_i915_private *dev_priv = dev->dev_private;
  1219. struct drm_crtc *crtc;
  1220. int srwm = 1;
  1221. int cursor_sr = 16;
  1222. /* Calc sr entries for one plane configs */
  1223. crtc = single_enabled_crtc(dev);
  1224. if (crtc) {
  1225. /* self-refresh has much higher latency */
  1226. static const int sr_latency_ns = 12000;
  1227. int clock = crtc->mode.clock;
  1228. int htotal = crtc->mode.htotal;
  1229. int hdisplay = crtc->mode.hdisplay;
  1230. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1231. unsigned long line_time_us;
  1232. int entries;
  1233. line_time_us = ((htotal * 1000) / clock);
  1234. /* Use ns/us then divide to preserve precision */
  1235. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1236. pixel_size * hdisplay;
  1237. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1238. srwm = I965_FIFO_SIZE - entries;
  1239. if (srwm < 0)
  1240. srwm = 1;
  1241. srwm &= 0x1ff;
  1242. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1243. entries, srwm);
  1244. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1245. pixel_size * 64;
  1246. entries = DIV_ROUND_UP(entries,
  1247. i965_cursor_wm_info.cacheline_size);
  1248. cursor_sr = i965_cursor_wm_info.fifo_size -
  1249. (entries + i965_cursor_wm_info.guard_size);
  1250. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1251. cursor_sr = i965_cursor_wm_info.max_wm;
  1252. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1253. "cursor %d\n", srwm, cursor_sr);
  1254. if (IS_CRESTLINE(dev))
  1255. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1256. } else {
  1257. /* Turn off self refresh if both pipes are enabled */
  1258. if (IS_CRESTLINE(dev))
  1259. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1260. & ~FW_BLC_SELF_EN);
  1261. }
  1262. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1263. srwm);
  1264. /* 965 has limitations... */
  1265. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1266. (8 << 16) | (8 << 8) | (8 << 0));
  1267. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1268. /* update cursor SR watermark */
  1269. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1270. }
  1271. static void i9xx_update_wm(struct drm_device *dev)
  1272. {
  1273. struct drm_i915_private *dev_priv = dev->dev_private;
  1274. const struct intel_watermark_params *wm_info;
  1275. uint32_t fwater_lo;
  1276. uint32_t fwater_hi;
  1277. int cwm, srwm = 1;
  1278. int fifo_size;
  1279. int planea_wm, planeb_wm;
  1280. struct drm_crtc *crtc, *enabled = NULL;
  1281. if (IS_I945GM(dev))
  1282. wm_info = &i945_wm_info;
  1283. else if (!IS_GEN2(dev))
  1284. wm_info = &i915_wm_info;
  1285. else
  1286. wm_info = &i855_wm_info;
  1287. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1288. crtc = intel_get_crtc_for_plane(dev, 0);
  1289. if (intel_crtc_active(crtc)) {
  1290. int cpp = crtc->fb->bits_per_pixel / 8;
  1291. if (IS_GEN2(dev))
  1292. cpp = 4;
  1293. planea_wm = intel_calculate_wm(crtc->mode.clock,
  1294. wm_info, fifo_size, cpp,
  1295. latency_ns);
  1296. enabled = crtc;
  1297. } else
  1298. planea_wm = fifo_size - wm_info->guard_size;
  1299. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1300. crtc = intel_get_crtc_for_plane(dev, 1);
  1301. if (intel_crtc_active(crtc)) {
  1302. int cpp = crtc->fb->bits_per_pixel / 8;
  1303. if (IS_GEN2(dev))
  1304. cpp = 4;
  1305. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  1306. wm_info, fifo_size, cpp,
  1307. latency_ns);
  1308. if (enabled == NULL)
  1309. enabled = crtc;
  1310. else
  1311. enabled = NULL;
  1312. } else
  1313. planeb_wm = fifo_size - wm_info->guard_size;
  1314. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1315. /*
  1316. * Overlay gets an aggressive default since video jitter is bad.
  1317. */
  1318. cwm = 2;
  1319. /* Play safe and disable self-refresh before adjusting watermarks. */
  1320. if (IS_I945G(dev) || IS_I945GM(dev))
  1321. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1322. else if (IS_I915GM(dev))
  1323. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1324. /* Calc sr entries for one plane configs */
  1325. if (HAS_FW_BLC(dev) && enabled) {
  1326. /* self-refresh has much higher latency */
  1327. static const int sr_latency_ns = 6000;
  1328. int clock = enabled->mode.clock;
  1329. int htotal = enabled->mode.htotal;
  1330. int hdisplay = enabled->mode.hdisplay;
  1331. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1332. unsigned long line_time_us;
  1333. int entries;
  1334. line_time_us = (htotal * 1000) / clock;
  1335. /* Use ns/us then divide to preserve precision */
  1336. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1337. pixel_size * hdisplay;
  1338. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1339. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1340. srwm = wm_info->fifo_size - entries;
  1341. if (srwm < 0)
  1342. srwm = 1;
  1343. if (IS_I945G(dev) || IS_I945GM(dev))
  1344. I915_WRITE(FW_BLC_SELF,
  1345. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1346. else if (IS_I915GM(dev))
  1347. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1348. }
  1349. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1350. planea_wm, planeb_wm, cwm, srwm);
  1351. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1352. fwater_hi = (cwm & 0x1f);
  1353. /* Set request length to 8 cachelines per fetch */
  1354. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1355. fwater_hi = fwater_hi | (1 << 8);
  1356. I915_WRITE(FW_BLC, fwater_lo);
  1357. I915_WRITE(FW_BLC2, fwater_hi);
  1358. if (HAS_FW_BLC(dev)) {
  1359. if (enabled) {
  1360. if (IS_I945G(dev) || IS_I945GM(dev))
  1361. I915_WRITE(FW_BLC_SELF,
  1362. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1363. else if (IS_I915GM(dev))
  1364. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1365. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1366. } else
  1367. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1368. }
  1369. }
  1370. static void i830_update_wm(struct drm_device *dev)
  1371. {
  1372. struct drm_i915_private *dev_priv = dev->dev_private;
  1373. struct drm_crtc *crtc;
  1374. uint32_t fwater_lo;
  1375. int planea_wm;
  1376. crtc = single_enabled_crtc(dev);
  1377. if (crtc == NULL)
  1378. return;
  1379. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  1380. dev_priv->display.get_fifo_size(dev, 0),
  1381. 4, latency_ns);
  1382. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1383. fwater_lo |= (3<<8) | planea_wm;
  1384. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1385. I915_WRITE(FW_BLC, fwater_lo);
  1386. }
  1387. #define ILK_LP0_PLANE_LATENCY 700
  1388. #define ILK_LP0_CURSOR_LATENCY 1300
  1389. /*
  1390. * Check the wm result.
  1391. *
  1392. * If any calculated watermark values is larger than the maximum value that
  1393. * can be programmed into the associated watermark register, that watermark
  1394. * must be disabled.
  1395. */
  1396. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1397. int fbc_wm, int display_wm, int cursor_wm,
  1398. const struct intel_watermark_params *display,
  1399. const struct intel_watermark_params *cursor)
  1400. {
  1401. struct drm_i915_private *dev_priv = dev->dev_private;
  1402. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1403. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1404. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1405. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1406. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1407. /* fbc has it's own way to disable FBC WM */
  1408. I915_WRITE(DISP_ARB_CTL,
  1409. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1410. return false;
  1411. } else if (INTEL_INFO(dev)->gen >= 6) {
  1412. /* enable FBC WM (except on ILK, where it must remain off) */
  1413. I915_WRITE(DISP_ARB_CTL,
  1414. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1415. }
  1416. if (display_wm > display->max_wm) {
  1417. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1418. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1419. return false;
  1420. }
  1421. if (cursor_wm > cursor->max_wm) {
  1422. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1423. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1424. return false;
  1425. }
  1426. if (!(fbc_wm || display_wm || cursor_wm)) {
  1427. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1428. return false;
  1429. }
  1430. return true;
  1431. }
  1432. /*
  1433. * Compute watermark values of WM[1-3],
  1434. */
  1435. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1436. int latency_ns,
  1437. const struct intel_watermark_params *display,
  1438. const struct intel_watermark_params *cursor,
  1439. int *fbc_wm, int *display_wm, int *cursor_wm)
  1440. {
  1441. struct drm_crtc *crtc;
  1442. unsigned long line_time_us;
  1443. int hdisplay, htotal, pixel_size, clock;
  1444. int line_count, line_size;
  1445. int small, large;
  1446. int entries;
  1447. if (!latency_ns) {
  1448. *fbc_wm = *display_wm = *cursor_wm = 0;
  1449. return false;
  1450. }
  1451. crtc = intel_get_crtc_for_plane(dev, plane);
  1452. hdisplay = crtc->mode.hdisplay;
  1453. htotal = crtc->mode.htotal;
  1454. clock = crtc->mode.clock;
  1455. pixel_size = crtc->fb->bits_per_pixel / 8;
  1456. line_time_us = (htotal * 1000) / clock;
  1457. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1458. line_size = hdisplay * pixel_size;
  1459. /* Use the minimum of the small and large buffer method for primary */
  1460. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1461. large = line_count * line_size;
  1462. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1463. *display_wm = entries + display->guard_size;
  1464. /*
  1465. * Spec says:
  1466. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1467. */
  1468. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1469. /* calculate the self-refresh watermark for display cursor */
  1470. entries = line_count * pixel_size * 64;
  1471. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1472. *cursor_wm = entries + cursor->guard_size;
  1473. return ironlake_check_srwm(dev, level,
  1474. *fbc_wm, *display_wm, *cursor_wm,
  1475. display, cursor);
  1476. }
  1477. static void ironlake_update_wm(struct drm_device *dev)
  1478. {
  1479. struct drm_i915_private *dev_priv = dev->dev_private;
  1480. int fbc_wm, plane_wm, cursor_wm;
  1481. unsigned int enabled;
  1482. enabled = 0;
  1483. if (g4x_compute_wm0(dev, 0,
  1484. &ironlake_display_wm_info,
  1485. ILK_LP0_PLANE_LATENCY,
  1486. &ironlake_cursor_wm_info,
  1487. ILK_LP0_CURSOR_LATENCY,
  1488. &plane_wm, &cursor_wm)) {
  1489. I915_WRITE(WM0_PIPEA_ILK,
  1490. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1491. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1492. " plane %d, " "cursor: %d\n",
  1493. plane_wm, cursor_wm);
  1494. enabled |= 1;
  1495. }
  1496. if (g4x_compute_wm0(dev, 1,
  1497. &ironlake_display_wm_info,
  1498. ILK_LP0_PLANE_LATENCY,
  1499. &ironlake_cursor_wm_info,
  1500. ILK_LP0_CURSOR_LATENCY,
  1501. &plane_wm, &cursor_wm)) {
  1502. I915_WRITE(WM0_PIPEB_ILK,
  1503. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1504. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1505. " plane %d, cursor: %d\n",
  1506. plane_wm, cursor_wm);
  1507. enabled |= 2;
  1508. }
  1509. /*
  1510. * Calculate and update the self-refresh watermark only when one
  1511. * display plane is used.
  1512. */
  1513. I915_WRITE(WM3_LP_ILK, 0);
  1514. I915_WRITE(WM2_LP_ILK, 0);
  1515. I915_WRITE(WM1_LP_ILK, 0);
  1516. if (!single_plane_enabled(enabled))
  1517. return;
  1518. enabled = ffs(enabled) - 1;
  1519. /* WM1 */
  1520. if (!ironlake_compute_srwm(dev, 1, enabled,
  1521. ILK_READ_WM1_LATENCY() * 500,
  1522. &ironlake_display_srwm_info,
  1523. &ironlake_cursor_srwm_info,
  1524. &fbc_wm, &plane_wm, &cursor_wm))
  1525. return;
  1526. I915_WRITE(WM1_LP_ILK,
  1527. WM1_LP_SR_EN |
  1528. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1529. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1530. (plane_wm << WM1_LP_SR_SHIFT) |
  1531. cursor_wm);
  1532. /* WM2 */
  1533. if (!ironlake_compute_srwm(dev, 2, enabled,
  1534. ILK_READ_WM2_LATENCY() * 500,
  1535. &ironlake_display_srwm_info,
  1536. &ironlake_cursor_srwm_info,
  1537. &fbc_wm, &plane_wm, &cursor_wm))
  1538. return;
  1539. I915_WRITE(WM2_LP_ILK,
  1540. WM2_LP_EN |
  1541. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1542. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1543. (plane_wm << WM1_LP_SR_SHIFT) |
  1544. cursor_wm);
  1545. /*
  1546. * WM3 is unsupported on ILK, probably because we don't have latency
  1547. * data for that power state
  1548. */
  1549. }
  1550. static void sandybridge_update_wm(struct drm_device *dev)
  1551. {
  1552. struct drm_i915_private *dev_priv = dev->dev_private;
  1553. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1554. u32 val;
  1555. int fbc_wm, plane_wm, cursor_wm;
  1556. unsigned int enabled;
  1557. enabled = 0;
  1558. if (g4x_compute_wm0(dev, 0,
  1559. &sandybridge_display_wm_info, latency,
  1560. &sandybridge_cursor_wm_info, latency,
  1561. &plane_wm, &cursor_wm)) {
  1562. val = I915_READ(WM0_PIPEA_ILK);
  1563. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1564. I915_WRITE(WM0_PIPEA_ILK, val |
  1565. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1566. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1567. " plane %d, " "cursor: %d\n",
  1568. plane_wm, cursor_wm);
  1569. enabled |= 1;
  1570. }
  1571. if (g4x_compute_wm0(dev, 1,
  1572. &sandybridge_display_wm_info, latency,
  1573. &sandybridge_cursor_wm_info, latency,
  1574. &plane_wm, &cursor_wm)) {
  1575. val = I915_READ(WM0_PIPEB_ILK);
  1576. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1577. I915_WRITE(WM0_PIPEB_ILK, val |
  1578. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1579. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1580. " plane %d, cursor: %d\n",
  1581. plane_wm, cursor_wm);
  1582. enabled |= 2;
  1583. }
  1584. /*
  1585. * Calculate and update the self-refresh watermark only when one
  1586. * display plane is used.
  1587. *
  1588. * SNB support 3 levels of watermark.
  1589. *
  1590. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1591. * and disabled in the descending order
  1592. *
  1593. */
  1594. I915_WRITE(WM3_LP_ILK, 0);
  1595. I915_WRITE(WM2_LP_ILK, 0);
  1596. I915_WRITE(WM1_LP_ILK, 0);
  1597. if (!single_plane_enabled(enabled) ||
  1598. dev_priv->sprite_scaling_enabled)
  1599. return;
  1600. enabled = ffs(enabled) - 1;
  1601. /* WM1 */
  1602. if (!ironlake_compute_srwm(dev, 1, enabled,
  1603. SNB_READ_WM1_LATENCY() * 500,
  1604. &sandybridge_display_srwm_info,
  1605. &sandybridge_cursor_srwm_info,
  1606. &fbc_wm, &plane_wm, &cursor_wm))
  1607. return;
  1608. I915_WRITE(WM1_LP_ILK,
  1609. WM1_LP_SR_EN |
  1610. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1611. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1612. (plane_wm << WM1_LP_SR_SHIFT) |
  1613. cursor_wm);
  1614. /* WM2 */
  1615. if (!ironlake_compute_srwm(dev, 2, enabled,
  1616. SNB_READ_WM2_LATENCY() * 500,
  1617. &sandybridge_display_srwm_info,
  1618. &sandybridge_cursor_srwm_info,
  1619. &fbc_wm, &plane_wm, &cursor_wm))
  1620. return;
  1621. I915_WRITE(WM2_LP_ILK,
  1622. WM2_LP_EN |
  1623. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1624. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1625. (plane_wm << WM1_LP_SR_SHIFT) |
  1626. cursor_wm);
  1627. /* WM3 */
  1628. if (!ironlake_compute_srwm(dev, 3, enabled,
  1629. SNB_READ_WM3_LATENCY() * 500,
  1630. &sandybridge_display_srwm_info,
  1631. &sandybridge_cursor_srwm_info,
  1632. &fbc_wm, &plane_wm, &cursor_wm))
  1633. return;
  1634. I915_WRITE(WM3_LP_ILK,
  1635. WM3_LP_EN |
  1636. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1637. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1638. (plane_wm << WM1_LP_SR_SHIFT) |
  1639. cursor_wm);
  1640. }
  1641. static void ivybridge_update_wm(struct drm_device *dev)
  1642. {
  1643. struct drm_i915_private *dev_priv = dev->dev_private;
  1644. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1645. u32 val;
  1646. int fbc_wm, plane_wm, cursor_wm;
  1647. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1648. unsigned int enabled;
  1649. enabled = 0;
  1650. if (g4x_compute_wm0(dev, 0,
  1651. &sandybridge_display_wm_info, latency,
  1652. &sandybridge_cursor_wm_info, latency,
  1653. &plane_wm, &cursor_wm)) {
  1654. val = I915_READ(WM0_PIPEA_ILK);
  1655. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1656. I915_WRITE(WM0_PIPEA_ILK, val |
  1657. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1658. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1659. " plane %d, " "cursor: %d\n",
  1660. plane_wm, cursor_wm);
  1661. enabled |= 1;
  1662. }
  1663. if (g4x_compute_wm0(dev, 1,
  1664. &sandybridge_display_wm_info, latency,
  1665. &sandybridge_cursor_wm_info, latency,
  1666. &plane_wm, &cursor_wm)) {
  1667. val = I915_READ(WM0_PIPEB_ILK);
  1668. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1669. I915_WRITE(WM0_PIPEB_ILK, val |
  1670. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1671. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1672. " plane %d, cursor: %d\n",
  1673. plane_wm, cursor_wm);
  1674. enabled |= 2;
  1675. }
  1676. if (g4x_compute_wm0(dev, 2,
  1677. &sandybridge_display_wm_info, latency,
  1678. &sandybridge_cursor_wm_info, latency,
  1679. &plane_wm, &cursor_wm)) {
  1680. val = I915_READ(WM0_PIPEC_IVB);
  1681. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1682. I915_WRITE(WM0_PIPEC_IVB, val |
  1683. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1684. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1685. " plane %d, cursor: %d\n",
  1686. plane_wm, cursor_wm);
  1687. enabled |= 3;
  1688. }
  1689. /*
  1690. * Calculate and update the self-refresh watermark only when one
  1691. * display plane is used.
  1692. *
  1693. * SNB support 3 levels of watermark.
  1694. *
  1695. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1696. * and disabled in the descending order
  1697. *
  1698. */
  1699. I915_WRITE(WM3_LP_ILK, 0);
  1700. I915_WRITE(WM2_LP_ILK, 0);
  1701. I915_WRITE(WM1_LP_ILK, 0);
  1702. if (!single_plane_enabled(enabled) ||
  1703. dev_priv->sprite_scaling_enabled)
  1704. return;
  1705. enabled = ffs(enabled) - 1;
  1706. /* WM1 */
  1707. if (!ironlake_compute_srwm(dev, 1, enabled,
  1708. SNB_READ_WM1_LATENCY() * 500,
  1709. &sandybridge_display_srwm_info,
  1710. &sandybridge_cursor_srwm_info,
  1711. &fbc_wm, &plane_wm, &cursor_wm))
  1712. return;
  1713. I915_WRITE(WM1_LP_ILK,
  1714. WM1_LP_SR_EN |
  1715. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1716. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1717. (plane_wm << WM1_LP_SR_SHIFT) |
  1718. cursor_wm);
  1719. /* WM2 */
  1720. if (!ironlake_compute_srwm(dev, 2, enabled,
  1721. SNB_READ_WM2_LATENCY() * 500,
  1722. &sandybridge_display_srwm_info,
  1723. &sandybridge_cursor_srwm_info,
  1724. &fbc_wm, &plane_wm, &cursor_wm))
  1725. return;
  1726. I915_WRITE(WM2_LP_ILK,
  1727. WM2_LP_EN |
  1728. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1729. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1730. (plane_wm << WM1_LP_SR_SHIFT) |
  1731. cursor_wm);
  1732. /* WM3, note we have to correct the cursor latency */
  1733. if (!ironlake_compute_srwm(dev, 3, enabled,
  1734. SNB_READ_WM3_LATENCY() * 500,
  1735. &sandybridge_display_srwm_info,
  1736. &sandybridge_cursor_srwm_info,
  1737. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1738. !ironlake_compute_srwm(dev, 3, enabled,
  1739. 2 * SNB_READ_WM3_LATENCY() * 500,
  1740. &sandybridge_display_srwm_info,
  1741. &sandybridge_cursor_srwm_info,
  1742. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1743. return;
  1744. I915_WRITE(WM3_LP_ILK,
  1745. WM3_LP_EN |
  1746. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1747. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1748. (plane_wm << WM1_LP_SR_SHIFT) |
  1749. cursor_wm);
  1750. }
  1751. static void
  1752. haswell_update_linetime_wm(struct drm_device *dev, int pipe,
  1753. struct drm_display_mode *mode)
  1754. {
  1755. struct drm_i915_private *dev_priv = dev->dev_private;
  1756. u32 temp;
  1757. temp = I915_READ(PIPE_WM_LINETIME(pipe));
  1758. temp &= ~PIPE_WM_LINETIME_MASK;
  1759. /* The WM are computed with base on how long it takes to fill a single
  1760. * row at the given clock rate, multiplied by 8.
  1761. * */
  1762. temp |= PIPE_WM_LINETIME_TIME(
  1763. ((mode->crtc_hdisplay * 1000) / mode->clock) * 8);
  1764. /* IPS watermarks are only used by pipe A, and are ignored by
  1765. * pipes B and C. They are calculated similarly to the common
  1766. * linetime values, except that we are using CD clock frequency
  1767. * in MHz instead of pixel rate for the division.
  1768. *
  1769. * This is a placeholder for the IPS watermark calculation code.
  1770. */
  1771. I915_WRITE(PIPE_WM_LINETIME(pipe), temp);
  1772. }
  1773. static bool
  1774. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  1775. uint32_t sprite_width, int pixel_size,
  1776. const struct intel_watermark_params *display,
  1777. int display_latency_ns, int *sprite_wm)
  1778. {
  1779. struct drm_crtc *crtc;
  1780. int clock;
  1781. int entries, tlb_miss;
  1782. crtc = intel_get_crtc_for_plane(dev, plane);
  1783. if (!intel_crtc_active(crtc)) {
  1784. *sprite_wm = display->guard_size;
  1785. return false;
  1786. }
  1787. clock = crtc->mode.clock;
  1788. /* Use the small buffer method to calculate the sprite watermark */
  1789. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1790. tlb_miss = display->fifo_size*display->cacheline_size -
  1791. sprite_width * 8;
  1792. if (tlb_miss > 0)
  1793. entries += tlb_miss;
  1794. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1795. *sprite_wm = entries + display->guard_size;
  1796. if (*sprite_wm > (int)display->max_wm)
  1797. *sprite_wm = display->max_wm;
  1798. return true;
  1799. }
  1800. static bool
  1801. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  1802. uint32_t sprite_width, int pixel_size,
  1803. const struct intel_watermark_params *display,
  1804. int latency_ns, int *sprite_wm)
  1805. {
  1806. struct drm_crtc *crtc;
  1807. unsigned long line_time_us;
  1808. int clock;
  1809. int line_count, line_size;
  1810. int small, large;
  1811. int entries;
  1812. if (!latency_ns) {
  1813. *sprite_wm = 0;
  1814. return false;
  1815. }
  1816. crtc = intel_get_crtc_for_plane(dev, plane);
  1817. clock = crtc->mode.clock;
  1818. if (!clock) {
  1819. *sprite_wm = 0;
  1820. return false;
  1821. }
  1822. line_time_us = (sprite_width * 1000) / clock;
  1823. if (!line_time_us) {
  1824. *sprite_wm = 0;
  1825. return false;
  1826. }
  1827. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1828. line_size = sprite_width * pixel_size;
  1829. /* Use the minimum of the small and large buffer method for primary */
  1830. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1831. large = line_count * line_size;
  1832. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1833. *sprite_wm = entries + display->guard_size;
  1834. return *sprite_wm > 0x3ff ? false : true;
  1835. }
  1836. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  1837. uint32_t sprite_width, int pixel_size)
  1838. {
  1839. struct drm_i915_private *dev_priv = dev->dev_private;
  1840. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1841. u32 val;
  1842. int sprite_wm, reg;
  1843. int ret;
  1844. switch (pipe) {
  1845. case 0:
  1846. reg = WM0_PIPEA_ILK;
  1847. break;
  1848. case 1:
  1849. reg = WM0_PIPEB_ILK;
  1850. break;
  1851. case 2:
  1852. reg = WM0_PIPEC_IVB;
  1853. break;
  1854. default:
  1855. return; /* bad pipe */
  1856. }
  1857. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  1858. &sandybridge_display_wm_info,
  1859. latency, &sprite_wm);
  1860. if (!ret) {
  1861. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  1862. pipe_name(pipe));
  1863. return;
  1864. }
  1865. val = I915_READ(reg);
  1866. val &= ~WM0_PIPE_SPRITE_MASK;
  1867. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  1868. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  1869. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1870. pixel_size,
  1871. &sandybridge_display_srwm_info,
  1872. SNB_READ_WM1_LATENCY() * 500,
  1873. &sprite_wm);
  1874. if (!ret) {
  1875. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  1876. pipe_name(pipe));
  1877. return;
  1878. }
  1879. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  1880. /* Only IVB has two more LP watermarks for sprite */
  1881. if (!IS_IVYBRIDGE(dev))
  1882. return;
  1883. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1884. pixel_size,
  1885. &sandybridge_display_srwm_info,
  1886. SNB_READ_WM2_LATENCY() * 500,
  1887. &sprite_wm);
  1888. if (!ret) {
  1889. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  1890. pipe_name(pipe));
  1891. return;
  1892. }
  1893. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  1894. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1895. pixel_size,
  1896. &sandybridge_display_srwm_info,
  1897. SNB_READ_WM3_LATENCY() * 500,
  1898. &sprite_wm);
  1899. if (!ret) {
  1900. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  1901. pipe_name(pipe));
  1902. return;
  1903. }
  1904. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  1905. }
  1906. /**
  1907. * intel_update_watermarks - update FIFO watermark values based on current modes
  1908. *
  1909. * Calculate watermark values for the various WM regs based on current mode
  1910. * and plane configuration.
  1911. *
  1912. * There are several cases to deal with here:
  1913. * - normal (i.e. non-self-refresh)
  1914. * - self-refresh (SR) mode
  1915. * - lines are large relative to FIFO size (buffer can hold up to 2)
  1916. * - lines are small relative to FIFO size (buffer can hold more than 2
  1917. * lines), so need to account for TLB latency
  1918. *
  1919. * The normal calculation is:
  1920. * watermark = dotclock * bytes per pixel * latency
  1921. * where latency is platform & configuration dependent (we assume pessimal
  1922. * values here).
  1923. *
  1924. * The SR calculation is:
  1925. * watermark = (trunc(latency/line time)+1) * surface width *
  1926. * bytes per pixel
  1927. * where
  1928. * line time = htotal / dotclock
  1929. * surface width = hdisplay for normal plane and 64 for cursor
  1930. * and latency is assumed to be high, as above.
  1931. *
  1932. * The final value programmed to the register should always be rounded up,
  1933. * and include an extra 2 entries to account for clock crossings.
  1934. *
  1935. * We don't use the sprite, so we can ignore that. And on Crestline we have
  1936. * to set the non-SR watermarks to 8.
  1937. */
  1938. void intel_update_watermarks(struct drm_device *dev)
  1939. {
  1940. struct drm_i915_private *dev_priv = dev->dev_private;
  1941. if (dev_priv->display.update_wm)
  1942. dev_priv->display.update_wm(dev);
  1943. }
  1944. void intel_update_linetime_watermarks(struct drm_device *dev,
  1945. int pipe, struct drm_display_mode *mode)
  1946. {
  1947. struct drm_i915_private *dev_priv = dev->dev_private;
  1948. if (dev_priv->display.update_linetime_wm)
  1949. dev_priv->display.update_linetime_wm(dev, pipe, mode);
  1950. }
  1951. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  1952. uint32_t sprite_width, int pixel_size)
  1953. {
  1954. struct drm_i915_private *dev_priv = dev->dev_private;
  1955. if (dev_priv->display.update_sprite_wm)
  1956. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  1957. pixel_size);
  1958. }
  1959. static struct drm_i915_gem_object *
  1960. intel_alloc_context_page(struct drm_device *dev)
  1961. {
  1962. struct drm_i915_gem_object *ctx;
  1963. int ret;
  1964. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  1965. ctx = i915_gem_alloc_object(dev, 4096);
  1966. if (!ctx) {
  1967. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  1968. return NULL;
  1969. }
  1970. ret = i915_gem_object_pin(ctx, 4096, true, false);
  1971. if (ret) {
  1972. DRM_ERROR("failed to pin power context: %d\n", ret);
  1973. goto err_unref;
  1974. }
  1975. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  1976. if (ret) {
  1977. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  1978. goto err_unpin;
  1979. }
  1980. return ctx;
  1981. err_unpin:
  1982. i915_gem_object_unpin(ctx);
  1983. err_unref:
  1984. drm_gem_object_unreference(&ctx->base);
  1985. return NULL;
  1986. }
  1987. /**
  1988. * Lock protecting IPS related data structures
  1989. */
  1990. DEFINE_SPINLOCK(mchdev_lock);
  1991. /* Global for IPS driver to get at the current i915 device. Protected by
  1992. * mchdev_lock. */
  1993. static struct drm_i915_private *i915_mch_dev;
  1994. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  1995. {
  1996. struct drm_i915_private *dev_priv = dev->dev_private;
  1997. u16 rgvswctl;
  1998. assert_spin_locked(&mchdev_lock);
  1999. rgvswctl = I915_READ16(MEMSWCTL);
  2000. if (rgvswctl & MEMCTL_CMD_STS) {
  2001. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2002. return false; /* still busy with another command */
  2003. }
  2004. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2005. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2006. I915_WRITE16(MEMSWCTL, rgvswctl);
  2007. POSTING_READ16(MEMSWCTL);
  2008. rgvswctl |= MEMCTL_CMD_STS;
  2009. I915_WRITE16(MEMSWCTL, rgvswctl);
  2010. return true;
  2011. }
  2012. static void ironlake_enable_drps(struct drm_device *dev)
  2013. {
  2014. struct drm_i915_private *dev_priv = dev->dev_private;
  2015. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2016. u8 fmax, fmin, fstart, vstart;
  2017. spin_lock_irq(&mchdev_lock);
  2018. /* Enable temp reporting */
  2019. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2020. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2021. /* 100ms RC evaluation intervals */
  2022. I915_WRITE(RCUPEI, 100000);
  2023. I915_WRITE(RCDNEI, 100000);
  2024. /* Set max/min thresholds to 90ms and 80ms respectively */
  2025. I915_WRITE(RCBMAXAVG, 90000);
  2026. I915_WRITE(RCBMINAVG, 80000);
  2027. I915_WRITE(MEMIHYST, 1);
  2028. /* Set up min, max, and cur for interrupt handling */
  2029. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2030. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2031. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2032. MEMMODE_FSTART_SHIFT;
  2033. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2034. PXVFREQ_PX_SHIFT;
  2035. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2036. dev_priv->ips.fstart = fstart;
  2037. dev_priv->ips.max_delay = fstart;
  2038. dev_priv->ips.min_delay = fmin;
  2039. dev_priv->ips.cur_delay = fstart;
  2040. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2041. fmax, fmin, fstart);
  2042. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2043. /*
  2044. * Interrupts will be enabled in ironlake_irq_postinstall
  2045. */
  2046. I915_WRITE(VIDSTART, vstart);
  2047. POSTING_READ(VIDSTART);
  2048. rgvmodectl |= MEMMODE_SWMODE_EN;
  2049. I915_WRITE(MEMMODECTL, rgvmodectl);
  2050. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2051. DRM_ERROR("stuck trying to change perf mode\n");
  2052. mdelay(1);
  2053. ironlake_set_drps(dev, fstart);
  2054. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2055. I915_READ(0x112e0);
  2056. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2057. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2058. getrawmonotonic(&dev_priv->ips.last_time2);
  2059. spin_unlock_irq(&mchdev_lock);
  2060. }
  2061. static void ironlake_disable_drps(struct drm_device *dev)
  2062. {
  2063. struct drm_i915_private *dev_priv = dev->dev_private;
  2064. u16 rgvswctl;
  2065. spin_lock_irq(&mchdev_lock);
  2066. rgvswctl = I915_READ16(MEMSWCTL);
  2067. /* Ack interrupts, disable EFC interrupt */
  2068. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2069. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2070. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2071. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2072. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2073. /* Go back to the starting frequency */
  2074. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2075. mdelay(1);
  2076. rgvswctl |= MEMCTL_CMD_STS;
  2077. I915_WRITE(MEMSWCTL, rgvswctl);
  2078. mdelay(1);
  2079. spin_unlock_irq(&mchdev_lock);
  2080. }
  2081. /* There's a funny hw issue where the hw returns all 0 when reading from
  2082. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2083. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2084. * all limits and the gpu stuck at whatever frequency it is at atm).
  2085. */
  2086. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  2087. {
  2088. u32 limits;
  2089. limits = 0;
  2090. if (*val >= dev_priv->rps.max_delay)
  2091. *val = dev_priv->rps.max_delay;
  2092. limits |= dev_priv->rps.max_delay << 24;
  2093. /* Only set the down limit when we've reached the lowest level to avoid
  2094. * getting more interrupts, otherwise leave this clear. This prevents a
  2095. * race in the hw when coming out of rc6: There's a tiny window where
  2096. * the hw runs at the minimal clock before selecting the desired
  2097. * frequency, if the down threshold expires in that window we will not
  2098. * receive a down interrupt. */
  2099. if (*val <= dev_priv->rps.min_delay) {
  2100. *val = dev_priv->rps.min_delay;
  2101. limits |= dev_priv->rps.min_delay << 16;
  2102. }
  2103. return limits;
  2104. }
  2105. void gen6_set_rps(struct drm_device *dev, u8 val)
  2106. {
  2107. struct drm_i915_private *dev_priv = dev->dev_private;
  2108. u32 limits = gen6_rps_limits(dev_priv, &val);
  2109. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2110. WARN_ON(val > dev_priv->rps.max_delay);
  2111. WARN_ON(val < dev_priv->rps.min_delay);
  2112. if (val == dev_priv->rps.cur_delay)
  2113. return;
  2114. if (IS_HASWELL(dev))
  2115. I915_WRITE(GEN6_RPNSWREQ,
  2116. HSW_FREQUENCY(val));
  2117. else
  2118. I915_WRITE(GEN6_RPNSWREQ,
  2119. GEN6_FREQUENCY(val) |
  2120. GEN6_OFFSET(0) |
  2121. GEN6_AGGRESSIVE_TURBO);
  2122. /* Make sure we continue to get interrupts
  2123. * until we hit the minimum or maximum frequencies.
  2124. */
  2125. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2126. POSTING_READ(GEN6_RPNSWREQ);
  2127. dev_priv->rps.cur_delay = val;
  2128. trace_intel_gpu_freq_change(val * 50);
  2129. }
  2130. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2131. {
  2132. struct drm_i915_private *dev_priv = dev->dev_private;
  2133. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  2134. u32 limits = gen6_rps_limits(dev_priv, &val);
  2135. u32 pval;
  2136. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2137. WARN_ON(val > dev_priv->rps.max_delay);
  2138. WARN_ON(val < dev_priv->rps.min_delay);
  2139. DRM_DEBUG_DRIVER("gpu freq request from %d to %d\n",
  2140. vlv_gpu_freq(dev_priv->mem_freq,
  2141. dev_priv->rps.cur_delay),
  2142. vlv_gpu_freq(dev_priv->mem_freq, val));
  2143. if (val == dev_priv->rps.cur_delay)
  2144. return;
  2145. valleyview_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2146. do {
  2147. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &pval);
  2148. if (time_after(jiffies, timeout)) {
  2149. DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
  2150. break;
  2151. }
  2152. udelay(10);
  2153. } while (pval & 1);
  2154. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &pval);
  2155. if ((pval >> 8) != val)
  2156. DRM_DEBUG_DRIVER("punit overrode freq: %d requested, but got %d\n",
  2157. val, pval >> 8);
  2158. /* Make sure we continue to get interrupts
  2159. * until we hit the minimum or maximum frequencies.
  2160. */
  2161. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2162. dev_priv->rps.cur_delay = pval >> 8;
  2163. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
  2164. }
  2165. static void gen6_disable_rps(struct drm_device *dev)
  2166. {
  2167. struct drm_i915_private *dev_priv = dev->dev_private;
  2168. I915_WRITE(GEN6_RC_CONTROL, 0);
  2169. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2170. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2171. I915_WRITE(GEN6_PMIER, 0);
  2172. /* Complete PM interrupt masking here doesn't race with the rps work
  2173. * item again unmasking PM interrupts because that is using a different
  2174. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2175. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2176. spin_lock_irq(&dev_priv->rps.lock);
  2177. dev_priv->rps.pm_iir = 0;
  2178. spin_unlock_irq(&dev_priv->rps.lock);
  2179. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2180. }
  2181. static void valleyview_disable_rps(struct drm_device *dev)
  2182. {
  2183. struct drm_i915_private *dev_priv = dev->dev_private;
  2184. I915_WRITE(GEN6_RC_CONTROL, 0);
  2185. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2186. I915_WRITE(GEN6_PMIER, 0);
  2187. /* Complete PM interrupt masking here doesn't race with the rps work
  2188. * item again unmasking PM interrupts because that is using a different
  2189. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2190. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2191. spin_lock_irq(&dev_priv->rps.lock);
  2192. dev_priv->rps.pm_iir = 0;
  2193. spin_unlock_irq(&dev_priv->rps.lock);
  2194. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2195. if (dev_priv->vlv_pctx) {
  2196. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2197. dev_priv->vlv_pctx = NULL;
  2198. }
  2199. }
  2200. int intel_enable_rc6(const struct drm_device *dev)
  2201. {
  2202. /* Respect the kernel parameter if it is set */
  2203. if (i915_enable_rc6 >= 0)
  2204. return i915_enable_rc6;
  2205. /* Disable RC6 on Ironlake */
  2206. if (INTEL_INFO(dev)->gen == 5)
  2207. return 0;
  2208. if (IS_HASWELL(dev)) {
  2209. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2210. return INTEL_RC6_ENABLE;
  2211. }
  2212. /* snb/ivb have more than one rc6 state. */
  2213. if (INTEL_INFO(dev)->gen == 6) {
  2214. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2215. return INTEL_RC6_ENABLE;
  2216. }
  2217. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2218. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2219. }
  2220. static void gen6_enable_rps(struct drm_device *dev)
  2221. {
  2222. struct drm_i915_private *dev_priv = dev->dev_private;
  2223. struct intel_ring_buffer *ring;
  2224. u32 rp_state_cap;
  2225. u32 gt_perf_status;
  2226. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2227. u32 gtfifodbg;
  2228. int rc6_mode;
  2229. int i, ret;
  2230. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2231. /* Here begins a magic sequence of register writes to enable
  2232. * auto-downclocking.
  2233. *
  2234. * Perhaps there might be some value in exposing these to
  2235. * userspace...
  2236. */
  2237. I915_WRITE(GEN6_RC_STATE, 0);
  2238. /* Clear the DBG now so we don't confuse earlier errors */
  2239. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2240. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2241. I915_WRITE(GTFIFODBG, gtfifodbg);
  2242. }
  2243. gen6_gt_force_wake_get(dev_priv);
  2244. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2245. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2246. /* In units of 50MHz */
  2247. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2248. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2249. dev_priv->rps.cur_delay = 0;
  2250. /* disable the counters and set deterministic thresholds */
  2251. I915_WRITE(GEN6_RC_CONTROL, 0);
  2252. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2253. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2254. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2255. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2256. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2257. for_each_ring(ring, dev_priv, i)
  2258. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2259. I915_WRITE(GEN6_RC_SLEEP, 0);
  2260. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2261. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2262. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2263. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2264. /* Check if we are enabling RC6 */
  2265. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2266. if (rc6_mode & INTEL_RC6_ENABLE)
  2267. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2268. /* We don't use those on Haswell */
  2269. if (!IS_HASWELL(dev)) {
  2270. if (rc6_mode & INTEL_RC6p_ENABLE)
  2271. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2272. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2273. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2274. }
  2275. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2276. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2277. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2278. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2279. I915_WRITE(GEN6_RC_CONTROL,
  2280. rc6_mask |
  2281. GEN6_RC_CTL_EI_MODE(1) |
  2282. GEN6_RC_CTL_HW_ENABLE);
  2283. if (IS_HASWELL(dev)) {
  2284. I915_WRITE(GEN6_RPNSWREQ,
  2285. HSW_FREQUENCY(10));
  2286. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2287. HSW_FREQUENCY(12));
  2288. } else {
  2289. I915_WRITE(GEN6_RPNSWREQ,
  2290. GEN6_FREQUENCY(10) |
  2291. GEN6_OFFSET(0) |
  2292. GEN6_AGGRESSIVE_TURBO);
  2293. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2294. GEN6_FREQUENCY(12));
  2295. }
  2296. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  2297. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2298. dev_priv->rps.max_delay << 24 |
  2299. dev_priv->rps.min_delay << 16);
  2300. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2301. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2302. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2303. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2304. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2305. I915_WRITE(GEN6_RP_CONTROL,
  2306. GEN6_RP_MEDIA_TURBO |
  2307. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2308. GEN6_RP_MEDIA_IS_GFX |
  2309. GEN6_RP_ENABLE |
  2310. GEN6_RP_UP_BUSY_AVG |
  2311. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  2312. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2313. if (!ret && (IS_GEN6(dev) || IS_IVYBRIDGE(dev))) {
  2314. pcu_mbox = 0;
  2315. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2316. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2317. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2318. (dev_priv->rps.max_delay & 0xff) * 50,
  2319. (pcu_mbox & 0xff) * 50);
  2320. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  2321. }
  2322. } else {
  2323. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2324. }
  2325. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  2326. /* requires MSI enabled */
  2327. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2328. spin_lock_irq(&dev_priv->rps.lock);
  2329. WARN_ON(dev_priv->rps.pm_iir != 0);
  2330. I915_WRITE(GEN6_PMIMR, 0);
  2331. spin_unlock_irq(&dev_priv->rps.lock);
  2332. /* enable all PM interrupts */
  2333. I915_WRITE(GEN6_PMINTRMSK, 0);
  2334. rc6vids = 0;
  2335. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2336. if (IS_GEN6(dev) && ret) {
  2337. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2338. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2339. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2340. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2341. rc6vids &= 0xffff00;
  2342. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2343. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2344. if (ret)
  2345. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2346. }
  2347. gen6_gt_force_wake_put(dev_priv);
  2348. }
  2349. static void gen6_update_ring_freq(struct drm_device *dev)
  2350. {
  2351. struct drm_i915_private *dev_priv = dev->dev_private;
  2352. int min_freq = 15;
  2353. unsigned int gpu_freq;
  2354. unsigned int max_ia_freq, min_ring_freq;
  2355. int scaling_factor = 180;
  2356. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2357. max_ia_freq = cpufreq_quick_get_max(0);
  2358. /*
  2359. * Default to measured freq if none found, PCU will ensure we don't go
  2360. * over
  2361. */
  2362. if (!max_ia_freq)
  2363. max_ia_freq = tsc_khz;
  2364. /* Convert from kHz to MHz */
  2365. max_ia_freq /= 1000;
  2366. min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
  2367. /* convert DDR frequency from units of 133.3MHz to bandwidth */
  2368. min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
  2369. /*
  2370. * For each potential GPU frequency, load a ring frequency we'd like
  2371. * to use for memory access. We do this by specifying the IA frequency
  2372. * the PCU should use as a reference to determine the ring frequency.
  2373. */
  2374. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2375. gpu_freq--) {
  2376. int diff = dev_priv->rps.max_delay - gpu_freq;
  2377. unsigned int ia_freq = 0, ring_freq = 0;
  2378. if (IS_HASWELL(dev)) {
  2379. ring_freq = (gpu_freq * 5 + 3) / 4;
  2380. ring_freq = max(min_ring_freq, ring_freq);
  2381. /* leave ia_freq as the default, chosen by cpufreq */
  2382. } else {
  2383. /* On older processors, there is no separate ring
  2384. * clock domain, so in order to boost the bandwidth
  2385. * of the ring, we need to upclock the CPU (ia_freq).
  2386. *
  2387. * For GPU frequencies less than 750MHz,
  2388. * just use the lowest ring freq.
  2389. */
  2390. if (gpu_freq < min_freq)
  2391. ia_freq = 800;
  2392. else
  2393. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2394. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2395. }
  2396. sandybridge_pcode_write(dev_priv,
  2397. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2398. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  2399. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  2400. gpu_freq);
  2401. }
  2402. }
  2403. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  2404. {
  2405. u32 val, rp0;
  2406. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE, &val);
  2407. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  2408. /* Clamp to max */
  2409. rp0 = min_t(u32, rp0, 0xea);
  2410. return rp0;
  2411. }
  2412. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  2413. {
  2414. u32 val, rpe;
  2415. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO, &val);
  2416. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  2417. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI, &val);
  2418. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  2419. return rpe;
  2420. }
  2421. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  2422. {
  2423. u32 val;
  2424. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_LFM, &val);
  2425. return val & 0xff;
  2426. }
  2427. static void vlv_rps_timer_work(struct work_struct *work)
  2428. {
  2429. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  2430. rps.vlv_work.work);
  2431. /*
  2432. * Timer fired, we must be idle. Drop to min voltage state.
  2433. * Note: we use RPe here since it should match the
  2434. * Vmin we were shooting for. That should give us better
  2435. * perf when we come back out of RC6 than if we used the
  2436. * min freq available.
  2437. */
  2438. mutex_lock(&dev_priv->rps.hw_lock);
  2439. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  2440. mutex_unlock(&dev_priv->rps.hw_lock);
  2441. }
  2442. static void valleyview_setup_pctx(struct drm_device *dev)
  2443. {
  2444. struct drm_i915_private *dev_priv = dev->dev_private;
  2445. struct drm_i915_gem_object *pctx;
  2446. unsigned long pctx_paddr;
  2447. u32 pcbr;
  2448. int pctx_size = 24*1024;
  2449. pcbr = I915_READ(VLV_PCBR);
  2450. if (pcbr) {
  2451. /* BIOS set it up already, grab the pre-alloc'd space */
  2452. int pcbr_offset;
  2453. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  2454. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  2455. pcbr_offset,
  2456. -1,
  2457. pctx_size);
  2458. goto out;
  2459. }
  2460. /*
  2461. * From the Gunit register HAS:
  2462. * The Gfx driver is expected to program this register and ensure
  2463. * proper allocation within Gfx stolen memory. For example, this
  2464. * register should be programmed such than the PCBR range does not
  2465. * overlap with other ranges, such as the frame buffer, protected
  2466. * memory, or any other relevant ranges.
  2467. */
  2468. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  2469. if (!pctx) {
  2470. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  2471. return;
  2472. }
  2473. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  2474. I915_WRITE(VLV_PCBR, pctx_paddr);
  2475. out:
  2476. dev_priv->vlv_pctx = pctx;
  2477. }
  2478. static void valleyview_enable_rps(struct drm_device *dev)
  2479. {
  2480. struct drm_i915_private *dev_priv = dev->dev_private;
  2481. struct intel_ring_buffer *ring;
  2482. u32 gtfifodbg, val, rpe;
  2483. int i;
  2484. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2485. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2486. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2487. I915_WRITE(GTFIFODBG, gtfifodbg);
  2488. }
  2489. valleyview_setup_pctx(dev);
  2490. gen6_gt_force_wake_get(dev_priv);
  2491. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2492. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2493. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2494. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2495. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2496. I915_WRITE(GEN6_RP_CONTROL,
  2497. GEN6_RP_MEDIA_TURBO |
  2498. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2499. GEN6_RP_MEDIA_IS_GFX |
  2500. GEN6_RP_ENABLE |
  2501. GEN6_RP_UP_BUSY_AVG |
  2502. GEN6_RP_DOWN_IDLE_CONT);
  2503. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  2504. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2505. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2506. for_each_ring(ring, dev_priv, i)
  2507. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2508. I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
  2509. /* allows RC6 residency counter to work */
  2510. I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
  2511. I915_WRITE(GEN6_RC_CONTROL,
  2512. GEN7_RC_CTL_TO_MODE);
  2513. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &val);
  2514. switch ((val >> 6) & 3) {
  2515. case 0:
  2516. case 1:
  2517. dev_priv->mem_freq = 800;
  2518. break;
  2519. case 2:
  2520. dev_priv->mem_freq = 1066;
  2521. break;
  2522. case 3:
  2523. dev_priv->mem_freq = 1333;
  2524. break;
  2525. }
  2526. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  2527. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  2528. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  2529. DRM_DEBUG_DRIVER("current GPU freq: %d\n",
  2530. vlv_gpu_freq(dev_priv->mem_freq, (val >> 8) & 0xff));
  2531. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  2532. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  2533. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  2534. DRM_DEBUG_DRIVER("max GPU freq: %d\n", vlv_gpu_freq(dev_priv->mem_freq,
  2535. dev_priv->rps.max_delay));
  2536. rpe = valleyview_rps_rpe_freq(dev_priv);
  2537. DRM_DEBUG_DRIVER("RPe GPU freq: %d\n",
  2538. vlv_gpu_freq(dev_priv->mem_freq, rpe));
  2539. dev_priv->rps.rpe_delay = rpe;
  2540. val = valleyview_rps_min_freq(dev_priv);
  2541. DRM_DEBUG_DRIVER("min GPU freq: %d\n", vlv_gpu_freq(dev_priv->mem_freq,
  2542. val));
  2543. dev_priv->rps.min_delay = val;
  2544. DRM_DEBUG_DRIVER("setting GPU freq to %d\n",
  2545. vlv_gpu_freq(dev_priv->mem_freq, rpe));
  2546. INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
  2547. valleyview_set_rps(dev_priv->dev, rpe);
  2548. /* requires MSI enabled */
  2549. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2550. spin_lock_irq(&dev_priv->rps.lock);
  2551. WARN_ON(dev_priv->rps.pm_iir != 0);
  2552. I915_WRITE(GEN6_PMIMR, 0);
  2553. spin_unlock_irq(&dev_priv->rps.lock);
  2554. /* enable all PM interrupts */
  2555. I915_WRITE(GEN6_PMINTRMSK, 0);
  2556. gen6_gt_force_wake_put(dev_priv);
  2557. }
  2558. void ironlake_teardown_rc6(struct drm_device *dev)
  2559. {
  2560. struct drm_i915_private *dev_priv = dev->dev_private;
  2561. if (dev_priv->ips.renderctx) {
  2562. i915_gem_object_unpin(dev_priv->ips.renderctx);
  2563. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  2564. dev_priv->ips.renderctx = NULL;
  2565. }
  2566. if (dev_priv->ips.pwrctx) {
  2567. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  2568. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  2569. dev_priv->ips.pwrctx = NULL;
  2570. }
  2571. }
  2572. static void ironlake_disable_rc6(struct drm_device *dev)
  2573. {
  2574. struct drm_i915_private *dev_priv = dev->dev_private;
  2575. if (I915_READ(PWRCTXA)) {
  2576. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  2577. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  2578. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  2579. 50);
  2580. I915_WRITE(PWRCTXA, 0);
  2581. POSTING_READ(PWRCTXA);
  2582. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2583. POSTING_READ(RSTDBYCTL);
  2584. }
  2585. }
  2586. static int ironlake_setup_rc6(struct drm_device *dev)
  2587. {
  2588. struct drm_i915_private *dev_priv = dev->dev_private;
  2589. if (dev_priv->ips.renderctx == NULL)
  2590. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  2591. if (!dev_priv->ips.renderctx)
  2592. return -ENOMEM;
  2593. if (dev_priv->ips.pwrctx == NULL)
  2594. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  2595. if (!dev_priv->ips.pwrctx) {
  2596. ironlake_teardown_rc6(dev);
  2597. return -ENOMEM;
  2598. }
  2599. return 0;
  2600. }
  2601. static void ironlake_enable_rc6(struct drm_device *dev)
  2602. {
  2603. struct drm_i915_private *dev_priv = dev->dev_private;
  2604. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  2605. bool was_interruptible;
  2606. int ret;
  2607. /* rc6 disabled by default due to repeated reports of hanging during
  2608. * boot and resume.
  2609. */
  2610. if (!intel_enable_rc6(dev))
  2611. return;
  2612. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2613. ret = ironlake_setup_rc6(dev);
  2614. if (ret)
  2615. return;
  2616. was_interruptible = dev_priv->mm.interruptible;
  2617. dev_priv->mm.interruptible = false;
  2618. /*
  2619. * GPU can automatically power down the render unit if given a page
  2620. * to save state.
  2621. */
  2622. ret = intel_ring_begin(ring, 6);
  2623. if (ret) {
  2624. ironlake_teardown_rc6(dev);
  2625. dev_priv->mm.interruptible = was_interruptible;
  2626. return;
  2627. }
  2628. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  2629. intel_ring_emit(ring, MI_SET_CONTEXT);
  2630. intel_ring_emit(ring, dev_priv->ips.renderctx->gtt_offset |
  2631. MI_MM_SPACE_GTT |
  2632. MI_SAVE_EXT_STATE_EN |
  2633. MI_RESTORE_EXT_STATE_EN |
  2634. MI_RESTORE_INHIBIT);
  2635. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  2636. intel_ring_emit(ring, MI_NOOP);
  2637. intel_ring_emit(ring, MI_FLUSH);
  2638. intel_ring_advance(ring);
  2639. /*
  2640. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  2641. * does an implicit flush, combined with MI_FLUSH above, it should be
  2642. * safe to assume that renderctx is valid
  2643. */
  2644. ret = intel_ring_idle(ring);
  2645. dev_priv->mm.interruptible = was_interruptible;
  2646. if (ret) {
  2647. DRM_ERROR("failed to enable ironlake power savings\n");
  2648. ironlake_teardown_rc6(dev);
  2649. return;
  2650. }
  2651. I915_WRITE(PWRCTXA, dev_priv->ips.pwrctx->gtt_offset | PWRCTX_EN);
  2652. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2653. }
  2654. static unsigned long intel_pxfreq(u32 vidfreq)
  2655. {
  2656. unsigned long freq;
  2657. int div = (vidfreq & 0x3f0000) >> 16;
  2658. int post = (vidfreq & 0x3000) >> 12;
  2659. int pre = (vidfreq & 0x7);
  2660. if (!pre)
  2661. return 0;
  2662. freq = ((div * 133333) / ((1<<post) * pre));
  2663. return freq;
  2664. }
  2665. static const struct cparams {
  2666. u16 i;
  2667. u16 t;
  2668. u16 m;
  2669. u16 c;
  2670. } cparams[] = {
  2671. { 1, 1333, 301, 28664 },
  2672. { 1, 1066, 294, 24460 },
  2673. { 1, 800, 294, 25192 },
  2674. { 0, 1333, 276, 27605 },
  2675. { 0, 1066, 276, 27605 },
  2676. { 0, 800, 231, 23784 },
  2677. };
  2678. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  2679. {
  2680. u64 total_count, diff, ret;
  2681. u32 count1, count2, count3, m = 0, c = 0;
  2682. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  2683. int i;
  2684. assert_spin_locked(&mchdev_lock);
  2685. diff1 = now - dev_priv->ips.last_time1;
  2686. /* Prevent division-by-zero if we are asking too fast.
  2687. * Also, we don't get interesting results if we are polling
  2688. * faster than once in 10ms, so just return the saved value
  2689. * in such cases.
  2690. */
  2691. if (diff1 <= 10)
  2692. return dev_priv->ips.chipset_power;
  2693. count1 = I915_READ(DMIEC);
  2694. count2 = I915_READ(DDREC);
  2695. count3 = I915_READ(CSIEC);
  2696. total_count = count1 + count2 + count3;
  2697. /* FIXME: handle per-counter overflow */
  2698. if (total_count < dev_priv->ips.last_count1) {
  2699. diff = ~0UL - dev_priv->ips.last_count1;
  2700. diff += total_count;
  2701. } else {
  2702. diff = total_count - dev_priv->ips.last_count1;
  2703. }
  2704. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  2705. if (cparams[i].i == dev_priv->ips.c_m &&
  2706. cparams[i].t == dev_priv->ips.r_t) {
  2707. m = cparams[i].m;
  2708. c = cparams[i].c;
  2709. break;
  2710. }
  2711. }
  2712. diff = div_u64(diff, diff1);
  2713. ret = ((m * diff) + c);
  2714. ret = div_u64(ret, 10);
  2715. dev_priv->ips.last_count1 = total_count;
  2716. dev_priv->ips.last_time1 = now;
  2717. dev_priv->ips.chipset_power = ret;
  2718. return ret;
  2719. }
  2720. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  2721. {
  2722. unsigned long val;
  2723. if (dev_priv->info->gen != 5)
  2724. return 0;
  2725. spin_lock_irq(&mchdev_lock);
  2726. val = __i915_chipset_val(dev_priv);
  2727. spin_unlock_irq(&mchdev_lock);
  2728. return val;
  2729. }
  2730. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  2731. {
  2732. unsigned long m, x, b;
  2733. u32 tsfs;
  2734. tsfs = I915_READ(TSFS);
  2735. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  2736. x = I915_READ8(TR1);
  2737. b = tsfs & TSFS_INTR_MASK;
  2738. return ((m * x) / 127) - b;
  2739. }
  2740. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  2741. {
  2742. static const struct v_table {
  2743. u16 vd; /* in .1 mil */
  2744. u16 vm; /* in .1 mil */
  2745. } v_table[] = {
  2746. { 0, 0, },
  2747. { 375, 0, },
  2748. { 500, 0, },
  2749. { 625, 0, },
  2750. { 750, 0, },
  2751. { 875, 0, },
  2752. { 1000, 0, },
  2753. { 1125, 0, },
  2754. { 4125, 3000, },
  2755. { 4125, 3000, },
  2756. { 4125, 3000, },
  2757. { 4125, 3000, },
  2758. { 4125, 3000, },
  2759. { 4125, 3000, },
  2760. { 4125, 3000, },
  2761. { 4125, 3000, },
  2762. { 4125, 3000, },
  2763. { 4125, 3000, },
  2764. { 4125, 3000, },
  2765. { 4125, 3000, },
  2766. { 4125, 3000, },
  2767. { 4125, 3000, },
  2768. { 4125, 3000, },
  2769. { 4125, 3000, },
  2770. { 4125, 3000, },
  2771. { 4125, 3000, },
  2772. { 4125, 3000, },
  2773. { 4125, 3000, },
  2774. { 4125, 3000, },
  2775. { 4125, 3000, },
  2776. { 4125, 3000, },
  2777. { 4125, 3000, },
  2778. { 4250, 3125, },
  2779. { 4375, 3250, },
  2780. { 4500, 3375, },
  2781. { 4625, 3500, },
  2782. { 4750, 3625, },
  2783. { 4875, 3750, },
  2784. { 5000, 3875, },
  2785. { 5125, 4000, },
  2786. { 5250, 4125, },
  2787. { 5375, 4250, },
  2788. { 5500, 4375, },
  2789. { 5625, 4500, },
  2790. { 5750, 4625, },
  2791. { 5875, 4750, },
  2792. { 6000, 4875, },
  2793. { 6125, 5000, },
  2794. { 6250, 5125, },
  2795. { 6375, 5250, },
  2796. { 6500, 5375, },
  2797. { 6625, 5500, },
  2798. { 6750, 5625, },
  2799. { 6875, 5750, },
  2800. { 7000, 5875, },
  2801. { 7125, 6000, },
  2802. { 7250, 6125, },
  2803. { 7375, 6250, },
  2804. { 7500, 6375, },
  2805. { 7625, 6500, },
  2806. { 7750, 6625, },
  2807. { 7875, 6750, },
  2808. { 8000, 6875, },
  2809. { 8125, 7000, },
  2810. { 8250, 7125, },
  2811. { 8375, 7250, },
  2812. { 8500, 7375, },
  2813. { 8625, 7500, },
  2814. { 8750, 7625, },
  2815. { 8875, 7750, },
  2816. { 9000, 7875, },
  2817. { 9125, 8000, },
  2818. { 9250, 8125, },
  2819. { 9375, 8250, },
  2820. { 9500, 8375, },
  2821. { 9625, 8500, },
  2822. { 9750, 8625, },
  2823. { 9875, 8750, },
  2824. { 10000, 8875, },
  2825. { 10125, 9000, },
  2826. { 10250, 9125, },
  2827. { 10375, 9250, },
  2828. { 10500, 9375, },
  2829. { 10625, 9500, },
  2830. { 10750, 9625, },
  2831. { 10875, 9750, },
  2832. { 11000, 9875, },
  2833. { 11125, 10000, },
  2834. { 11250, 10125, },
  2835. { 11375, 10250, },
  2836. { 11500, 10375, },
  2837. { 11625, 10500, },
  2838. { 11750, 10625, },
  2839. { 11875, 10750, },
  2840. { 12000, 10875, },
  2841. { 12125, 11000, },
  2842. { 12250, 11125, },
  2843. { 12375, 11250, },
  2844. { 12500, 11375, },
  2845. { 12625, 11500, },
  2846. { 12750, 11625, },
  2847. { 12875, 11750, },
  2848. { 13000, 11875, },
  2849. { 13125, 12000, },
  2850. { 13250, 12125, },
  2851. { 13375, 12250, },
  2852. { 13500, 12375, },
  2853. { 13625, 12500, },
  2854. { 13750, 12625, },
  2855. { 13875, 12750, },
  2856. { 14000, 12875, },
  2857. { 14125, 13000, },
  2858. { 14250, 13125, },
  2859. { 14375, 13250, },
  2860. { 14500, 13375, },
  2861. { 14625, 13500, },
  2862. { 14750, 13625, },
  2863. { 14875, 13750, },
  2864. { 15000, 13875, },
  2865. { 15125, 14000, },
  2866. { 15250, 14125, },
  2867. { 15375, 14250, },
  2868. { 15500, 14375, },
  2869. { 15625, 14500, },
  2870. { 15750, 14625, },
  2871. { 15875, 14750, },
  2872. { 16000, 14875, },
  2873. { 16125, 15000, },
  2874. };
  2875. if (dev_priv->info->is_mobile)
  2876. return v_table[pxvid].vm;
  2877. else
  2878. return v_table[pxvid].vd;
  2879. }
  2880. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2881. {
  2882. struct timespec now, diff1;
  2883. u64 diff;
  2884. unsigned long diffms;
  2885. u32 count;
  2886. assert_spin_locked(&mchdev_lock);
  2887. getrawmonotonic(&now);
  2888. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  2889. /* Don't divide by 0 */
  2890. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  2891. if (!diffms)
  2892. return;
  2893. count = I915_READ(GFXEC);
  2894. if (count < dev_priv->ips.last_count2) {
  2895. diff = ~0UL - dev_priv->ips.last_count2;
  2896. diff += count;
  2897. } else {
  2898. diff = count - dev_priv->ips.last_count2;
  2899. }
  2900. dev_priv->ips.last_count2 = count;
  2901. dev_priv->ips.last_time2 = now;
  2902. /* More magic constants... */
  2903. diff = diff * 1181;
  2904. diff = div_u64(diff, diffms * 10);
  2905. dev_priv->ips.gfx_power = diff;
  2906. }
  2907. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2908. {
  2909. if (dev_priv->info->gen != 5)
  2910. return;
  2911. spin_lock_irq(&mchdev_lock);
  2912. __i915_update_gfx_val(dev_priv);
  2913. spin_unlock_irq(&mchdev_lock);
  2914. }
  2915. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  2916. {
  2917. unsigned long t, corr, state1, corr2, state2;
  2918. u32 pxvid, ext_v;
  2919. assert_spin_locked(&mchdev_lock);
  2920. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  2921. pxvid = (pxvid >> 24) & 0x7f;
  2922. ext_v = pvid_to_extvid(dev_priv, pxvid);
  2923. state1 = ext_v;
  2924. t = i915_mch_val(dev_priv);
  2925. /* Revel in the empirically derived constants */
  2926. /* Correction factor in 1/100000 units */
  2927. if (t > 80)
  2928. corr = ((t * 2349) + 135940);
  2929. else if (t >= 50)
  2930. corr = ((t * 964) + 29317);
  2931. else /* < 50 */
  2932. corr = ((t * 301) + 1004);
  2933. corr = corr * ((150142 * state1) / 10000 - 78642);
  2934. corr /= 100000;
  2935. corr2 = (corr * dev_priv->ips.corr);
  2936. state2 = (corr2 * state1) / 10000;
  2937. state2 /= 100; /* convert to mW */
  2938. __i915_update_gfx_val(dev_priv);
  2939. return dev_priv->ips.gfx_power + state2;
  2940. }
  2941. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  2942. {
  2943. unsigned long val;
  2944. if (dev_priv->info->gen != 5)
  2945. return 0;
  2946. spin_lock_irq(&mchdev_lock);
  2947. val = __i915_gfx_val(dev_priv);
  2948. spin_unlock_irq(&mchdev_lock);
  2949. return val;
  2950. }
  2951. /**
  2952. * i915_read_mch_val - return value for IPS use
  2953. *
  2954. * Calculate and return a value for the IPS driver to use when deciding whether
  2955. * we have thermal and power headroom to increase CPU or GPU power budget.
  2956. */
  2957. unsigned long i915_read_mch_val(void)
  2958. {
  2959. struct drm_i915_private *dev_priv;
  2960. unsigned long chipset_val, graphics_val, ret = 0;
  2961. spin_lock_irq(&mchdev_lock);
  2962. if (!i915_mch_dev)
  2963. goto out_unlock;
  2964. dev_priv = i915_mch_dev;
  2965. chipset_val = __i915_chipset_val(dev_priv);
  2966. graphics_val = __i915_gfx_val(dev_priv);
  2967. ret = chipset_val + graphics_val;
  2968. out_unlock:
  2969. spin_unlock_irq(&mchdev_lock);
  2970. return ret;
  2971. }
  2972. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  2973. /**
  2974. * i915_gpu_raise - raise GPU frequency limit
  2975. *
  2976. * Raise the limit; IPS indicates we have thermal headroom.
  2977. */
  2978. bool i915_gpu_raise(void)
  2979. {
  2980. struct drm_i915_private *dev_priv;
  2981. bool ret = true;
  2982. spin_lock_irq(&mchdev_lock);
  2983. if (!i915_mch_dev) {
  2984. ret = false;
  2985. goto out_unlock;
  2986. }
  2987. dev_priv = i915_mch_dev;
  2988. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  2989. dev_priv->ips.max_delay--;
  2990. out_unlock:
  2991. spin_unlock_irq(&mchdev_lock);
  2992. return ret;
  2993. }
  2994. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  2995. /**
  2996. * i915_gpu_lower - lower GPU frequency limit
  2997. *
  2998. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  2999. * frequency maximum.
  3000. */
  3001. bool i915_gpu_lower(void)
  3002. {
  3003. struct drm_i915_private *dev_priv;
  3004. bool ret = true;
  3005. spin_lock_irq(&mchdev_lock);
  3006. if (!i915_mch_dev) {
  3007. ret = false;
  3008. goto out_unlock;
  3009. }
  3010. dev_priv = i915_mch_dev;
  3011. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3012. dev_priv->ips.max_delay++;
  3013. out_unlock:
  3014. spin_unlock_irq(&mchdev_lock);
  3015. return ret;
  3016. }
  3017. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3018. /**
  3019. * i915_gpu_busy - indicate GPU business to IPS
  3020. *
  3021. * Tell the IPS driver whether or not the GPU is busy.
  3022. */
  3023. bool i915_gpu_busy(void)
  3024. {
  3025. struct drm_i915_private *dev_priv;
  3026. struct intel_ring_buffer *ring;
  3027. bool ret = false;
  3028. int i;
  3029. spin_lock_irq(&mchdev_lock);
  3030. if (!i915_mch_dev)
  3031. goto out_unlock;
  3032. dev_priv = i915_mch_dev;
  3033. for_each_ring(ring, dev_priv, i)
  3034. ret |= !list_empty(&ring->request_list);
  3035. out_unlock:
  3036. spin_unlock_irq(&mchdev_lock);
  3037. return ret;
  3038. }
  3039. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3040. /**
  3041. * i915_gpu_turbo_disable - disable graphics turbo
  3042. *
  3043. * Disable graphics turbo by resetting the max frequency and setting the
  3044. * current frequency to the default.
  3045. */
  3046. bool i915_gpu_turbo_disable(void)
  3047. {
  3048. struct drm_i915_private *dev_priv;
  3049. bool ret = true;
  3050. spin_lock_irq(&mchdev_lock);
  3051. if (!i915_mch_dev) {
  3052. ret = false;
  3053. goto out_unlock;
  3054. }
  3055. dev_priv = i915_mch_dev;
  3056. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3057. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3058. ret = false;
  3059. out_unlock:
  3060. spin_unlock_irq(&mchdev_lock);
  3061. return ret;
  3062. }
  3063. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3064. /**
  3065. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3066. * IPS got loaded first.
  3067. *
  3068. * This awkward dance is so that neither module has to depend on the
  3069. * other in order for IPS to do the appropriate communication of
  3070. * GPU turbo limits to i915.
  3071. */
  3072. static void
  3073. ips_ping_for_i915_load(void)
  3074. {
  3075. void (*link)(void);
  3076. link = symbol_get(ips_link_to_i915_driver);
  3077. if (link) {
  3078. link();
  3079. symbol_put(ips_link_to_i915_driver);
  3080. }
  3081. }
  3082. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3083. {
  3084. /* We only register the i915 ips part with intel-ips once everything is
  3085. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3086. spin_lock_irq(&mchdev_lock);
  3087. i915_mch_dev = dev_priv;
  3088. spin_unlock_irq(&mchdev_lock);
  3089. ips_ping_for_i915_load();
  3090. }
  3091. void intel_gpu_ips_teardown(void)
  3092. {
  3093. spin_lock_irq(&mchdev_lock);
  3094. i915_mch_dev = NULL;
  3095. spin_unlock_irq(&mchdev_lock);
  3096. }
  3097. static void intel_init_emon(struct drm_device *dev)
  3098. {
  3099. struct drm_i915_private *dev_priv = dev->dev_private;
  3100. u32 lcfuse;
  3101. u8 pxw[16];
  3102. int i;
  3103. /* Disable to program */
  3104. I915_WRITE(ECR, 0);
  3105. POSTING_READ(ECR);
  3106. /* Program energy weights for various events */
  3107. I915_WRITE(SDEW, 0x15040d00);
  3108. I915_WRITE(CSIEW0, 0x007f0000);
  3109. I915_WRITE(CSIEW1, 0x1e220004);
  3110. I915_WRITE(CSIEW2, 0x04000004);
  3111. for (i = 0; i < 5; i++)
  3112. I915_WRITE(PEW + (i * 4), 0);
  3113. for (i = 0; i < 3; i++)
  3114. I915_WRITE(DEW + (i * 4), 0);
  3115. /* Program P-state weights to account for frequency power adjustment */
  3116. for (i = 0; i < 16; i++) {
  3117. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3118. unsigned long freq = intel_pxfreq(pxvidfreq);
  3119. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3120. PXVFREQ_PX_SHIFT;
  3121. unsigned long val;
  3122. val = vid * vid;
  3123. val *= (freq / 1000);
  3124. val *= 255;
  3125. val /= (127*127*900);
  3126. if (val > 0xff)
  3127. DRM_ERROR("bad pxval: %ld\n", val);
  3128. pxw[i] = val;
  3129. }
  3130. /* Render standby states get 0 weight */
  3131. pxw[14] = 0;
  3132. pxw[15] = 0;
  3133. for (i = 0; i < 4; i++) {
  3134. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3135. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3136. I915_WRITE(PXW + (i * 4), val);
  3137. }
  3138. /* Adjust magic regs to magic values (more experimental results) */
  3139. I915_WRITE(OGW0, 0);
  3140. I915_WRITE(OGW1, 0);
  3141. I915_WRITE(EG0, 0x00007f00);
  3142. I915_WRITE(EG1, 0x0000000e);
  3143. I915_WRITE(EG2, 0x000e0000);
  3144. I915_WRITE(EG3, 0x68000300);
  3145. I915_WRITE(EG4, 0x42000000);
  3146. I915_WRITE(EG5, 0x00140031);
  3147. I915_WRITE(EG6, 0);
  3148. I915_WRITE(EG7, 0);
  3149. for (i = 0; i < 8; i++)
  3150. I915_WRITE(PXWL + (i * 4), 0);
  3151. /* Enable PMON + select events */
  3152. I915_WRITE(ECR, 0x80000019);
  3153. lcfuse = I915_READ(LCFUSE02);
  3154. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3155. }
  3156. void intel_disable_gt_powersave(struct drm_device *dev)
  3157. {
  3158. struct drm_i915_private *dev_priv = dev->dev_private;
  3159. /* Interrupts should be disabled already to avoid re-arming. */
  3160. WARN_ON(dev->irq_enabled);
  3161. if (IS_IRONLAKE_M(dev)) {
  3162. ironlake_disable_drps(dev);
  3163. ironlake_disable_rc6(dev);
  3164. } else if (INTEL_INFO(dev)->gen >= 6) {
  3165. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3166. cancel_work_sync(&dev_priv->rps.work);
  3167. if (IS_VALLEYVIEW(dev))
  3168. cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
  3169. mutex_lock(&dev_priv->rps.hw_lock);
  3170. if (IS_VALLEYVIEW(dev))
  3171. valleyview_disable_rps(dev);
  3172. else
  3173. gen6_disable_rps(dev);
  3174. mutex_unlock(&dev_priv->rps.hw_lock);
  3175. }
  3176. }
  3177. static void intel_gen6_powersave_work(struct work_struct *work)
  3178. {
  3179. struct drm_i915_private *dev_priv =
  3180. container_of(work, struct drm_i915_private,
  3181. rps.delayed_resume_work.work);
  3182. struct drm_device *dev = dev_priv->dev;
  3183. mutex_lock(&dev_priv->rps.hw_lock);
  3184. if (IS_VALLEYVIEW(dev)) {
  3185. valleyview_enable_rps(dev);
  3186. } else {
  3187. gen6_enable_rps(dev);
  3188. gen6_update_ring_freq(dev);
  3189. }
  3190. mutex_unlock(&dev_priv->rps.hw_lock);
  3191. }
  3192. void intel_enable_gt_powersave(struct drm_device *dev)
  3193. {
  3194. struct drm_i915_private *dev_priv = dev->dev_private;
  3195. if (IS_IRONLAKE_M(dev)) {
  3196. ironlake_enable_drps(dev);
  3197. ironlake_enable_rc6(dev);
  3198. intel_init_emon(dev);
  3199. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3200. /*
  3201. * PCU communication is slow and this doesn't need to be
  3202. * done at any specific time, so do this out of our fast path
  3203. * to make resume and init faster.
  3204. */
  3205. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3206. round_jiffies_up_relative(HZ));
  3207. }
  3208. }
  3209. static void ibx_init_clock_gating(struct drm_device *dev)
  3210. {
  3211. struct drm_i915_private *dev_priv = dev->dev_private;
  3212. /*
  3213. * On Ibex Peak and Cougar Point, we need to disable clock
  3214. * gating for the panel power sequencer or it will fail to
  3215. * start up when no ports are active.
  3216. */
  3217. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3218. }
  3219. static void ironlake_init_clock_gating(struct drm_device *dev)
  3220. {
  3221. struct drm_i915_private *dev_priv = dev->dev_private;
  3222. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3223. /* Required for FBC */
  3224. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3225. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3226. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3227. I915_WRITE(PCH_3DCGDIS0,
  3228. MARIUNIT_CLOCK_GATE_DISABLE |
  3229. SVSMUNIT_CLOCK_GATE_DISABLE);
  3230. I915_WRITE(PCH_3DCGDIS1,
  3231. VFMUNIT_CLOCK_GATE_DISABLE);
  3232. /*
  3233. * According to the spec the following bits should be set in
  3234. * order to enable memory self-refresh
  3235. * The bit 22/21 of 0x42004
  3236. * The bit 5 of 0x42020
  3237. * The bit 15 of 0x45000
  3238. */
  3239. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3240. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3241. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3242. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3243. I915_WRITE(DISP_ARB_CTL,
  3244. (I915_READ(DISP_ARB_CTL) |
  3245. DISP_FBC_WM_DIS));
  3246. I915_WRITE(WM3_LP_ILK, 0);
  3247. I915_WRITE(WM2_LP_ILK, 0);
  3248. I915_WRITE(WM1_LP_ILK, 0);
  3249. /*
  3250. * Based on the document from hardware guys the following bits
  3251. * should be set unconditionally in order to enable FBC.
  3252. * The bit 22 of 0x42000
  3253. * The bit 22 of 0x42004
  3254. * The bit 7,8,9 of 0x42020.
  3255. */
  3256. if (IS_IRONLAKE_M(dev)) {
  3257. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3258. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3259. ILK_FBCQ_DIS);
  3260. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3261. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3262. ILK_DPARB_GATE);
  3263. }
  3264. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3265. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3266. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3267. ILK_ELPIN_409_SELECT);
  3268. I915_WRITE(_3D_CHICKEN2,
  3269. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  3270. _3D_CHICKEN2_WM_READ_PIPELINED);
  3271. /* WaDisableRenderCachePipelinedFlush:ilk */
  3272. I915_WRITE(CACHE_MODE_0,
  3273. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3274. ibx_init_clock_gating(dev);
  3275. }
  3276. static void cpt_init_clock_gating(struct drm_device *dev)
  3277. {
  3278. struct drm_i915_private *dev_priv = dev->dev_private;
  3279. int pipe;
  3280. uint32_t val;
  3281. /*
  3282. * On Ibex Peak and Cougar Point, we need to disable clock
  3283. * gating for the panel power sequencer or it will fail to
  3284. * start up when no ports are active.
  3285. */
  3286. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3287. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3288. DPLS_EDP_PPS_FIX_DIS);
  3289. /* The below fixes the weird display corruption, a few pixels shifted
  3290. * downward, on (only) LVDS of some HP laptops with IVY.
  3291. */
  3292. for_each_pipe(pipe) {
  3293. val = I915_READ(TRANS_CHICKEN2(pipe));
  3294. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  3295. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3296. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  3297. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3298. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  3299. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  3300. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  3301. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  3302. }
  3303. /* WADP0ClockGatingDisable */
  3304. for_each_pipe(pipe) {
  3305. I915_WRITE(TRANS_CHICKEN1(pipe),
  3306. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3307. }
  3308. }
  3309. static void gen6_check_mch_setup(struct drm_device *dev)
  3310. {
  3311. struct drm_i915_private *dev_priv = dev->dev_private;
  3312. uint32_t tmp;
  3313. tmp = I915_READ(MCH_SSKPD);
  3314. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  3315. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  3316. DRM_INFO("This can cause pipe underruns and display issues.\n");
  3317. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  3318. }
  3319. }
  3320. static void gen6_init_clock_gating(struct drm_device *dev)
  3321. {
  3322. struct drm_i915_private *dev_priv = dev->dev_private;
  3323. int pipe;
  3324. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3325. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3326. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3327. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3328. ILK_ELPIN_409_SELECT);
  3329. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  3330. I915_WRITE(_3D_CHICKEN,
  3331. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  3332. /* WaSetupGtModeTdRowDispatch:snb */
  3333. if (IS_SNB_GT1(dev))
  3334. I915_WRITE(GEN6_GT_MODE,
  3335. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  3336. I915_WRITE(WM3_LP_ILK, 0);
  3337. I915_WRITE(WM2_LP_ILK, 0);
  3338. I915_WRITE(WM1_LP_ILK, 0);
  3339. I915_WRITE(CACHE_MODE_0,
  3340. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  3341. I915_WRITE(GEN6_UCGCTL1,
  3342. I915_READ(GEN6_UCGCTL1) |
  3343. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  3344. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  3345. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3346. * gating disable must be set. Failure to set it results in
  3347. * flickering pixels due to Z write ordering failures after
  3348. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3349. * Sanctuary and Tropics, and apparently anything else with
  3350. * alpha test or pixel discard.
  3351. *
  3352. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3353. * but we didn't debug actual testcases to find it out.
  3354. *
  3355. * Also apply WaDisableVDSUnitClockGating:snb and
  3356. * WaDisableRCPBUnitClockGating:snb.
  3357. */
  3358. I915_WRITE(GEN6_UCGCTL2,
  3359. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3360. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3361. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3362. /* Bspec says we need to always set all mask bits. */
  3363. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  3364. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  3365. /*
  3366. * According to the spec the following bits should be
  3367. * set in order to enable memory self-refresh and fbc:
  3368. * The bit21 and bit22 of 0x42000
  3369. * The bit21 and bit22 of 0x42004
  3370. * The bit5 and bit7 of 0x42020
  3371. * The bit14 of 0x70180
  3372. * The bit14 of 0x71180
  3373. */
  3374. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3375. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3376. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  3377. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3378. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3379. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  3380. I915_WRITE(ILK_DSPCLK_GATE_D,
  3381. I915_READ(ILK_DSPCLK_GATE_D) |
  3382. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  3383. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  3384. /* WaMbcDriverBootEnable:snb */
  3385. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3386. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3387. for_each_pipe(pipe) {
  3388. I915_WRITE(DSPCNTR(pipe),
  3389. I915_READ(DSPCNTR(pipe)) |
  3390. DISPPLANE_TRICKLE_FEED_DISABLE);
  3391. intel_flush_display_plane(dev_priv, pipe);
  3392. }
  3393. /* The default value should be 0x200 according to docs, but the two
  3394. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  3395. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  3396. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  3397. cpt_init_clock_gating(dev);
  3398. gen6_check_mch_setup(dev);
  3399. }
  3400. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3401. {
  3402. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3403. reg &= ~GEN7_FF_SCHED_MASK;
  3404. reg |= GEN7_FF_TS_SCHED_HW;
  3405. reg |= GEN7_FF_VS_SCHED_HW;
  3406. reg |= GEN7_FF_DS_SCHED_HW;
  3407. if (IS_HASWELL(dev_priv->dev))
  3408. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  3409. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3410. }
  3411. static void lpt_init_clock_gating(struct drm_device *dev)
  3412. {
  3413. struct drm_i915_private *dev_priv = dev->dev_private;
  3414. /*
  3415. * TODO: this bit should only be enabled when really needed, then
  3416. * disabled when not needed anymore in order to save power.
  3417. */
  3418. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  3419. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  3420. I915_READ(SOUTH_DSPCLK_GATE_D) |
  3421. PCH_LP_PARTITION_LEVEL_DISABLE);
  3422. }
  3423. static void lpt_suspend_hw(struct drm_device *dev)
  3424. {
  3425. struct drm_i915_private *dev_priv = dev->dev_private;
  3426. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  3427. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  3428. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  3429. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  3430. }
  3431. }
  3432. static void haswell_init_clock_gating(struct drm_device *dev)
  3433. {
  3434. struct drm_i915_private *dev_priv = dev->dev_private;
  3435. int pipe;
  3436. I915_WRITE(WM3_LP_ILK, 0);
  3437. I915_WRITE(WM2_LP_ILK, 0);
  3438. I915_WRITE(WM1_LP_ILK, 0);
  3439. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3440. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  3441. */
  3442. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  3443. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  3444. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3445. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3446. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  3447. I915_WRITE(GEN7_L3CNTLREG1,
  3448. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3449. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3450. GEN7_WA_L3_CHICKEN_MODE);
  3451. /* This is required by WaCatErrorRejectionIssue:hsw */
  3452. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3453. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3454. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3455. for_each_pipe(pipe) {
  3456. I915_WRITE(DSPCNTR(pipe),
  3457. I915_READ(DSPCNTR(pipe)) |
  3458. DISPPLANE_TRICKLE_FEED_DISABLE);
  3459. intel_flush_display_plane(dev_priv, pipe);
  3460. }
  3461. /* WaVSRefCountFullforceMissDisable:hsw */
  3462. gen7_setup_fixed_func_scheduler(dev_priv);
  3463. /* WaDisable4x2SubspanOptimization:hsw */
  3464. I915_WRITE(CACHE_MODE_1,
  3465. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3466. /* WaMbcDriverBootEnable:hsw */
  3467. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3468. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3469. /* WaSwitchSolVfFArbitrationPriority:hsw */
  3470. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  3471. /* XXX: This is a workaround for early silicon revisions and should be
  3472. * removed later.
  3473. */
  3474. I915_WRITE(WM_DBG,
  3475. I915_READ(WM_DBG) |
  3476. WM_DBG_DISALLOW_MULTIPLE_LP |
  3477. WM_DBG_DISALLOW_SPRITE |
  3478. WM_DBG_DISALLOW_MAXFIFO);
  3479. lpt_init_clock_gating(dev);
  3480. }
  3481. static void ivybridge_init_clock_gating(struct drm_device *dev)
  3482. {
  3483. struct drm_i915_private *dev_priv = dev->dev_private;
  3484. int pipe;
  3485. uint32_t snpcr;
  3486. I915_WRITE(WM3_LP_ILK, 0);
  3487. I915_WRITE(WM2_LP_ILK, 0);
  3488. I915_WRITE(WM1_LP_ILK, 0);
  3489. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3490. /* WaDisableEarlyCull:ivb */
  3491. I915_WRITE(_3D_CHICKEN3,
  3492. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3493. /* WaDisableBackToBackFlipFix:ivb */
  3494. I915_WRITE(IVB_CHICKEN3,
  3495. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3496. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3497. /* WaDisablePSDDualDispatchEnable:ivb */
  3498. if (IS_IVB_GT1(dev))
  3499. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3500. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3501. else
  3502. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  3503. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3504. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  3505. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3506. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3507. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  3508. I915_WRITE(GEN7_L3CNTLREG1,
  3509. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3510. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3511. GEN7_WA_L3_CHICKEN_MODE);
  3512. if (IS_IVB_GT1(dev))
  3513. I915_WRITE(GEN7_ROW_CHICKEN2,
  3514. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3515. else
  3516. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  3517. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3518. /* WaForceL3Serialization:ivb */
  3519. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3520. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3521. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3522. * gating disable must be set. Failure to set it results in
  3523. * flickering pixels due to Z write ordering failures after
  3524. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3525. * Sanctuary and Tropics, and apparently anything else with
  3526. * alpha test or pixel discard.
  3527. *
  3528. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3529. * but we didn't debug actual testcases to find it out.
  3530. *
  3531. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3532. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  3533. */
  3534. I915_WRITE(GEN6_UCGCTL2,
  3535. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3536. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3537. /* This is required by WaCatErrorRejectionIssue:ivb */
  3538. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3539. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3540. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3541. for_each_pipe(pipe) {
  3542. I915_WRITE(DSPCNTR(pipe),
  3543. I915_READ(DSPCNTR(pipe)) |
  3544. DISPPLANE_TRICKLE_FEED_DISABLE);
  3545. intel_flush_display_plane(dev_priv, pipe);
  3546. }
  3547. /* WaMbcDriverBootEnable:ivb */
  3548. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3549. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3550. /* WaVSRefCountFullforceMissDisable:ivb */
  3551. gen7_setup_fixed_func_scheduler(dev_priv);
  3552. /* WaDisable4x2SubspanOptimization:ivb */
  3553. I915_WRITE(CACHE_MODE_1,
  3554. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3555. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3556. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3557. snpcr |= GEN6_MBC_SNPCR_MED;
  3558. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3559. if (!HAS_PCH_NOP(dev))
  3560. cpt_init_clock_gating(dev);
  3561. gen6_check_mch_setup(dev);
  3562. }
  3563. static void valleyview_init_clock_gating(struct drm_device *dev)
  3564. {
  3565. struct drm_i915_private *dev_priv = dev->dev_private;
  3566. int pipe;
  3567. I915_WRITE(WM3_LP_ILK, 0);
  3568. I915_WRITE(WM2_LP_ILK, 0);
  3569. I915_WRITE(WM1_LP_ILK, 0);
  3570. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3571. /* WaDisableEarlyCull:vlv */
  3572. I915_WRITE(_3D_CHICKEN3,
  3573. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3574. /* WaDisableBackToBackFlipFix:vlv */
  3575. I915_WRITE(IVB_CHICKEN3,
  3576. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3577. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3578. /* WaDisablePSDDualDispatchEnable:vlv */
  3579. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3580. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  3581. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3582. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  3583. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3584. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3585. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  3586. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  3587. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  3588. /* WaForceL3Serialization:vlv */
  3589. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3590. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3591. /* WaDisableDopClockGating:vlv */
  3592. I915_WRITE(GEN7_ROW_CHICKEN2,
  3593. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3594. /* WaForceL3Serialization:vlv */
  3595. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3596. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3597. /* This is required by WaCatErrorRejectionIssue:vlv */
  3598. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3599. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3600. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3601. /* WaMbcDriverBootEnable:vlv */
  3602. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3603. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3604. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3605. * gating disable must be set. Failure to set it results in
  3606. * flickering pixels due to Z write ordering failures after
  3607. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3608. * Sanctuary and Tropics, and apparently anything else with
  3609. * alpha test or pixel discard.
  3610. *
  3611. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3612. * but we didn't debug actual testcases to find it out.
  3613. *
  3614. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3615. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  3616. *
  3617. * Also apply WaDisableVDSUnitClockGating:vlv and
  3618. * WaDisableRCPBUnitClockGating:vlv.
  3619. */
  3620. I915_WRITE(GEN6_UCGCTL2,
  3621. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3622. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  3623. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3624. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3625. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3626. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  3627. for_each_pipe(pipe) {
  3628. I915_WRITE(DSPCNTR(pipe),
  3629. I915_READ(DSPCNTR(pipe)) |
  3630. DISPPLANE_TRICKLE_FEED_DISABLE);
  3631. intel_flush_display_plane(dev_priv, pipe);
  3632. }
  3633. I915_WRITE(CACHE_MODE_1,
  3634. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3635. /*
  3636. * WaDisableVLVClockGating_VBIIssue:vlv
  3637. * Disable clock gating on th GCFG unit to prevent a delay
  3638. * in the reporting of vblank events.
  3639. */
  3640. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  3641. /* Conservative clock gating settings for now */
  3642. I915_WRITE(0x9400, 0xffffffff);
  3643. I915_WRITE(0x9404, 0xffffffff);
  3644. I915_WRITE(0x9408, 0xffffffff);
  3645. I915_WRITE(0x940c, 0xffffffff);
  3646. I915_WRITE(0x9410, 0xffffffff);
  3647. I915_WRITE(0x9414, 0xffffffff);
  3648. I915_WRITE(0x9418, 0xffffffff);
  3649. }
  3650. static void g4x_init_clock_gating(struct drm_device *dev)
  3651. {
  3652. struct drm_i915_private *dev_priv = dev->dev_private;
  3653. uint32_t dspclk_gate;
  3654. I915_WRITE(RENCLK_GATE_D1, 0);
  3655. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  3656. GS_UNIT_CLOCK_GATE_DISABLE |
  3657. CL_UNIT_CLOCK_GATE_DISABLE);
  3658. I915_WRITE(RAMCLK_GATE_D, 0);
  3659. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  3660. OVRUNIT_CLOCK_GATE_DISABLE |
  3661. OVCUNIT_CLOCK_GATE_DISABLE;
  3662. if (IS_GM45(dev))
  3663. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  3664. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  3665. /* WaDisableRenderCachePipelinedFlush */
  3666. I915_WRITE(CACHE_MODE_0,
  3667. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3668. }
  3669. static void crestline_init_clock_gating(struct drm_device *dev)
  3670. {
  3671. struct drm_i915_private *dev_priv = dev->dev_private;
  3672. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  3673. I915_WRITE(RENCLK_GATE_D2, 0);
  3674. I915_WRITE(DSPCLK_GATE_D, 0);
  3675. I915_WRITE(RAMCLK_GATE_D, 0);
  3676. I915_WRITE16(DEUC, 0);
  3677. }
  3678. static void broadwater_init_clock_gating(struct drm_device *dev)
  3679. {
  3680. struct drm_i915_private *dev_priv = dev->dev_private;
  3681. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  3682. I965_RCC_CLOCK_GATE_DISABLE |
  3683. I965_RCPB_CLOCK_GATE_DISABLE |
  3684. I965_ISC_CLOCK_GATE_DISABLE |
  3685. I965_FBC_CLOCK_GATE_DISABLE);
  3686. I915_WRITE(RENCLK_GATE_D2, 0);
  3687. }
  3688. static void gen3_init_clock_gating(struct drm_device *dev)
  3689. {
  3690. struct drm_i915_private *dev_priv = dev->dev_private;
  3691. u32 dstate = I915_READ(D_STATE);
  3692. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  3693. DSTATE_DOT_CLOCK_GATING;
  3694. I915_WRITE(D_STATE, dstate);
  3695. if (IS_PINEVIEW(dev))
  3696. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  3697. /* IIR "flip pending" means done if this bit is set */
  3698. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  3699. }
  3700. static void i85x_init_clock_gating(struct drm_device *dev)
  3701. {
  3702. struct drm_i915_private *dev_priv = dev->dev_private;
  3703. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  3704. }
  3705. static void i830_init_clock_gating(struct drm_device *dev)
  3706. {
  3707. struct drm_i915_private *dev_priv = dev->dev_private;
  3708. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  3709. }
  3710. void intel_init_clock_gating(struct drm_device *dev)
  3711. {
  3712. struct drm_i915_private *dev_priv = dev->dev_private;
  3713. dev_priv->display.init_clock_gating(dev);
  3714. }
  3715. void intel_suspend_hw(struct drm_device *dev)
  3716. {
  3717. if (HAS_PCH_LPT(dev))
  3718. lpt_suspend_hw(dev);
  3719. }
  3720. /**
  3721. * We should only use the power well if we explicitly asked the hardware to
  3722. * enable it, so check if it's enabled and also check if we've requested it to
  3723. * be enabled.
  3724. */
  3725. bool intel_display_power_enabled(struct drm_device *dev,
  3726. enum intel_display_power_domain domain)
  3727. {
  3728. struct drm_i915_private *dev_priv = dev->dev_private;
  3729. if (!HAS_POWER_WELL(dev))
  3730. return true;
  3731. switch (domain) {
  3732. case POWER_DOMAIN_PIPE_A:
  3733. case POWER_DOMAIN_TRANSCODER_EDP:
  3734. return true;
  3735. case POWER_DOMAIN_PIPE_B:
  3736. case POWER_DOMAIN_PIPE_C:
  3737. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  3738. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  3739. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  3740. case POWER_DOMAIN_TRANSCODER_A:
  3741. case POWER_DOMAIN_TRANSCODER_B:
  3742. case POWER_DOMAIN_TRANSCODER_C:
  3743. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  3744. (HSW_PWR_WELL_ENABLE | HSW_PWR_WELL_STATE);
  3745. default:
  3746. BUG();
  3747. }
  3748. }
  3749. void intel_set_power_well(struct drm_device *dev, bool enable)
  3750. {
  3751. struct drm_i915_private *dev_priv = dev->dev_private;
  3752. bool is_enabled, enable_requested;
  3753. uint32_t tmp;
  3754. if (!HAS_POWER_WELL(dev))
  3755. return;
  3756. if (!i915_disable_power_well && !enable)
  3757. return;
  3758. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  3759. is_enabled = tmp & HSW_PWR_WELL_STATE;
  3760. enable_requested = tmp & HSW_PWR_WELL_ENABLE;
  3761. if (enable) {
  3762. if (!enable_requested)
  3763. I915_WRITE(HSW_PWR_WELL_DRIVER, HSW_PWR_WELL_ENABLE);
  3764. if (!is_enabled) {
  3765. DRM_DEBUG_KMS("Enabling power well\n");
  3766. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  3767. HSW_PWR_WELL_STATE), 20))
  3768. DRM_ERROR("Timeout enabling power well\n");
  3769. }
  3770. } else {
  3771. if (enable_requested) {
  3772. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  3773. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  3774. }
  3775. }
  3776. }
  3777. /*
  3778. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  3779. * when not needed anymore. We have 4 registers that can request the power well
  3780. * to be enabled, and it will only be disabled if none of the registers is
  3781. * requesting it to be enabled.
  3782. */
  3783. void intel_init_power_well(struct drm_device *dev)
  3784. {
  3785. struct drm_i915_private *dev_priv = dev->dev_private;
  3786. if (!HAS_POWER_WELL(dev))
  3787. return;
  3788. /* For now, we need the power well to be always enabled. */
  3789. intel_set_power_well(dev, true);
  3790. /* We're taking over the BIOS, so clear any requests made by it since
  3791. * the driver is in charge now. */
  3792. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE)
  3793. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  3794. }
  3795. /* Set up chip specific power management-related functions */
  3796. void intel_init_pm(struct drm_device *dev)
  3797. {
  3798. struct drm_i915_private *dev_priv = dev->dev_private;
  3799. if (I915_HAS_FBC(dev)) {
  3800. if (HAS_PCH_SPLIT(dev)) {
  3801. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  3802. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  3803. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  3804. } else if (IS_GM45(dev)) {
  3805. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  3806. dev_priv->display.enable_fbc = g4x_enable_fbc;
  3807. dev_priv->display.disable_fbc = g4x_disable_fbc;
  3808. } else if (IS_CRESTLINE(dev)) {
  3809. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  3810. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  3811. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  3812. }
  3813. /* 855GM needs testing */
  3814. }
  3815. /* For cxsr */
  3816. if (IS_PINEVIEW(dev))
  3817. i915_pineview_get_mem_freq(dev);
  3818. else if (IS_GEN5(dev))
  3819. i915_ironlake_get_mem_freq(dev);
  3820. /* For FIFO watermark updates */
  3821. if (HAS_PCH_SPLIT(dev)) {
  3822. if (IS_GEN5(dev)) {
  3823. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  3824. dev_priv->display.update_wm = ironlake_update_wm;
  3825. else {
  3826. DRM_DEBUG_KMS("Failed to get proper latency. "
  3827. "Disable CxSR\n");
  3828. dev_priv->display.update_wm = NULL;
  3829. }
  3830. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  3831. } else if (IS_GEN6(dev)) {
  3832. if (SNB_READ_WM0_LATENCY()) {
  3833. dev_priv->display.update_wm = sandybridge_update_wm;
  3834. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3835. } else {
  3836. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3837. "Disable CxSR\n");
  3838. dev_priv->display.update_wm = NULL;
  3839. }
  3840. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  3841. } else if (IS_IVYBRIDGE(dev)) {
  3842. if (SNB_READ_WM0_LATENCY()) {
  3843. dev_priv->display.update_wm = ivybridge_update_wm;
  3844. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3845. } else {
  3846. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3847. "Disable CxSR\n");
  3848. dev_priv->display.update_wm = NULL;
  3849. }
  3850. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  3851. } else if (IS_HASWELL(dev)) {
  3852. if (SNB_READ_WM0_LATENCY()) {
  3853. dev_priv->display.update_wm = sandybridge_update_wm;
  3854. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3855. dev_priv->display.update_linetime_wm = haswell_update_linetime_wm;
  3856. } else {
  3857. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3858. "Disable CxSR\n");
  3859. dev_priv->display.update_wm = NULL;
  3860. }
  3861. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  3862. } else
  3863. dev_priv->display.update_wm = NULL;
  3864. } else if (IS_VALLEYVIEW(dev)) {
  3865. dev_priv->display.update_wm = valleyview_update_wm;
  3866. dev_priv->display.init_clock_gating =
  3867. valleyview_init_clock_gating;
  3868. } else if (IS_PINEVIEW(dev)) {
  3869. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  3870. dev_priv->is_ddr3,
  3871. dev_priv->fsb_freq,
  3872. dev_priv->mem_freq)) {
  3873. DRM_INFO("failed to find known CxSR latency "
  3874. "(found ddr%s fsb freq %d, mem freq %d), "
  3875. "disabling CxSR\n",
  3876. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  3877. dev_priv->fsb_freq, dev_priv->mem_freq);
  3878. /* Disable CxSR and never update its watermark again */
  3879. pineview_disable_cxsr(dev);
  3880. dev_priv->display.update_wm = NULL;
  3881. } else
  3882. dev_priv->display.update_wm = pineview_update_wm;
  3883. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3884. } else if (IS_G4X(dev)) {
  3885. dev_priv->display.update_wm = g4x_update_wm;
  3886. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  3887. } else if (IS_GEN4(dev)) {
  3888. dev_priv->display.update_wm = i965_update_wm;
  3889. if (IS_CRESTLINE(dev))
  3890. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  3891. else if (IS_BROADWATER(dev))
  3892. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  3893. } else if (IS_GEN3(dev)) {
  3894. dev_priv->display.update_wm = i9xx_update_wm;
  3895. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  3896. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3897. } else if (IS_I865G(dev)) {
  3898. dev_priv->display.update_wm = i830_update_wm;
  3899. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3900. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3901. } else if (IS_I85X(dev)) {
  3902. dev_priv->display.update_wm = i9xx_update_wm;
  3903. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  3904. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3905. } else {
  3906. dev_priv->display.update_wm = i830_update_wm;
  3907. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  3908. if (IS_845G(dev))
  3909. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  3910. else
  3911. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3912. }
  3913. }
  3914. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  3915. {
  3916. u32 gt_thread_status_mask;
  3917. if (IS_HASWELL(dev_priv->dev))
  3918. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  3919. else
  3920. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  3921. /* w/a for a sporadic read returning 0 by waiting for the GT
  3922. * thread to wake up.
  3923. */
  3924. if (wait_for_atomic_us((I915_READ_NOTRACE(GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  3925. DRM_ERROR("GT thread status wait timed out\n");
  3926. }
  3927. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  3928. {
  3929. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3930. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3931. }
  3932. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3933. {
  3934. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0,
  3935. FORCEWAKE_ACK_TIMEOUT_MS))
  3936. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3937. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  3938. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3939. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1),
  3940. FORCEWAKE_ACK_TIMEOUT_MS))
  3941. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3942. /* WaRsForcewakeWaitTC0:snb */
  3943. __gen6_gt_wait_for_thread_c0(dev_priv);
  3944. }
  3945. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  3946. {
  3947. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  3948. /* something from same cacheline, but !FORCEWAKE_MT */
  3949. POSTING_READ(ECOBUS);
  3950. }
  3951. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  3952. {
  3953. u32 forcewake_ack;
  3954. if (IS_HASWELL(dev_priv->dev))
  3955. forcewake_ack = FORCEWAKE_ACK_HSW;
  3956. else
  3957. forcewake_ack = FORCEWAKE_MT_ACK;
  3958. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & FORCEWAKE_KERNEL) == 0,
  3959. FORCEWAKE_ACK_TIMEOUT_MS))
  3960. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3961. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  3962. /* something from same cacheline, but !FORCEWAKE_MT */
  3963. POSTING_READ(ECOBUS);
  3964. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & FORCEWAKE_KERNEL),
  3965. FORCEWAKE_ACK_TIMEOUT_MS))
  3966. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3967. /* WaRsForcewakeWaitTC0:ivb,hsw */
  3968. __gen6_gt_wait_for_thread_c0(dev_priv);
  3969. }
  3970. /*
  3971. * Generally this is called implicitly by the register read function. However,
  3972. * if some sequence requires the GT to not power down then this function should
  3973. * be called at the beginning of the sequence followed by a call to
  3974. * gen6_gt_force_wake_put() at the end of the sequence.
  3975. */
  3976. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3977. {
  3978. unsigned long irqflags;
  3979. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  3980. if (dev_priv->forcewake_count++ == 0)
  3981. dev_priv->gt.force_wake_get(dev_priv);
  3982. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  3983. }
  3984. void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  3985. {
  3986. u32 gtfifodbg;
  3987. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  3988. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  3989. "MMIO read or write has been dropped %x\n", gtfifodbg))
  3990. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  3991. }
  3992. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  3993. {
  3994. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3995. /* something from same cacheline, but !FORCEWAKE */
  3996. POSTING_READ(ECOBUS);
  3997. gen6_gt_check_fifodbg(dev_priv);
  3998. }
  3999. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  4000. {
  4001. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4002. /* something from same cacheline, but !FORCEWAKE_MT */
  4003. POSTING_READ(ECOBUS);
  4004. gen6_gt_check_fifodbg(dev_priv);
  4005. }
  4006. /*
  4007. * see gen6_gt_force_wake_get()
  4008. */
  4009. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  4010. {
  4011. unsigned long irqflags;
  4012. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  4013. if (--dev_priv->forcewake_count == 0)
  4014. dev_priv->gt.force_wake_put(dev_priv);
  4015. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  4016. }
  4017. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  4018. {
  4019. int ret = 0;
  4020. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  4021. int loop = 500;
  4022. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  4023. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  4024. udelay(10);
  4025. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  4026. }
  4027. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  4028. ++ret;
  4029. dev_priv->gt_fifo_count = fifo;
  4030. }
  4031. dev_priv->gt_fifo_count--;
  4032. return ret;
  4033. }
  4034. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  4035. {
  4036. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(0xffff));
  4037. /* something from same cacheline, but !FORCEWAKE_VLV */
  4038. POSTING_READ(FORCEWAKE_ACK_VLV);
  4039. }
  4040. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  4041. {
  4042. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL) == 0,
  4043. FORCEWAKE_ACK_TIMEOUT_MS))
  4044. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  4045. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  4046. I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV,
  4047. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  4048. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL),
  4049. FORCEWAKE_ACK_TIMEOUT_MS))
  4050. DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
  4051. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_MEDIA_VLV) &
  4052. FORCEWAKE_KERNEL),
  4053. FORCEWAKE_ACK_TIMEOUT_MS))
  4054. DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
  4055. /* WaRsForcewakeWaitTC0:vlv */
  4056. __gen6_gt_wait_for_thread_c0(dev_priv);
  4057. }
  4058. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  4059. {
  4060. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4061. I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV,
  4062. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4063. /* The below doubles as a POSTING_READ */
  4064. gen6_gt_check_fifodbg(dev_priv);
  4065. }
  4066. void intel_gt_reset(struct drm_device *dev)
  4067. {
  4068. struct drm_i915_private *dev_priv = dev->dev_private;
  4069. if (IS_VALLEYVIEW(dev)) {
  4070. vlv_force_wake_reset(dev_priv);
  4071. } else if (INTEL_INFO(dev)->gen >= 6) {
  4072. __gen6_gt_force_wake_reset(dev_priv);
  4073. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  4074. __gen6_gt_force_wake_mt_reset(dev_priv);
  4075. }
  4076. }
  4077. void intel_gt_init(struct drm_device *dev)
  4078. {
  4079. struct drm_i915_private *dev_priv = dev->dev_private;
  4080. spin_lock_init(&dev_priv->gt_lock);
  4081. intel_gt_reset(dev);
  4082. if (IS_VALLEYVIEW(dev)) {
  4083. dev_priv->gt.force_wake_get = vlv_force_wake_get;
  4084. dev_priv->gt.force_wake_put = vlv_force_wake_put;
  4085. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  4086. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_mt_get;
  4087. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_mt_put;
  4088. } else if (IS_GEN6(dev)) {
  4089. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_get;
  4090. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_put;
  4091. }
  4092. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4093. intel_gen6_powersave_work);
  4094. }
  4095. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4096. {
  4097. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4098. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4099. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4100. return -EAGAIN;
  4101. }
  4102. I915_WRITE(GEN6_PCODE_DATA, *val);
  4103. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4104. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4105. 500)) {
  4106. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4107. return -ETIMEDOUT;
  4108. }
  4109. *val = I915_READ(GEN6_PCODE_DATA);
  4110. I915_WRITE(GEN6_PCODE_DATA, 0);
  4111. return 0;
  4112. }
  4113. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4114. {
  4115. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4116. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4117. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4118. return -EAGAIN;
  4119. }
  4120. I915_WRITE(GEN6_PCODE_DATA, val);
  4121. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4122. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4123. 500)) {
  4124. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4125. return -ETIMEDOUT;
  4126. }
  4127. I915_WRITE(GEN6_PCODE_DATA, 0);
  4128. return 0;
  4129. }
  4130. static int vlv_punit_rw(struct drm_i915_private *dev_priv, u32 port, u8 opcode,
  4131. u8 addr, u32 *val)
  4132. {
  4133. u32 cmd, devfn, be, bar;
  4134. bar = 0;
  4135. be = 0xf;
  4136. devfn = PCI_DEVFN(2, 0);
  4137. cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
  4138. (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
  4139. (bar << IOSF_BAR_SHIFT);
  4140. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4141. if (I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) {
  4142. DRM_DEBUG_DRIVER("warning: pcode (%s) mailbox access failed\n",
  4143. opcode == PUNIT_OPCODE_REG_READ ?
  4144. "read" : "write");
  4145. return -EAGAIN;
  4146. }
  4147. I915_WRITE(VLV_IOSF_ADDR, addr);
  4148. if (opcode == PUNIT_OPCODE_REG_WRITE)
  4149. I915_WRITE(VLV_IOSF_DATA, *val);
  4150. I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
  4151. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0,
  4152. 5)) {
  4153. DRM_ERROR("timeout waiting for pcode %s (%d) to finish\n",
  4154. opcode == PUNIT_OPCODE_REG_READ ? "read" : "write",
  4155. addr);
  4156. return -ETIMEDOUT;
  4157. }
  4158. if (opcode == PUNIT_OPCODE_REG_READ)
  4159. *val = I915_READ(VLV_IOSF_DATA);
  4160. I915_WRITE(VLV_IOSF_DATA, 0);
  4161. return 0;
  4162. }
  4163. int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  4164. {
  4165. return vlv_punit_rw(dev_priv, IOSF_PORT_PUNIT, PUNIT_OPCODE_REG_READ,
  4166. addr, val);
  4167. }
  4168. int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val)
  4169. {
  4170. return vlv_punit_rw(dev_priv, IOSF_PORT_PUNIT, PUNIT_OPCODE_REG_WRITE,
  4171. addr, &val);
  4172. }
  4173. int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  4174. {
  4175. return vlv_punit_rw(dev_priv, IOSF_PORT_NC, PUNIT_OPCODE_REG_READ,
  4176. addr, val);
  4177. }
  4178. int vlv_gpu_freq(int ddr_freq, int val)
  4179. {
  4180. int mult, base;
  4181. switch (ddr_freq) {
  4182. case 800:
  4183. mult = 20;
  4184. base = 120;
  4185. break;
  4186. case 1066:
  4187. mult = 22;
  4188. base = 133;
  4189. break;
  4190. case 1333:
  4191. mult = 21;
  4192. base = 125;
  4193. break;
  4194. default:
  4195. return -1;
  4196. }
  4197. return ((val - 0xbd) * mult) + base;
  4198. }
  4199. int vlv_freq_opcode(int ddr_freq, int val)
  4200. {
  4201. int mult, base;
  4202. switch (ddr_freq) {
  4203. case 800:
  4204. mult = 20;
  4205. base = 120;
  4206. break;
  4207. case 1066:
  4208. mult = 22;
  4209. base = 133;
  4210. break;
  4211. case 1333:
  4212. mult = 21;
  4213. base = 125;
  4214. break;
  4215. default:
  4216. return -1;
  4217. }
  4218. val /= mult;
  4219. val -= base / mult;
  4220. val += 0xbd;
  4221. if (val > 0xea)
  4222. val = 0xea;
  4223. return val;
  4224. }