cikd.h 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  28. /* DIDT IND registers */
  29. #define DIDT_SQ_CTRL0 0x0
  30. # define DIDT_CTRL_EN (1 << 0)
  31. #define DIDT_DB_CTRL0 0x20
  32. #define DIDT_TD_CTRL0 0x40
  33. #define DIDT_TCP_CTRL0 0x60
  34. /* SMC IND registers */
  35. #define NB_DPM_CONFIG_1 0x3F9E8
  36. # define Dpm0PgNbPsLo(x) ((x) << 0)
  37. # define Dpm0PgNbPsLo_MASK 0x000000ff
  38. # define Dpm0PgNbPsLo_SHIFT 0
  39. # define Dpm0PgNbPsHi(x) ((x) << 8)
  40. # define Dpm0PgNbPsHi_MASK 0x0000ff00
  41. # define Dpm0PgNbPsHi_SHIFT 8
  42. # define DpmXNbPsLo(x) ((x) << 16)
  43. # define DpmXNbPsLo_MASK 0x00ff0000
  44. # define DpmXNbPsLo_SHIFT 16
  45. # define DpmXNbPsHi(x) ((x) << 24)
  46. # define DpmXNbPsHi_MASK 0xff000000
  47. # define DpmXNbPsHi_SHIFT 24
  48. #define SMC_SYSCON_MSG_ARG_0 0x80000068
  49. #define GENERAL_PWRMGT 0xC0200000
  50. # define GLOBAL_PWRMGT_EN (1 << 0)
  51. # define GPU_COUNTER_CLK (1 << 15)
  52. #define SCLK_PWRMGT_CNTL 0xC0200008
  53. # define RESET_BUSY_CNT (1 << 4)
  54. # define RESET_SCLK_CNT (1 << 5)
  55. # define DYNAMIC_PM_EN (1 << 21)
  56. #define CG_FTV_0 0xC02001A8
  57. #define LCAC_SX0_OVR_SEL 0xC0400D04
  58. #define LCAC_SX0_OVR_VAL 0xC0400D08
  59. #define LCAC_MC0_OVR_SEL 0xC0400D34
  60. #define LCAC_MC0_OVR_VAL 0xC0400D38
  61. #define LCAC_MC1_OVR_SEL 0xC0400D40
  62. #define LCAC_MC1_OVR_VAL 0xC0400D44
  63. #define LCAC_MC2_OVR_SEL 0xC0400D4C
  64. #define LCAC_MC2_OVR_VAL 0xC0400D50
  65. #define LCAC_MC3_OVR_SEL 0xC0400D58
  66. #define LCAC_MC3_OVR_VAL 0xC0400D5C
  67. #define LCAC_CPL_OVR_SEL 0xC0400D84
  68. #define LCAC_CPL_OVR_VAL 0xC0400D88
  69. #define CG_MULT_THERMAL_STATUS 0xC0300014
  70. #define ASIC_MAX_TEMP(x) ((x) << 0)
  71. #define ASIC_MAX_TEMP_MASK 0x000001ff
  72. #define ASIC_MAX_TEMP_SHIFT 0
  73. #define CTF_TEMP(x) ((x) << 9)
  74. #define CTF_TEMP_MASK 0x0003fe00
  75. #define CTF_TEMP_SHIFT 9
  76. #define MPLL_BYPASSCLK_SEL 0xC050019C
  77. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  78. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  79. #define CG_CLKPIN_CNTL 0xC05001A0
  80. # define XTALIN_DIVIDE (1 << 1)
  81. # define BCLK_AS_XCLK (1 << 2)
  82. #define CG_CLKPIN_CNTL_2 0xC05001A4
  83. # define FORCE_BIF_REFCLK_EN (1 << 3)
  84. # define MUX_TCLK_TO_XCLK (1 << 8)
  85. #define THM_CLK_CNTL 0xC05001A8
  86. # define CMON_CLK_SEL(x) ((x) << 0)
  87. # define CMON_CLK_SEL_MASK 0xFF
  88. # define TMON_CLK_SEL(x) ((x) << 8)
  89. # define TMON_CLK_SEL_MASK 0xFF00
  90. #define MISC_CLK_CTRL 0xC05001AC
  91. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  92. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  93. # define ZCLK_SEL(x) ((x) << 8)
  94. # define ZCLK_SEL_MASK 0xFF00
  95. #define CG_THERMAL_INT_CTRL 0xC2100028
  96. #define DIG_THERM_INTH(x) ((x) << 0)
  97. #define DIG_THERM_INTH_MASK 0x000000FF
  98. #define DIG_THERM_INTH_SHIFT 0
  99. #define DIG_THERM_INTL(x) ((x) << 8)
  100. #define DIG_THERM_INTL_MASK 0x0000FF00
  101. #define DIG_THERM_INTL_SHIFT 8
  102. #define THERM_INTH_MASK (1 << 24)
  103. #define THERM_INTL_MASK (1 << 25)
  104. /* PCIE registers idx/data 0x38/0x3c */
  105. #define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
  106. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  107. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  108. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  109. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  110. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  111. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  112. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  113. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  114. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  115. #define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
  116. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  117. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  118. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  119. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  120. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  121. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  122. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  123. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  124. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  125. #define PCIE_CNTL2 0x1001001c /* PCIE */
  126. # define SLV_MEM_LS_EN (1 << 16)
  127. # define MST_MEM_LS_EN (1 << 18)
  128. # define REPLAY_MEM_LS_EN (1 << 19)
  129. #define PCIE_LC_STATUS1 0x1400028 /* PCIE */
  130. # define LC_REVERSE_RCVR (1 << 0)
  131. # define LC_REVERSE_XMIT (1 << 1)
  132. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  133. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  134. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  135. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  136. #define PCIE_P_CNTL 0x1400040 /* PCIE */
  137. # define P_IGNORE_EDB_ERR (1 << 6)
  138. #define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
  139. #define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
  140. #define PCIE_LC_CNTL 0x100100A0 /* PCIE */
  141. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  142. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  143. # define LC_L0S_INACTIVITY_SHIFT 8
  144. # define LC_L1_INACTIVITY(x) ((x) << 12)
  145. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  146. # define LC_L1_INACTIVITY_SHIFT 12
  147. # define LC_PMI_TO_L1_DIS (1 << 16)
  148. # define LC_ASPM_TO_L1_DIS (1 << 24)
  149. #define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
  150. # define LC_LINK_WIDTH_SHIFT 0
  151. # define LC_LINK_WIDTH_MASK 0x7
  152. # define LC_LINK_WIDTH_X0 0
  153. # define LC_LINK_WIDTH_X1 1
  154. # define LC_LINK_WIDTH_X2 2
  155. # define LC_LINK_WIDTH_X4 3
  156. # define LC_LINK_WIDTH_X8 4
  157. # define LC_LINK_WIDTH_X16 6
  158. # define LC_LINK_WIDTH_RD_SHIFT 4
  159. # define LC_LINK_WIDTH_RD_MASK 0x70
  160. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  161. # define LC_RECONFIG_NOW (1 << 8)
  162. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  163. # define LC_RENEGOTIATE_EN (1 << 10)
  164. # define LC_SHORT_RECONFIG_EN (1 << 11)
  165. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  166. # define LC_UPCONFIGURE_DIS (1 << 13)
  167. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  168. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  169. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  170. #define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
  171. # define LC_XMIT_N_FTS(x) ((x) << 0)
  172. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  173. # define LC_XMIT_N_FTS_SHIFT 0
  174. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  175. # define LC_N_FTS_MASK (0xff << 24)
  176. #define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
  177. # define LC_GEN2_EN_STRAP (1 << 0)
  178. # define LC_GEN3_EN_STRAP (1 << 1)
  179. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  180. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  181. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  182. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  183. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  184. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  185. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  186. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  187. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  188. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  189. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  190. # define LC_CURRENT_DATA_RATE_SHIFT 13
  191. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  192. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  193. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  194. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  195. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  196. #define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
  197. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  198. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  199. #define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
  200. # define LC_GO_TO_RECOVERY (1 << 30)
  201. #define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
  202. # define LC_REDO_EQ (1 << 5)
  203. # define LC_SET_QUIESCE (1 << 13)
  204. /* direct registers */
  205. #define PCIE_INDEX 0x38
  206. #define PCIE_DATA 0x3C
  207. #define SMC_IND_INDEX_0 0x200
  208. #define SMC_IND_DATA_0 0x204
  209. #define SMC_IND_ACCESS_CNTL 0x240
  210. #define AUTO_INCREMENT_IND_0 (1 << 0)
  211. #define SMC_MESSAGE_0 0x250
  212. #define SMC_MSG_MASK 0xffff
  213. #define SMC_RESP_0 0x254
  214. #define SMC_RESP_MASK 0xffff
  215. #define SMC_MSG_ARG_0 0x290
  216. #define VGA_HDP_CONTROL 0x328
  217. #define VGA_MEMORY_DISABLE (1 << 4)
  218. #define DMIF_ADDR_CALC 0xC00
  219. #define SRBM_GFX_CNTL 0xE44
  220. #define PIPEID(x) ((x) << 0)
  221. #define MEID(x) ((x) << 2)
  222. #define VMID(x) ((x) << 4)
  223. #define QUEUEID(x) ((x) << 8)
  224. #define SRBM_STATUS2 0xE4C
  225. #define SDMA_BUSY (1 << 5)
  226. #define SDMA1_BUSY (1 << 6)
  227. #define SRBM_STATUS 0xE50
  228. #define UVD_RQ_PENDING (1 << 1)
  229. #define GRBM_RQ_PENDING (1 << 5)
  230. #define VMC_BUSY (1 << 8)
  231. #define MCB_BUSY (1 << 9)
  232. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  233. #define MCC_BUSY (1 << 11)
  234. #define MCD_BUSY (1 << 12)
  235. #define SEM_BUSY (1 << 14)
  236. #define IH_BUSY (1 << 17)
  237. #define UVD_BUSY (1 << 19)
  238. #define SRBM_SOFT_RESET 0xE60
  239. #define SOFT_RESET_BIF (1 << 1)
  240. #define SOFT_RESET_R0PLL (1 << 4)
  241. #define SOFT_RESET_DC (1 << 5)
  242. #define SOFT_RESET_SDMA1 (1 << 6)
  243. #define SOFT_RESET_GRBM (1 << 8)
  244. #define SOFT_RESET_HDP (1 << 9)
  245. #define SOFT_RESET_IH (1 << 10)
  246. #define SOFT_RESET_MC (1 << 11)
  247. #define SOFT_RESET_ROM (1 << 14)
  248. #define SOFT_RESET_SEM (1 << 15)
  249. #define SOFT_RESET_VMC (1 << 17)
  250. #define SOFT_RESET_SDMA (1 << 20)
  251. #define SOFT_RESET_TST (1 << 21)
  252. #define SOFT_RESET_REGBB (1 << 22)
  253. #define SOFT_RESET_ORB (1 << 23)
  254. #define SOFT_RESET_VCE (1 << 24)
  255. #define VM_L2_CNTL 0x1400
  256. #define ENABLE_L2_CACHE (1 << 0)
  257. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  258. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  259. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  260. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  261. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  262. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  263. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  264. #define VM_L2_CNTL2 0x1404
  265. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  266. #define INVALIDATE_L2_CACHE (1 << 1)
  267. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  268. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  269. #define INVALIDATE_ONLY_PTE_CACHES 1
  270. #define INVALIDATE_ONLY_PDE_CACHES 2
  271. #define VM_L2_CNTL3 0x1408
  272. #define BANK_SELECT(x) ((x) << 0)
  273. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  274. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  275. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  276. #define VM_L2_STATUS 0x140C
  277. #define L2_BUSY (1 << 0)
  278. #define VM_CONTEXT0_CNTL 0x1410
  279. #define ENABLE_CONTEXT (1 << 0)
  280. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  281. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  282. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  283. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  284. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  285. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  286. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  287. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  288. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  289. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  290. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  291. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  292. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  293. #define VM_CONTEXT1_CNTL 0x1414
  294. #define VM_CONTEXT0_CNTL2 0x1430
  295. #define VM_CONTEXT1_CNTL2 0x1434
  296. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  297. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  298. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  299. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  300. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  301. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  302. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  303. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  304. #define VM_INVALIDATE_REQUEST 0x1478
  305. #define VM_INVALIDATE_RESPONSE 0x147c
  306. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  307. #define PROTECTIONS_MASK (0xf << 0)
  308. #define PROTECTIONS_SHIFT 0
  309. /* bit 0: range
  310. * bit 1: pde0
  311. * bit 2: valid
  312. * bit 3: read
  313. * bit 4: write
  314. */
  315. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  316. #define MEMORY_CLIENT_ID_SHIFT 12
  317. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  318. #define MEMORY_CLIENT_RW_SHIFT 24
  319. #define FAULT_VMID_MASK (0xf << 25)
  320. #define FAULT_VMID_SHIFT 25
  321. #define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
  322. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  323. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  324. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  325. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  326. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  327. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  328. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  329. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  330. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  331. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  332. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  333. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  334. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  335. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  336. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  337. #define VM_L2_CG 0x15c0
  338. #define MC_CG_ENABLE (1 << 18)
  339. #define MC_LS_ENABLE (1 << 19)
  340. #define MC_SHARED_CHMAP 0x2004
  341. #define NOOFCHAN_SHIFT 12
  342. #define NOOFCHAN_MASK 0x0000f000
  343. #define MC_SHARED_CHREMAP 0x2008
  344. #define CHUB_CONTROL 0x1864
  345. #define BYPASS_VM (1 << 0)
  346. #define MC_VM_FB_LOCATION 0x2024
  347. #define MC_VM_AGP_TOP 0x2028
  348. #define MC_VM_AGP_BOT 0x202C
  349. #define MC_VM_AGP_BASE 0x2030
  350. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  351. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  352. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  353. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  354. #define ENABLE_L1_TLB (1 << 0)
  355. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  356. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  357. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  358. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  359. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  360. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  361. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  362. #define MC_VM_FB_OFFSET 0x2068
  363. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  364. #define MC_HUB_MISC_HUB_CG 0x20b8
  365. #define MC_HUB_MISC_VM_CG 0x20bc
  366. #define MC_HUB_MISC_SIP_CG 0x20c0
  367. #define MC_XPB_CLK_GAT 0x2478
  368. #define MC_CITF_MISC_RD_CG 0x2648
  369. #define MC_CITF_MISC_WR_CG 0x264c
  370. #define MC_CITF_MISC_VM_CG 0x2650
  371. #define MC_ARB_RAMCFG 0x2760
  372. #define NOOFBANK_SHIFT 0
  373. #define NOOFBANK_MASK 0x00000003
  374. #define NOOFRANK_SHIFT 2
  375. #define NOOFRANK_MASK 0x00000004
  376. #define NOOFROWS_SHIFT 3
  377. #define NOOFROWS_MASK 0x00000038
  378. #define NOOFCOLS_SHIFT 6
  379. #define NOOFCOLS_MASK 0x000000C0
  380. #define CHANSIZE_SHIFT 8
  381. #define CHANSIZE_MASK 0x00000100
  382. #define NOOFGROUPS_SHIFT 12
  383. #define NOOFGROUPS_MASK 0x00001000
  384. #define MC_SEQ_SUP_CNTL 0x28c8
  385. #define RUN_MASK (1 << 0)
  386. #define MC_SEQ_SUP_PGM 0x28cc
  387. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  388. #define TRAIN_DONE_D0 (1 << 30)
  389. #define TRAIN_DONE_D1 (1 << 31)
  390. #define MC_IO_PAD_CNTL_D0 0x29d0
  391. #define MEM_FALL_OUT_CMD (1 << 8)
  392. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  393. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  394. #define HDP_HOST_PATH_CNTL 0x2C00
  395. #define CLOCK_GATING_DIS (1 << 23)
  396. #define HDP_NONSURFACE_BASE 0x2C04
  397. #define HDP_NONSURFACE_INFO 0x2C08
  398. #define HDP_NONSURFACE_SIZE 0x2C0C
  399. #define HDP_ADDR_CONFIG 0x2F48
  400. #define HDP_MISC_CNTL 0x2F4C
  401. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  402. #define HDP_MEM_POWER_LS 0x2F50
  403. #define HDP_LS_ENABLE (1 << 0)
  404. #define ATC_MISC_CG 0x3350
  405. #define IH_RB_CNTL 0x3e00
  406. # define IH_RB_ENABLE (1 << 0)
  407. # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
  408. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  409. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  410. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  411. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  412. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  413. #define IH_RB_BASE 0x3e04
  414. #define IH_RB_RPTR 0x3e08
  415. #define IH_RB_WPTR 0x3e0c
  416. # define RB_OVERFLOW (1 << 0)
  417. # define WPTR_OFFSET_MASK 0x3fffc
  418. #define IH_RB_WPTR_ADDR_HI 0x3e10
  419. #define IH_RB_WPTR_ADDR_LO 0x3e14
  420. #define IH_CNTL 0x3e18
  421. # define ENABLE_INTR (1 << 0)
  422. # define IH_MC_SWAP(x) ((x) << 1)
  423. # define IH_MC_SWAP_NONE 0
  424. # define IH_MC_SWAP_16BIT 1
  425. # define IH_MC_SWAP_32BIT 2
  426. # define IH_MC_SWAP_64BIT 3
  427. # define RPTR_REARM (1 << 4)
  428. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  429. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  430. # define MC_VMID(x) ((x) << 25)
  431. #define CONFIG_MEMSIZE 0x5428
  432. #define INTERRUPT_CNTL 0x5468
  433. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  434. # define IH_DUMMY_RD_EN (1 << 1)
  435. # define IH_REQ_NONSNOOP_EN (1 << 3)
  436. # define GEN_IH_INT_EN (1 << 8)
  437. #define INTERRUPT_CNTL2 0x546c
  438. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  439. #define BIF_FB_EN 0x5490
  440. #define FB_READ_EN (1 << 0)
  441. #define FB_WRITE_EN (1 << 1)
  442. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  443. #define GPU_HDP_FLUSH_REQ 0x54DC
  444. #define GPU_HDP_FLUSH_DONE 0x54E0
  445. #define CP0 (1 << 0)
  446. #define CP1 (1 << 1)
  447. #define CP2 (1 << 2)
  448. #define CP3 (1 << 3)
  449. #define CP4 (1 << 4)
  450. #define CP5 (1 << 5)
  451. #define CP6 (1 << 6)
  452. #define CP7 (1 << 7)
  453. #define CP8 (1 << 8)
  454. #define CP9 (1 << 9)
  455. #define SDMA0 (1 << 10)
  456. #define SDMA1 (1 << 11)
  457. /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
  458. #define LB_MEMORY_CTRL 0x6b04
  459. #define LB_MEMORY_SIZE(x) ((x) << 0)
  460. #define LB_MEMORY_CONFIG(x) ((x) << 20)
  461. #define DPG_WATERMARK_MASK_CONTROL 0x6cc8
  462. # define LATENCY_WATERMARK_MASK(x) ((x) << 8)
  463. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  464. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  465. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  466. /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
  467. #define LB_VLINE_STATUS 0x6b24
  468. # define VLINE_OCCURRED (1 << 0)
  469. # define VLINE_ACK (1 << 4)
  470. # define VLINE_STAT (1 << 12)
  471. # define VLINE_INTERRUPT (1 << 16)
  472. # define VLINE_INTERRUPT_TYPE (1 << 17)
  473. /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
  474. #define LB_VBLANK_STATUS 0x6b2c
  475. # define VBLANK_OCCURRED (1 << 0)
  476. # define VBLANK_ACK (1 << 4)
  477. # define VBLANK_STAT (1 << 12)
  478. # define VBLANK_INTERRUPT (1 << 16)
  479. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  480. /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
  481. #define LB_INTERRUPT_MASK 0x6b20
  482. # define VBLANK_INTERRUPT_MASK (1 << 0)
  483. # define VLINE_INTERRUPT_MASK (1 << 4)
  484. # define VLINE2_INTERRUPT_MASK (1 << 8)
  485. #define DISP_INTERRUPT_STATUS 0x60f4
  486. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  487. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  488. # define DC_HPD1_INTERRUPT (1 << 17)
  489. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  490. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  491. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  492. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  493. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  494. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  495. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  496. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  497. # define DC_HPD2_INTERRUPT (1 << 17)
  498. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  499. # define DISP_TIMER_INTERRUPT (1 << 24)
  500. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  501. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  502. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  503. # define DC_HPD3_INTERRUPT (1 << 17)
  504. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  505. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  506. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  507. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  508. # define DC_HPD4_INTERRUPT (1 << 17)
  509. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  510. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  511. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  512. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  513. # define DC_HPD5_INTERRUPT (1 << 17)
  514. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  515. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  516. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  517. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  518. # define DC_HPD6_INTERRUPT (1 << 17)
  519. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  520. #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
  521. #define DAC_AUTODETECT_INT_CONTROL 0x67c8
  522. #define DC_HPD1_INT_STATUS 0x601c
  523. #define DC_HPD2_INT_STATUS 0x6028
  524. #define DC_HPD3_INT_STATUS 0x6034
  525. #define DC_HPD4_INT_STATUS 0x6040
  526. #define DC_HPD5_INT_STATUS 0x604c
  527. #define DC_HPD6_INT_STATUS 0x6058
  528. # define DC_HPDx_INT_STATUS (1 << 0)
  529. # define DC_HPDx_SENSE (1 << 1)
  530. # define DC_HPDx_SENSE_DELAYED (1 << 4)
  531. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  532. #define DC_HPD1_INT_CONTROL 0x6020
  533. #define DC_HPD2_INT_CONTROL 0x602c
  534. #define DC_HPD3_INT_CONTROL 0x6038
  535. #define DC_HPD4_INT_CONTROL 0x6044
  536. #define DC_HPD5_INT_CONTROL 0x6050
  537. #define DC_HPD6_INT_CONTROL 0x605c
  538. # define DC_HPDx_INT_ACK (1 << 0)
  539. # define DC_HPDx_INT_POLARITY (1 << 8)
  540. # define DC_HPDx_INT_EN (1 << 16)
  541. # define DC_HPDx_RX_INT_ACK (1 << 20)
  542. # define DC_HPDx_RX_INT_EN (1 << 24)
  543. #define DC_HPD1_CONTROL 0x6024
  544. #define DC_HPD2_CONTROL 0x6030
  545. #define DC_HPD3_CONTROL 0x603c
  546. #define DC_HPD4_CONTROL 0x6048
  547. #define DC_HPD5_CONTROL 0x6054
  548. #define DC_HPD6_CONTROL 0x6060
  549. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  550. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  551. # define DC_HPDx_EN (1 << 28)
  552. #define GRBM_CNTL 0x8000
  553. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  554. #define GRBM_STATUS2 0x8008
  555. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  556. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  557. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  558. #define ME1PIPE0_RQ_PENDING (1 << 6)
  559. #define ME1PIPE1_RQ_PENDING (1 << 7)
  560. #define ME1PIPE2_RQ_PENDING (1 << 8)
  561. #define ME1PIPE3_RQ_PENDING (1 << 9)
  562. #define ME2PIPE0_RQ_PENDING (1 << 10)
  563. #define ME2PIPE1_RQ_PENDING (1 << 11)
  564. #define ME2PIPE2_RQ_PENDING (1 << 12)
  565. #define ME2PIPE3_RQ_PENDING (1 << 13)
  566. #define RLC_RQ_PENDING (1 << 14)
  567. #define RLC_BUSY (1 << 24)
  568. #define TC_BUSY (1 << 25)
  569. #define CPF_BUSY (1 << 28)
  570. #define CPC_BUSY (1 << 29)
  571. #define CPG_BUSY (1 << 30)
  572. #define GRBM_STATUS 0x8010
  573. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  574. #define SRBM_RQ_PENDING (1 << 5)
  575. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  576. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  577. #define GDS_DMA_RQ_PENDING (1 << 9)
  578. #define DB_CLEAN (1 << 12)
  579. #define CB_CLEAN (1 << 13)
  580. #define TA_BUSY (1 << 14)
  581. #define GDS_BUSY (1 << 15)
  582. #define WD_BUSY_NO_DMA (1 << 16)
  583. #define VGT_BUSY (1 << 17)
  584. #define IA_BUSY_NO_DMA (1 << 18)
  585. #define IA_BUSY (1 << 19)
  586. #define SX_BUSY (1 << 20)
  587. #define WD_BUSY (1 << 21)
  588. #define SPI_BUSY (1 << 22)
  589. #define BCI_BUSY (1 << 23)
  590. #define SC_BUSY (1 << 24)
  591. #define PA_BUSY (1 << 25)
  592. #define DB_BUSY (1 << 26)
  593. #define CP_COHERENCY_BUSY (1 << 28)
  594. #define CP_BUSY (1 << 29)
  595. #define CB_BUSY (1 << 30)
  596. #define GUI_ACTIVE (1 << 31)
  597. #define GRBM_STATUS_SE0 0x8014
  598. #define GRBM_STATUS_SE1 0x8018
  599. #define GRBM_STATUS_SE2 0x8038
  600. #define GRBM_STATUS_SE3 0x803C
  601. #define SE_DB_CLEAN (1 << 1)
  602. #define SE_CB_CLEAN (1 << 2)
  603. #define SE_BCI_BUSY (1 << 22)
  604. #define SE_VGT_BUSY (1 << 23)
  605. #define SE_PA_BUSY (1 << 24)
  606. #define SE_TA_BUSY (1 << 25)
  607. #define SE_SX_BUSY (1 << 26)
  608. #define SE_SPI_BUSY (1 << 27)
  609. #define SE_SC_BUSY (1 << 29)
  610. #define SE_DB_BUSY (1 << 30)
  611. #define SE_CB_BUSY (1 << 31)
  612. #define GRBM_SOFT_RESET 0x8020
  613. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  614. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  615. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  616. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  617. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  618. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  619. #define GRBM_INT_CNTL 0x8060
  620. # define RDERR_INT_ENABLE (1 << 0)
  621. # define GUI_IDLE_INT_ENABLE (1 << 19)
  622. #define CP_CPC_STATUS 0x8210
  623. #define CP_CPC_BUSY_STAT 0x8214
  624. #define CP_CPC_STALLED_STAT1 0x8218
  625. #define CP_CPF_STATUS 0x821c
  626. #define CP_CPF_BUSY_STAT 0x8220
  627. #define CP_CPF_STALLED_STAT1 0x8224
  628. #define CP_MEC_CNTL 0x8234
  629. #define MEC_ME2_HALT (1 << 28)
  630. #define MEC_ME1_HALT (1 << 30)
  631. #define CP_MEC_CNTL 0x8234
  632. #define MEC_ME2_HALT (1 << 28)
  633. #define MEC_ME1_HALT (1 << 30)
  634. #define CP_STALLED_STAT3 0x8670
  635. #define CP_STALLED_STAT1 0x8674
  636. #define CP_STALLED_STAT2 0x8678
  637. #define CP_STAT 0x8680
  638. #define CP_ME_CNTL 0x86D8
  639. #define CP_CE_HALT (1 << 24)
  640. #define CP_PFP_HALT (1 << 26)
  641. #define CP_ME_HALT (1 << 28)
  642. #define CP_RB0_RPTR 0x8700
  643. #define CP_RB_WPTR_DELAY 0x8704
  644. #define CP_RB_WPTR_POLL_CNTL 0x8708
  645. #define IDLE_POLL_COUNT(x) ((x) << 16)
  646. #define IDLE_POLL_COUNT_MASK (0xffff << 16)
  647. #define CP_MEQ_THRESHOLDS 0x8764
  648. #define MEQ1_START(x) ((x) << 0)
  649. #define MEQ2_START(x) ((x) << 8)
  650. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  651. #define VGT_CACHE_INVALIDATION 0x88C4
  652. #define CACHE_INVALIDATION(x) ((x) << 0)
  653. #define VC_ONLY 0
  654. #define TC_ONLY 1
  655. #define VC_AND_TC 2
  656. #define AUTO_INVLD_EN(x) ((x) << 6)
  657. #define NO_AUTO 0
  658. #define ES_AUTO 1
  659. #define GS_AUTO 2
  660. #define ES_AND_GS_AUTO 3
  661. #define VGT_GS_VERTEX_REUSE 0x88D4
  662. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  663. #define INACTIVE_CUS_MASK 0xFFFF0000
  664. #define INACTIVE_CUS_SHIFT 16
  665. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  666. #define PA_CL_ENHANCE 0x8A14
  667. #define CLIP_VTX_REORDER_ENA (1 << 0)
  668. #define NUM_CLIP_SEQ(x) ((x) << 1)
  669. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  670. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  671. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  672. #define PA_SC_FIFO_SIZE 0x8BCC
  673. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  674. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  675. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  676. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  677. #define PA_SC_ENHANCE 0x8BF0
  678. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  679. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  680. #define SQ_CONFIG 0x8C00
  681. #define SH_MEM_BASES 0x8C28
  682. /* if PTR32, these are the bases for scratch and lds */
  683. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  684. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  685. #define SH_MEM_APE1_BASE 0x8C2C
  686. /* if PTR32, this is the base location of GPUVM */
  687. #define SH_MEM_APE1_LIMIT 0x8C30
  688. /* if PTR32, this is the upper limit of GPUVM */
  689. #define SH_MEM_CONFIG 0x8C34
  690. #define PTR32 (1 << 0)
  691. #define ALIGNMENT_MODE(x) ((x) << 2)
  692. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  693. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  694. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  695. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  696. #define DEFAULT_MTYPE(x) ((x) << 4)
  697. #define APE1_MTYPE(x) ((x) << 7)
  698. #define SX_DEBUG_1 0x9060
  699. #define SPI_CONFIG_CNTL 0x9100
  700. #define SPI_CONFIG_CNTL_1 0x913C
  701. #define VTX_DONE_DELAY(x) ((x) << 0)
  702. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  703. #define TA_CNTL_AUX 0x9508
  704. #define DB_DEBUG 0x9830
  705. #define DB_DEBUG2 0x9834
  706. #define DB_DEBUG3 0x9838
  707. #define CC_RB_BACKEND_DISABLE 0x98F4
  708. #define BACKEND_DISABLE(x) ((x) << 16)
  709. #define GB_ADDR_CONFIG 0x98F8
  710. #define NUM_PIPES(x) ((x) << 0)
  711. #define NUM_PIPES_MASK 0x00000007
  712. #define NUM_PIPES_SHIFT 0
  713. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  714. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  715. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  716. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  717. #define NUM_SHADER_ENGINES_MASK 0x00003000
  718. #define NUM_SHADER_ENGINES_SHIFT 12
  719. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  720. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  721. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  722. #define ROW_SIZE(x) ((x) << 28)
  723. #define ROW_SIZE_MASK 0x30000000
  724. #define ROW_SIZE_SHIFT 28
  725. #define GB_TILE_MODE0 0x9910
  726. # define ARRAY_MODE(x) ((x) << 2)
  727. # define ARRAY_LINEAR_GENERAL 0
  728. # define ARRAY_LINEAR_ALIGNED 1
  729. # define ARRAY_1D_TILED_THIN1 2
  730. # define ARRAY_2D_TILED_THIN1 4
  731. # define ARRAY_PRT_TILED_THIN1 5
  732. # define ARRAY_PRT_2D_TILED_THIN1 6
  733. # define PIPE_CONFIG(x) ((x) << 6)
  734. # define ADDR_SURF_P2 0
  735. # define ADDR_SURF_P4_8x16 4
  736. # define ADDR_SURF_P4_16x16 5
  737. # define ADDR_SURF_P4_16x32 6
  738. # define ADDR_SURF_P4_32x32 7
  739. # define ADDR_SURF_P8_16x16_8x16 8
  740. # define ADDR_SURF_P8_16x32_8x16 9
  741. # define ADDR_SURF_P8_32x32_8x16 10
  742. # define ADDR_SURF_P8_16x32_16x16 11
  743. # define ADDR_SURF_P8_32x32_16x16 12
  744. # define ADDR_SURF_P8_32x32_16x32 13
  745. # define ADDR_SURF_P8_32x64_32x32 14
  746. # define TILE_SPLIT(x) ((x) << 11)
  747. # define ADDR_SURF_TILE_SPLIT_64B 0
  748. # define ADDR_SURF_TILE_SPLIT_128B 1
  749. # define ADDR_SURF_TILE_SPLIT_256B 2
  750. # define ADDR_SURF_TILE_SPLIT_512B 3
  751. # define ADDR_SURF_TILE_SPLIT_1KB 4
  752. # define ADDR_SURF_TILE_SPLIT_2KB 5
  753. # define ADDR_SURF_TILE_SPLIT_4KB 6
  754. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  755. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  756. # define ADDR_SURF_THIN_MICRO_TILING 1
  757. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  758. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  759. # define SAMPLE_SPLIT(x) ((x) << 25)
  760. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  761. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  762. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  763. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  764. #define GB_MACROTILE_MODE0 0x9990
  765. # define BANK_WIDTH(x) ((x) << 0)
  766. # define ADDR_SURF_BANK_WIDTH_1 0
  767. # define ADDR_SURF_BANK_WIDTH_2 1
  768. # define ADDR_SURF_BANK_WIDTH_4 2
  769. # define ADDR_SURF_BANK_WIDTH_8 3
  770. # define BANK_HEIGHT(x) ((x) << 2)
  771. # define ADDR_SURF_BANK_HEIGHT_1 0
  772. # define ADDR_SURF_BANK_HEIGHT_2 1
  773. # define ADDR_SURF_BANK_HEIGHT_4 2
  774. # define ADDR_SURF_BANK_HEIGHT_8 3
  775. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  776. # define ADDR_SURF_MACRO_ASPECT_1 0
  777. # define ADDR_SURF_MACRO_ASPECT_2 1
  778. # define ADDR_SURF_MACRO_ASPECT_4 2
  779. # define ADDR_SURF_MACRO_ASPECT_8 3
  780. # define NUM_BANKS(x) ((x) << 6)
  781. # define ADDR_SURF_2_BANK 0
  782. # define ADDR_SURF_4_BANK 1
  783. # define ADDR_SURF_8_BANK 2
  784. # define ADDR_SURF_16_BANK 3
  785. #define CB_HW_CONTROL 0x9A10
  786. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  787. #define BACKEND_DISABLE_MASK 0x00FF0000
  788. #define BACKEND_DISABLE_SHIFT 16
  789. #define TCP_CHAN_STEER_LO 0xac0c
  790. #define TCP_CHAN_STEER_HI 0xac10
  791. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  792. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  793. #define TC_CFG_L1_STORE_POLICY 0xAC70
  794. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  795. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  796. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  797. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  798. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  799. #define TC_CFG_L1_VOLATILE 0xAC88
  800. #define TC_CFG_L2_VOLATILE 0xAC8C
  801. #define CP_RB0_BASE 0xC100
  802. #define CP_RB0_CNTL 0xC104
  803. #define RB_BUFSZ(x) ((x) << 0)
  804. #define RB_BLKSZ(x) ((x) << 8)
  805. #define BUF_SWAP_32BIT (2 << 16)
  806. #define RB_NO_UPDATE (1 << 27)
  807. #define RB_RPTR_WR_ENA (1 << 31)
  808. #define CP_RB0_RPTR_ADDR 0xC10C
  809. #define RB_RPTR_SWAP_32BIT (2 << 0)
  810. #define CP_RB0_RPTR_ADDR_HI 0xC110
  811. #define CP_RB0_WPTR 0xC114
  812. #define CP_DEVICE_ID 0xC12C
  813. #define CP_ENDIAN_SWAP 0xC140
  814. #define CP_RB_VMID 0xC144
  815. #define CP_PFP_UCODE_ADDR 0xC150
  816. #define CP_PFP_UCODE_DATA 0xC154
  817. #define CP_ME_RAM_RADDR 0xC158
  818. #define CP_ME_RAM_WADDR 0xC15C
  819. #define CP_ME_RAM_DATA 0xC160
  820. #define CP_CE_UCODE_ADDR 0xC168
  821. #define CP_CE_UCODE_DATA 0xC16C
  822. #define CP_MEC_ME1_UCODE_ADDR 0xC170
  823. #define CP_MEC_ME1_UCODE_DATA 0xC174
  824. #define CP_MEC_ME2_UCODE_ADDR 0xC178
  825. #define CP_MEC_ME2_UCODE_DATA 0xC17C
  826. #define CP_INT_CNTL_RING0 0xC1A8
  827. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  828. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  829. # define PRIV_INSTR_INT_ENABLE (1 << 22)
  830. # define PRIV_REG_INT_ENABLE (1 << 23)
  831. # define TIME_STAMP_INT_ENABLE (1 << 26)
  832. # define CP_RINGID2_INT_ENABLE (1 << 29)
  833. # define CP_RINGID1_INT_ENABLE (1 << 30)
  834. # define CP_RINGID0_INT_ENABLE (1 << 31)
  835. #define CP_INT_STATUS_RING0 0xC1B4
  836. # define PRIV_INSTR_INT_STAT (1 << 22)
  837. # define PRIV_REG_INT_STAT (1 << 23)
  838. # define TIME_STAMP_INT_STAT (1 << 26)
  839. # define CP_RINGID2_INT_STAT (1 << 29)
  840. # define CP_RINGID1_INT_STAT (1 << 30)
  841. # define CP_RINGID0_INT_STAT (1 << 31)
  842. #define CP_MEM_SLP_CNTL 0xC1E4
  843. # define CP_MEM_LS_EN (1 << 0)
  844. #define CP_CPF_DEBUG 0xC200
  845. #define CP_PQ_WPTR_POLL_CNTL 0xC20C
  846. #define WPTR_POLL_EN (1 << 31)
  847. #define CP_ME1_PIPE0_INT_CNTL 0xC214
  848. #define CP_ME1_PIPE1_INT_CNTL 0xC218
  849. #define CP_ME1_PIPE2_INT_CNTL 0xC21C
  850. #define CP_ME1_PIPE3_INT_CNTL 0xC220
  851. #define CP_ME2_PIPE0_INT_CNTL 0xC224
  852. #define CP_ME2_PIPE1_INT_CNTL 0xC228
  853. #define CP_ME2_PIPE2_INT_CNTL 0xC22C
  854. #define CP_ME2_PIPE3_INT_CNTL 0xC230
  855. # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
  856. # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
  857. # define PRIV_REG_INT_ENABLE (1 << 23)
  858. # define TIME_STAMP_INT_ENABLE (1 << 26)
  859. # define GENERIC2_INT_ENABLE (1 << 29)
  860. # define GENERIC1_INT_ENABLE (1 << 30)
  861. # define GENERIC0_INT_ENABLE (1 << 31)
  862. #define CP_ME1_PIPE0_INT_STATUS 0xC214
  863. #define CP_ME1_PIPE1_INT_STATUS 0xC218
  864. #define CP_ME1_PIPE2_INT_STATUS 0xC21C
  865. #define CP_ME1_PIPE3_INT_STATUS 0xC220
  866. #define CP_ME2_PIPE0_INT_STATUS 0xC224
  867. #define CP_ME2_PIPE1_INT_STATUS 0xC228
  868. #define CP_ME2_PIPE2_INT_STATUS 0xC22C
  869. #define CP_ME2_PIPE3_INT_STATUS 0xC230
  870. # define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
  871. # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
  872. # define PRIV_REG_INT_STATUS (1 << 23)
  873. # define TIME_STAMP_INT_STATUS (1 << 26)
  874. # define GENERIC2_INT_STATUS (1 << 29)
  875. # define GENERIC1_INT_STATUS (1 << 30)
  876. # define GENERIC0_INT_STATUS (1 << 31)
  877. #define CP_MAX_CONTEXT 0xC2B8
  878. #define CP_RB0_BASE_HI 0xC2C4
  879. #define RLC_CNTL 0xC300
  880. # define RLC_ENABLE (1 << 0)
  881. #define RLC_MC_CNTL 0xC30C
  882. #define RLC_MEM_SLP_CNTL 0xC318
  883. # define RLC_MEM_LS_EN (1 << 0)
  884. #define RLC_LB_CNTR_MAX 0xC348
  885. #define RLC_LB_CNTL 0xC364
  886. # define LOAD_BALANCE_ENABLE (1 << 0)
  887. #define RLC_LB_CNTR_INIT 0xC36C
  888. #define RLC_SAVE_AND_RESTORE_BASE 0xC374
  889. #define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
  890. #define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
  891. #define RLC_PG_DELAY_2 0xC37C
  892. #define RLC_GPM_UCODE_ADDR 0xC388
  893. #define RLC_GPM_UCODE_DATA 0xC38C
  894. #define RLC_GPU_CLOCK_COUNT_LSB 0xC390
  895. #define RLC_GPU_CLOCK_COUNT_MSB 0xC394
  896. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
  897. #define RLC_UCODE_CNTL 0xC39C
  898. #define RLC_GPM_STAT 0xC400
  899. # define RLC_GPM_BUSY (1 << 0)
  900. # define GFX_POWER_STATUS (1 << 1)
  901. # define GFX_CLOCK_STATUS (1 << 2)
  902. #define RLC_PG_CNTL 0xC40C
  903. # define GFX_PG_ENABLE (1 << 0)
  904. # define GFX_PG_SRC (1 << 1)
  905. # define DYN_PER_CU_PG_ENABLE (1 << 2)
  906. # define STATIC_PER_CU_PG_ENABLE (1 << 3)
  907. # define DISABLE_GDS_PG (1 << 13)
  908. # define DISABLE_CP_PG (1 << 15)
  909. # define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
  910. # define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
  911. #define RLC_CGTT_MGCG_OVERRIDE 0xC420
  912. #define RLC_CGCG_CGLS_CTRL 0xC424
  913. # define CGCG_EN (1 << 0)
  914. # define CGLS_EN (1 << 1)
  915. #define RLC_PG_DELAY 0xC434
  916. #define RLC_LB_INIT_CU_MASK 0xC43C
  917. #define RLC_LB_PARAMS 0xC444
  918. #define RLC_PG_AO_CU_MASK 0xC44C
  919. #define RLC_MAX_PG_CU 0xC450
  920. # define MAX_PU_CU(x) ((x) << 0)
  921. # define MAX_PU_CU_MASK (0xff << 0)
  922. #define RLC_AUTO_PG_CTRL 0xC454
  923. # define AUTO_PG_EN (1 << 0)
  924. # define GRBM_REG_SGIT(x) ((x) << 3)
  925. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  926. #define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
  927. #define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
  928. #define RLC_SERDES_WR_CTRL 0xC47C
  929. #define BPM_ADDR(x) ((x) << 0)
  930. #define BPM_ADDR_MASK (0xff << 0)
  931. #define CGLS_ENABLE (1 << 16)
  932. #define CGCG_OVERRIDE_0 (1 << 20)
  933. #define MGCG_OVERRIDE_0 (1 << 22)
  934. #define MGCG_OVERRIDE_1 (1 << 23)
  935. #define RLC_SERDES_CU_MASTER_BUSY 0xC484
  936. #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
  937. # define SE_MASTER_BUSY_MASK 0x0000ffff
  938. # define GC_MASTER_BUSY (1 << 16)
  939. # define TC0_MASTER_BUSY (1 << 17)
  940. # define TC1_MASTER_BUSY (1 << 18)
  941. #define RLC_GPM_SCRATCH_ADDR 0xC4B0
  942. #define RLC_GPM_SCRATCH_DATA 0xC4B4
  943. #define RLC_GPR_REG2 0xC4E8
  944. #define REQ 0x00000001
  945. #define MESSAGE(x) ((x) << 1)
  946. #define MESSAGE_MASK 0x0000001e
  947. #define MSG_ENTER_RLC_SAFE_MODE 1
  948. #define MSG_EXIT_RLC_SAFE_MODE 0
  949. #define CP_HPD_EOP_BASE_ADDR 0xC904
  950. #define CP_HPD_EOP_BASE_ADDR_HI 0xC908
  951. #define CP_HPD_EOP_VMID 0xC90C
  952. #define CP_HPD_EOP_CONTROL 0xC910
  953. #define EOP_SIZE(x) ((x) << 0)
  954. #define EOP_SIZE_MASK (0x3f << 0)
  955. #define CP_MQD_BASE_ADDR 0xC914
  956. #define CP_MQD_BASE_ADDR_HI 0xC918
  957. #define CP_HQD_ACTIVE 0xC91C
  958. #define CP_HQD_VMID 0xC920
  959. #define CP_HQD_PQ_BASE 0xC934
  960. #define CP_HQD_PQ_BASE_HI 0xC938
  961. #define CP_HQD_PQ_RPTR 0xC93C
  962. #define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
  963. #define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
  964. #define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
  965. #define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
  966. #define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
  967. #define DOORBELL_OFFSET(x) ((x) << 2)
  968. #define DOORBELL_OFFSET_MASK (0x1fffff << 2)
  969. #define DOORBELL_SOURCE (1 << 28)
  970. #define DOORBELL_SCHD_HIT (1 << 29)
  971. #define DOORBELL_EN (1 << 30)
  972. #define DOORBELL_HIT (1 << 31)
  973. #define CP_HQD_PQ_WPTR 0xC954
  974. #define CP_HQD_PQ_CONTROL 0xC958
  975. #define QUEUE_SIZE(x) ((x) << 0)
  976. #define QUEUE_SIZE_MASK (0x3f << 0)
  977. #define RPTR_BLOCK_SIZE(x) ((x) << 8)
  978. #define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
  979. #define PQ_VOLATILE (1 << 26)
  980. #define NO_UPDATE_RPTR (1 << 27)
  981. #define UNORD_DISPATCH (1 << 28)
  982. #define ROQ_PQ_IB_FLIP (1 << 29)
  983. #define PRIV_STATE (1 << 30)
  984. #define KMD_QUEUE (1 << 31)
  985. #define CP_HQD_DEQUEUE_REQUEST 0xC974
  986. #define CP_MQD_CONTROL 0xC99C
  987. #define MQD_VMID(x) ((x) << 0)
  988. #define MQD_VMID_MASK (0xf << 0)
  989. #define DB_RENDER_CONTROL 0x28000
  990. #define PA_SC_RASTER_CONFIG 0x28350
  991. # define RASTER_CONFIG_RB_MAP_0 0
  992. # define RASTER_CONFIG_RB_MAP_1 1
  993. # define RASTER_CONFIG_RB_MAP_2 2
  994. # define RASTER_CONFIG_RB_MAP_3 3
  995. #define VGT_EVENT_INITIATOR 0x28a90
  996. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  997. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  998. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  999. # define CACHE_FLUSH_TS (4 << 0)
  1000. # define CACHE_FLUSH (6 << 0)
  1001. # define CS_PARTIAL_FLUSH (7 << 0)
  1002. # define VGT_STREAMOUT_RESET (10 << 0)
  1003. # define END_OF_PIPE_INCR_DE (11 << 0)
  1004. # define END_OF_PIPE_IB_END (12 << 0)
  1005. # define RST_PIX_CNT (13 << 0)
  1006. # define VS_PARTIAL_FLUSH (15 << 0)
  1007. # define PS_PARTIAL_FLUSH (16 << 0)
  1008. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1009. # define ZPASS_DONE (21 << 0)
  1010. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1011. # define PERFCOUNTER_START (23 << 0)
  1012. # define PERFCOUNTER_STOP (24 << 0)
  1013. # define PIPELINESTAT_START (25 << 0)
  1014. # define PIPELINESTAT_STOP (26 << 0)
  1015. # define PERFCOUNTER_SAMPLE (27 << 0)
  1016. # define SAMPLE_PIPELINESTAT (30 << 0)
  1017. # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
  1018. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1019. # define RESET_VTX_CNT (33 << 0)
  1020. # define VGT_FLUSH (36 << 0)
  1021. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1022. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1023. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1024. # define FLUSH_AND_INV_DB_META (44 << 0)
  1025. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1026. # define FLUSH_AND_INV_CB_META (46 << 0)
  1027. # define CS_DONE (47 << 0)
  1028. # define PS_DONE (48 << 0)
  1029. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1030. # define THREAD_TRACE_START (51 << 0)
  1031. # define THREAD_TRACE_STOP (52 << 0)
  1032. # define THREAD_TRACE_FLUSH (54 << 0)
  1033. # define THREAD_TRACE_FINISH (55 << 0)
  1034. # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
  1035. # define PIXEL_PIPE_STAT_DUMP (57 << 0)
  1036. # define PIXEL_PIPE_STAT_RESET (58 << 0)
  1037. #define SCRATCH_REG0 0x30100
  1038. #define SCRATCH_REG1 0x30104
  1039. #define SCRATCH_REG2 0x30108
  1040. #define SCRATCH_REG3 0x3010C
  1041. #define SCRATCH_REG4 0x30110
  1042. #define SCRATCH_REG5 0x30114
  1043. #define SCRATCH_REG6 0x30118
  1044. #define SCRATCH_REG7 0x3011C
  1045. #define SCRATCH_UMSK 0x30140
  1046. #define SCRATCH_ADDR 0x30144
  1047. #define CP_SEM_WAIT_TIMER 0x301BC
  1048. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
  1049. #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
  1050. #define GRBM_GFX_INDEX 0x30800
  1051. #define INSTANCE_INDEX(x) ((x) << 0)
  1052. #define SH_INDEX(x) ((x) << 8)
  1053. #define SE_INDEX(x) ((x) << 16)
  1054. #define SH_BROADCAST_WRITES (1 << 29)
  1055. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  1056. #define SE_BROADCAST_WRITES (1 << 31)
  1057. #define VGT_ESGS_RING_SIZE 0x30900
  1058. #define VGT_GSVS_RING_SIZE 0x30904
  1059. #define VGT_PRIMITIVE_TYPE 0x30908
  1060. #define VGT_INDEX_TYPE 0x3090C
  1061. #define VGT_NUM_INDICES 0x30930
  1062. #define VGT_NUM_INSTANCES 0x30934
  1063. #define VGT_TF_RING_SIZE 0x30938
  1064. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  1065. #define VGT_TF_MEMORY_BASE 0x30940
  1066. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  1067. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  1068. #define SQC_CACHES 0x30d20
  1069. #define CP_PERFMON_CNTL 0x36020
  1070. #define CGTS_SM_CTRL_REG 0x3c000
  1071. #define SM_MODE(x) ((x) << 17)
  1072. #define SM_MODE_MASK (0x7 << 17)
  1073. #define SM_MODE_ENABLE (1 << 20)
  1074. #define CGTS_OVERRIDE (1 << 21)
  1075. #define CGTS_LS_OVERRIDE (1 << 22)
  1076. #define ON_MONITOR_ADD_EN (1 << 23)
  1077. #define ON_MONITOR_ADD(x) ((x) << 24)
  1078. #define ON_MONITOR_ADD_MASK (0xff << 24)
  1079. #define CGTS_TCC_DISABLE 0x3c00c
  1080. #define CGTS_USER_TCC_DISABLE 0x3c010
  1081. #define TCC_DISABLE_MASK 0xFFFF0000
  1082. #define TCC_DISABLE_SHIFT 16
  1083. #define CB_CGTT_SCLK_CTRL 0x3c2a0
  1084. /*
  1085. * PM4
  1086. */
  1087. #define PACKET_TYPE0 0
  1088. #define PACKET_TYPE1 1
  1089. #define PACKET_TYPE2 2
  1090. #define PACKET_TYPE3 3
  1091. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  1092. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  1093. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  1094. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  1095. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  1096. (((reg) >> 2) & 0xFFFF) | \
  1097. ((n) & 0x3FFF) << 16)
  1098. #define CP_PACKET2 0x80000000
  1099. #define PACKET2_PAD_SHIFT 0
  1100. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1101. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1102. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  1103. (((op) & 0xFF) << 8) | \
  1104. ((n) & 0x3FFF) << 16)
  1105. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1106. /* Packet 3 types */
  1107. #define PACKET3_NOP 0x10
  1108. #define PACKET3_SET_BASE 0x11
  1109. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1110. #define CE_PARTITION_BASE 3
  1111. #define PACKET3_CLEAR_STATE 0x12
  1112. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1113. #define PACKET3_DISPATCH_DIRECT 0x15
  1114. #define PACKET3_DISPATCH_INDIRECT 0x16
  1115. #define PACKET3_ATOMIC_GDS 0x1D
  1116. #define PACKET3_ATOMIC_MEM 0x1E
  1117. #define PACKET3_OCCLUSION_QUERY 0x1F
  1118. #define PACKET3_SET_PREDICATION 0x20
  1119. #define PACKET3_REG_RMW 0x21
  1120. #define PACKET3_COND_EXEC 0x22
  1121. #define PACKET3_PRED_EXEC 0x23
  1122. #define PACKET3_DRAW_INDIRECT 0x24
  1123. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1124. #define PACKET3_INDEX_BASE 0x26
  1125. #define PACKET3_DRAW_INDEX_2 0x27
  1126. #define PACKET3_CONTEXT_CONTROL 0x28
  1127. #define PACKET3_INDEX_TYPE 0x2A
  1128. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1129. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1130. #define PACKET3_NUM_INSTANCES 0x2F
  1131. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1132. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  1133. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1134. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1135. #define PACKET3_DRAW_PREAMBLE 0x36
  1136. #define PACKET3_WRITE_DATA 0x37
  1137. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1138. /* 0 - register
  1139. * 1 - memory (sync - via GRBM)
  1140. * 2 - gl2
  1141. * 3 - gds
  1142. * 4 - reserved
  1143. * 5 - memory (async - direct)
  1144. */
  1145. #define WR_ONE_ADDR (1 << 16)
  1146. #define WR_CONFIRM (1 << 20)
  1147. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  1148. /* 0 - LRU
  1149. * 1 - Stream
  1150. */
  1151. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1152. /* 0 - me
  1153. * 1 - pfp
  1154. * 2 - ce
  1155. */
  1156. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1157. #define PACKET3_MEM_SEMAPHORE 0x39
  1158. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  1159. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  1160. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  1161. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  1162. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  1163. #define PACKET3_COPY_DW 0x3B
  1164. #define PACKET3_WAIT_REG_MEM 0x3C
  1165. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  1166. /* 0 - always
  1167. * 1 - <
  1168. * 2 - <=
  1169. * 3 - ==
  1170. * 4 - !=
  1171. * 5 - >=
  1172. * 6 - >
  1173. */
  1174. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  1175. /* 0 - reg
  1176. * 1 - mem
  1177. */
  1178. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  1179. /* 0 - wait_reg_mem
  1180. * 1 - wr_wait_wr_reg
  1181. */
  1182. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  1183. /* 0 - me
  1184. * 1 - pfp
  1185. */
  1186. #define PACKET3_INDIRECT_BUFFER 0x3F
  1187. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  1188. #define INDIRECT_BUFFER_VALID (1 << 23)
  1189. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  1190. /* 0 - LRU
  1191. * 1 - Stream
  1192. * 2 - Bypass
  1193. */
  1194. #define PACKET3_COPY_DATA 0x40
  1195. #define PACKET3_PFP_SYNC_ME 0x42
  1196. #define PACKET3_SURFACE_SYNC 0x43
  1197. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1198. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1199. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1200. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1201. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1202. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1203. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1204. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1205. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1206. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1207. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1208. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  1209. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  1210. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  1211. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1212. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1213. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1214. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  1215. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1216. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1217. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1218. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  1219. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1220. #define PACKET3_COND_WRITE 0x45
  1221. #define PACKET3_EVENT_WRITE 0x46
  1222. #define EVENT_TYPE(x) ((x) << 0)
  1223. #define EVENT_INDEX(x) ((x) << 8)
  1224. /* 0 - any non-TS event
  1225. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  1226. * 2 - SAMPLE_PIPELINESTAT
  1227. * 3 - SAMPLE_STREAMOUTSTAT*
  1228. * 4 - *S_PARTIAL_FLUSH
  1229. * 5 - EOP events
  1230. * 6 - EOS events
  1231. */
  1232. #define PACKET3_EVENT_WRITE_EOP 0x47
  1233. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  1234. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  1235. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  1236. #define EOP_TCL1_ACTION_EN (1 << 16)
  1237. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  1238. #define EOP_CACHE_POLICY(x) ((x) << 25)
  1239. /* 0 - LRU
  1240. * 1 - Stream
  1241. * 2 - Bypass
  1242. */
  1243. #define EOP_TCL2_VOLATILE (1 << 27)
  1244. #define DATA_SEL(x) ((x) << 29)
  1245. /* 0 - discard
  1246. * 1 - send low 32bit data
  1247. * 2 - send 64bit data
  1248. * 3 - send 64bit GPU counter value
  1249. * 4 - send 64bit sys counter value
  1250. */
  1251. #define INT_SEL(x) ((x) << 24)
  1252. /* 0 - none
  1253. * 1 - interrupt only (DATA_SEL = 0)
  1254. * 2 - interrupt when data write is confirmed
  1255. */
  1256. #define DST_SEL(x) ((x) << 16)
  1257. /* 0 - MC
  1258. * 1 - TC/L2
  1259. */
  1260. #define PACKET3_EVENT_WRITE_EOS 0x48
  1261. #define PACKET3_RELEASE_MEM 0x49
  1262. #define PACKET3_PREAMBLE_CNTL 0x4A
  1263. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1264. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1265. #define PACKET3_DMA_DATA 0x50
  1266. #define PACKET3_AQUIRE_MEM 0x58
  1267. #define PACKET3_REWIND 0x59
  1268. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  1269. #define PACKET3_LOAD_SH_REG 0x5F
  1270. #define PACKET3_LOAD_CONFIG_REG 0x60
  1271. #define PACKET3_LOAD_CONTEXT_REG 0x61
  1272. #define PACKET3_SET_CONFIG_REG 0x68
  1273. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1274. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1275. #define PACKET3_SET_CONTEXT_REG 0x69
  1276. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1277. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1278. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1279. #define PACKET3_SET_SH_REG 0x76
  1280. #define PACKET3_SET_SH_REG_START 0x0000b000
  1281. #define PACKET3_SET_SH_REG_END 0x0000c000
  1282. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1283. #define PACKET3_SET_QUEUE_REG 0x78
  1284. #define PACKET3_SET_UCONFIG_REG 0x79
  1285. #define PACKET3_SET_UCONFIG_REG_START 0x00030000
  1286. #define PACKET3_SET_UCONFIG_REG_END 0x00031000
  1287. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1288. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1289. #define PACKET3_LOAD_CONST_RAM 0x80
  1290. #define PACKET3_WRITE_CONST_RAM 0x81
  1291. #define PACKET3_DUMP_CONST_RAM 0x83
  1292. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1293. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1294. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1295. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1296. #define PACKET3_SWITCH_BUFFER 0x8B
  1297. /* SDMA - first instance at 0xd000, second at 0xd800 */
  1298. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  1299. #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
  1300. #define SDMA0_UCODE_ADDR 0xD000
  1301. #define SDMA0_UCODE_DATA 0xD004
  1302. #define SDMA0_POWER_CNTL 0xD008
  1303. #define SDMA0_CLK_CTRL 0xD00C
  1304. #define SDMA0_CNTL 0xD010
  1305. # define TRAP_ENABLE (1 << 0)
  1306. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1307. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1308. # define DATA_SWAP_ENABLE (1 << 3)
  1309. # define FENCE_SWAP_ENABLE (1 << 4)
  1310. # define AUTO_CTXSW_ENABLE (1 << 18)
  1311. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1312. #define SDMA0_TILING_CONFIG 0xD018
  1313. #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
  1314. #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
  1315. #define SDMA0_STATUS_REG 0xd034
  1316. # define SDMA_IDLE (1 << 0)
  1317. #define SDMA0_ME_CNTL 0xD048
  1318. # define SDMA_HALT (1 << 0)
  1319. #define SDMA0_GFX_RB_CNTL 0xD200
  1320. # define SDMA_RB_ENABLE (1 << 0)
  1321. # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1322. # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1323. # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1324. # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1325. # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1326. #define SDMA0_GFX_RB_BASE 0xD204
  1327. #define SDMA0_GFX_RB_BASE_HI 0xD208
  1328. #define SDMA0_GFX_RB_RPTR 0xD20C
  1329. #define SDMA0_GFX_RB_WPTR 0xD210
  1330. #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
  1331. #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
  1332. #define SDMA0_GFX_IB_CNTL 0xD228
  1333. # define SDMA_IB_ENABLE (1 << 0)
  1334. # define SDMA_IB_SWAP_ENABLE (1 << 4)
  1335. # define SDMA_SWITCH_INSIDE_IB (1 << 8)
  1336. # define SDMA_CMD_VMID(x) ((x) << 16)
  1337. #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
  1338. #define SDMA0_GFX_APE1_CNTL 0xD2A0
  1339. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  1340. (((sub_op) & 0xFF) << 8) | \
  1341. (((op) & 0xFF) << 0))
  1342. /* sDMA opcodes */
  1343. #define SDMA_OPCODE_NOP 0
  1344. #define SDMA_OPCODE_COPY 1
  1345. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  1346. # define SDMA_COPY_SUB_OPCODE_TILED 1
  1347. # define SDMA_COPY_SUB_OPCODE_SOA 3
  1348. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  1349. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  1350. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  1351. #define SDMA_OPCODE_WRITE 2
  1352. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  1353. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  1354. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  1355. #define SDMA_OPCODE_FENCE 5
  1356. #define SDMA_OPCODE_TRAP 6
  1357. #define SDMA_OPCODE_SEMAPHORE 7
  1358. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  1359. /* 0 - increment
  1360. * 1 - write 1
  1361. */
  1362. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  1363. /* 0 - wait
  1364. * 1 - signal
  1365. */
  1366. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  1367. /* mailbox */
  1368. #define SDMA_OPCODE_POLL_REG_MEM 8
  1369. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  1370. /* 0 - wait_reg_mem
  1371. * 1 - wr_wait_wr_reg
  1372. */
  1373. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  1374. /* 0 - always
  1375. * 1 - <
  1376. * 2 - <=
  1377. * 3 - ==
  1378. * 4 - !=
  1379. * 5 - >=
  1380. * 6 - >
  1381. */
  1382. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  1383. /* 0 = register
  1384. * 1 = memory
  1385. */
  1386. #define SDMA_OPCODE_COND_EXEC 9
  1387. #define SDMA_OPCODE_CONSTANT_FILL 11
  1388. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  1389. /* 0 = byte fill
  1390. * 2 = DW fill
  1391. */
  1392. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  1393. #define SDMA_OPCODE_TIMESTAMP 13
  1394. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  1395. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  1396. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  1397. #define SDMA_OPCODE_SRBM_WRITE 14
  1398. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  1399. /* byte mask */
  1400. /* UVD */
  1401. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1402. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1403. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1404. #define UVD_LMI_EXT40_ADDR 0xf498
  1405. #define UVD_LMI_ADDR_EXT 0xf594
  1406. #define UVD_VCPU_CACHE_OFFSET0 0xf608
  1407. #define UVD_VCPU_CACHE_SIZE0 0xf60c
  1408. #define UVD_VCPU_CACHE_OFFSET1 0xf610
  1409. #define UVD_VCPU_CACHE_SIZE1 0xf614
  1410. #define UVD_VCPU_CACHE_OFFSET2 0xf618
  1411. #define UVD_VCPU_CACHE_SIZE2 0xf61c
  1412. #define UVD_RBC_RB_RPTR 0xf690
  1413. #define UVD_RBC_RB_WPTR 0xf694
  1414. #define UVD_CGC_CTRL 0xF4B0
  1415. # define DCM (1 << 0)
  1416. # define CG_DT(x) ((x) << 2)
  1417. # define CG_DT_MASK (0xf << 2)
  1418. # define CLK_OD(x) ((x) << 6)
  1419. # define CLK_OD_MASK (0x1f << 6)
  1420. /* UVD clocks */
  1421. #define CG_DCLK_CNTL 0xC050009C
  1422. # define DCLK_DIVIDER_MASK 0x7f
  1423. # define DCLK_DIR_CNTL_EN (1 << 8)
  1424. #define CG_DCLK_STATUS 0xC05000A0
  1425. # define DCLK_STATUS (1 << 0)
  1426. #define CG_VCLK_CNTL 0xC05000A4
  1427. #define CG_VCLK_STATUS 0xC05000A8
  1428. /* UVD CTX indirect */
  1429. #define UVD_CGC_MEM_CTRL 0xC0
  1430. #endif