rt2800lib.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Based on the original rt2800pci.c and rt2800usb.c.
  4. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  5. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  6. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  7. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  8. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  9. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  10. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include "rt2x00.h"
  32. #ifdef CONFIG_RT2800USB
  33. #include "rt2x00usb.h"
  34. #endif
  35. #include "rt2800lib.h"
  36. #include "rt2800.h"
  37. #include "rt2800usb.h"
  38. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  39. MODULE_DESCRIPTION("rt2800 library");
  40. MODULE_LICENSE("GPL");
  41. /*
  42. * Register access.
  43. * All access to the CSR registers will go through the methods
  44. * rt2800_register_read and rt2800_register_write.
  45. * BBP and RF register require indirect register access,
  46. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  47. * These indirect registers work with busy bits,
  48. * and we will try maximal REGISTER_BUSY_COUNT times to access
  49. * the register while taking a REGISTER_BUSY_DELAY us delay
  50. * between each attampt. When the busy bit is still set at that time,
  51. * the access attempt is considered to have failed,
  52. * and we will print an error.
  53. * The _lock versions must be used if you already hold the csr_mutex
  54. */
  55. #define WAIT_FOR_BBP(__dev, __reg) \
  56. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  57. #define WAIT_FOR_RFCSR(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  59. #define WAIT_FOR_RF(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  61. #define WAIT_FOR_MCU(__dev, __reg) \
  62. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  63. H2M_MAILBOX_CSR_OWNER, (__reg))
  64. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  65. const unsigned int word, const u8 value)
  66. {
  67. u32 reg;
  68. mutex_lock(&rt2x00dev->csr_mutex);
  69. /*
  70. * Wait until the BBP becomes available, afterwards we
  71. * can safely write the new data into the register.
  72. */
  73. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  74. reg = 0;
  75. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  76. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  77. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  78. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  79. if (rt2x00_intf_is_pci(rt2x00dev))
  80. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  81. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  82. }
  83. mutex_unlock(&rt2x00dev->csr_mutex);
  84. }
  85. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  86. const unsigned int word, u8 *value)
  87. {
  88. u32 reg;
  89. mutex_lock(&rt2x00dev->csr_mutex);
  90. /*
  91. * Wait until the BBP becomes available, afterwards we
  92. * can safely write the read request into the register.
  93. * After the data has been written, we wait until hardware
  94. * returns the correct value, if at any time the register
  95. * doesn't become available in time, reg will be 0xffffffff
  96. * which means we return 0xff to the caller.
  97. */
  98. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  99. reg = 0;
  100. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  101. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  102. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  103. if (rt2x00_intf_is_pci(rt2x00dev))
  104. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  105. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  106. WAIT_FOR_BBP(rt2x00dev, &reg);
  107. }
  108. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  109. mutex_unlock(&rt2x00dev->csr_mutex);
  110. }
  111. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  112. const unsigned int word, const u8 value)
  113. {
  114. u32 reg;
  115. mutex_lock(&rt2x00dev->csr_mutex);
  116. /*
  117. * Wait until the RFCSR becomes available, afterwards we
  118. * can safely write the new data into the register.
  119. */
  120. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  121. reg = 0;
  122. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  123. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  124. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  125. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  126. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  127. }
  128. mutex_unlock(&rt2x00dev->csr_mutex);
  129. }
  130. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  131. const unsigned int word, u8 *value)
  132. {
  133. u32 reg;
  134. mutex_lock(&rt2x00dev->csr_mutex);
  135. /*
  136. * Wait until the RFCSR becomes available, afterwards we
  137. * can safely write the read request into the register.
  138. * After the data has been written, we wait until hardware
  139. * returns the correct value, if at any time the register
  140. * doesn't become available in time, reg will be 0xffffffff
  141. * which means we return 0xff to the caller.
  142. */
  143. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  144. reg = 0;
  145. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  148. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  149. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  150. }
  151. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  152. mutex_unlock(&rt2x00dev->csr_mutex);
  153. }
  154. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  155. const unsigned int word, const u32 value)
  156. {
  157. u32 reg;
  158. mutex_lock(&rt2x00dev->csr_mutex);
  159. /*
  160. * Wait until the RF becomes available, afterwards we
  161. * can safely write the new data into the register.
  162. */
  163. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  164. reg = 0;
  165. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  166. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  167. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  168. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  169. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  170. rt2x00_rf_write(rt2x00dev, word, value);
  171. }
  172. mutex_unlock(&rt2x00dev->csr_mutex);
  173. }
  174. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  175. const u8 command, const u8 token,
  176. const u8 arg0, const u8 arg1)
  177. {
  178. u32 reg;
  179. if (rt2x00_intf_is_pci(rt2x00dev)) {
  180. /*
  181. * RT2880 and RT3052 don't support MCU requests.
  182. */
  183. if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
  184. rt2x00_rt(&rt2x00dev->chip, RT3052))
  185. return;
  186. }
  187. mutex_lock(&rt2x00dev->csr_mutex);
  188. /*
  189. * Wait until the MCU becomes available, afterwards we
  190. * can safely write the new data into the register.
  191. */
  192. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  193. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  194. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  195. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  196. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  197. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  198. reg = 0;
  199. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  200. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  201. }
  202. mutex_unlock(&rt2x00dev->csr_mutex);
  203. }
  204. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  205. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  206. const struct rt2x00debug rt2800_rt2x00debug = {
  207. .owner = THIS_MODULE,
  208. .csr = {
  209. .read = rt2800_register_read,
  210. .write = rt2800_register_write,
  211. .flags = RT2X00DEBUGFS_OFFSET,
  212. .word_base = CSR_REG_BASE,
  213. .word_size = sizeof(u32),
  214. .word_count = CSR_REG_SIZE / sizeof(u32),
  215. },
  216. .eeprom = {
  217. .read = rt2x00_eeprom_read,
  218. .write = rt2x00_eeprom_write,
  219. .word_base = EEPROM_BASE,
  220. .word_size = sizeof(u16),
  221. .word_count = EEPROM_SIZE / sizeof(u16),
  222. },
  223. .bbp = {
  224. .read = rt2800_bbp_read,
  225. .write = rt2800_bbp_write,
  226. .word_base = BBP_BASE,
  227. .word_size = sizeof(u8),
  228. .word_count = BBP_SIZE / sizeof(u8),
  229. },
  230. .rf = {
  231. .read = rt2x00_rf_read,
  232. .write = rt2800_rf_write,
  233. .word_base = RF_BASE,
  234. .word_size = sizeof(u32),
  235. .word_count = RF_SIZE / sizeof(u32),
  236. },
  237. };
  238. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  239. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  240. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  241. {
  242. u32 reg;
  243. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  244. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  245. }
  246. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  247. #ifdef CONFIG_RT2X00_LIB_LEDS
  248. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  249. enum led_brightness brightness)
  250. {
  251. struct rt2x00_led *led =
  252. container_of(led_cdev, struct rt2x00_led, led_dev);
  253. unsigned int enabled = brightness != LED_OFF;
  254. unsigned int bg_mode =
  255. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  256. unsigned int polarity =
  257. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  258. EEPROM_FREQ_LED_POLARITY);
  259. unsigned int ledmode =
  260. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  261. EEPROM_FREQ_LED_MODE);
  262. if (led->type == LED_TYPE_RADIO) {
  263. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  264. enabled ? 0x20 : 0);
  265. } else if (led->type == LED_TYPE_ASSOC) {
  266. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  267. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  268. } else if (led->type == LED_TYPE_QUALITY) {
  269. /*
  270. * The brightness is divided into 6 levels (0 - 5),
  271. * The specs tell us the following levels:
  272. * 0, 1 ,3, 7, 15, 31
  273. * to determine the level in a simple way we can simply
  274. * work with bitshifting:
  275. * (1 << level) - 1
  276. */
  277. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  278. (1 << brightness / (LED_FULL / 6)) - 1,
  279. polarity);
  280. }
  281. }
  282. static int rt2800_blink_set(struct led_classdev *led_cdev,
  283. unsigned long *delay_on, unsigned long *delay_off)
  284. {
  285. struct rt2x00_led *led =
  286. container_of(led_cdev, struct rt2x00_led, led_dev);
  287. u32 reg;
  288. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  289. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  290. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  291. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  292. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  293. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
  294. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  295. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  296. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  297. return 0;
  298. }
  299. void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  300. struct rt2x00_led *led, enum led_type type)
  301. {
  302. led->rt2x00dev = rt2x00dev;
  303. led->type = type;
  304. led->led_dev.brightness_set = rt2800_brightness_set;
  305. led->led_dev.blink_set = rt2800_blink_set;
  306. led->flags = LED_INITIALIZED;
  307. }
  308. EXPORT_SYMBOL_GPL(rt2800_init_led);
  309. #endif /* CONFIG_RT2X00_LIB_LEDS */
  310. /*
  311. * Configuration handlers.
  312. */
  313. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  314. struct rt2x00lib_crypto *crypto,
  315. struct ieee80211_key_conf *key)
  316. {
  317. struct mac_wcid_entry wcid_entry;
  318. struct mac_iveiv_entry iveiv_entry;
  319. u32 offset;
  320. u32 reg;
  321. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  322. rt2800_register_read(rt2x00dev, offset, &reg);
  323. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  324. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  325. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  326. (crypto->cmd == SET_KEY) * crypto->cipher);
  327. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  328. (crypto->cmd == SET_KEY) * crypto->bssidx);
  329. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  330. rt2800_register_write(rt2x00dev, offset, reg);
  331. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  332. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  333. if ((crypto->cipher == CIPHER_TKIP) ||
  334. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  335. (crypto->cipher == CIPHER_AES))
  336. iveiv_entry.iv[3] |= 0x20;
  337. iveiv_entry.iv[3] |= key->keyidx << 6;
  338. rt2800_register_multiwrite(rt2x00dev, offset,
  339. &iveiv_entry, sizeof(iveiv_entry));
  340. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  341. memset(&wcid_entry, 0, sizeof(wcid_entry));
  342. if (crypto->cmd == SET_KEY)
  343. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  344. rt2800_register_multiwrite(rt2x00dev, offset,
  345. &wcid_entry, sizeof(wcid_entry));
  346. }
  347. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  348. struct rt2x00lib_crypto *crypto,
  349. struct ieee80211_key_conf *key)
  350. {
  351. struct hw_key_entry key_entry;
  352. struct rt2x00_field32 field;
  353. u32 offset;
  354. u32 reg;
  355. if (crypto->cmd == SET_KEY) {
  356. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  357. memcpy(key_entry.key, crypto->key,
  358. sizeof(key_entry.key));
  359. memcpy(key_entry.tx_mic, crypto->tx_mic,
  360. sizeof(key_entry.tx_mic));
  361. memcpy(key_entry.rx_mic, crypto->rx_mic,
  362. sizeof(key_entry.rx_mic));
  363. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  364. rt2800_register_multiwrite(rt2x00dev, offset,
  365. &key_entry, sizeof(key_entry));
  366. }
  367. /*
  368. * The cipher types are stored over multiple registers
  369. * starting with SHARED_KEY_MODE_BASE each word will have
  370. * 32 bits and contains the cipher types for 2 bssidx each.
  371. * Using the correct defines correctly will cause overhead,
  372. * so just calculate the correct offset.
  373. */
  374. field.bit_offset = 4 * (key->hw_key_idx % 8);
  375. field.bit_mask = 0x7 << field.bit_offset;
  376. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  377. rt2800_register_read(rt2x00dev, offset, &reg);
  378. rt2x00_set_field32(&reg, field,
  379. (crypto->cmd == SET_KEY) * crypto->cipher);
  380. rt2800_register_write(rt2x00dev, offset, reg);
  381. /*
  382. * Update WCID information
  383. */
  384. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  385. return 0;
  386. }
  387. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  388. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  389. struct rt2x00lib_crypto *crypto,
  390. struct ieee80211_key_conf *key)
  391. {
  392. struct hw_key_entry key_entry;
  393. u32 offset;
  394. if (crypto->cmd == SET_KEY) {
  395. /*
  396. * 1 pairwise key is possible per AID, this means that the AID
  397. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  398. * last possible shared key entry.
  399. */
  400. if (crypto->aid > (256 - 32))
  401. return -ENOSPC;
  402. key->hw_key_idx = 32 + crypto->aid;
  403. memcpy(key_entry.key, crypto->key,
  404. sizeof(key_entry.key));
  405. memcpy(key_entry.tx_mic, crypto->tx_mic,
  406. sizeof(key_entry.tx_mic));
  407. memcpy(key_entry.rx_mic, crypto->rx_mic,
  408. sizeof(key_entry.rx_mic));
  409. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  410. rt2800_register_multiwrite(rt2x00dev, offset,
  411. &key_entry, sizeof(key_entry));
  412. }
  413. /*
  414. * Update WCID information
  415. */
  416. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  417. return 0;
  418. }
  419. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  420. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  421. const unsigned int filter_flags)
  422. {
  423. u32 reg;
  424. /*
  425. * Start configuration steps.
  426. * Note that the version error will always be dropped
  427. * and broadcast frames will always be accepted since
  428. * there is no filter for it at this time.
  429. */
  430. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  431. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  432. !(filter_flags & FIF_FCSFAIL));
  433. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  434. !(filter_flags & FIF_PLCPFAIL));
  435. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  436. !(filter_flags & FIF_PROMISC_IN_BSS));
  437. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  438. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  439. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  440. !(filter_flags & FIF_ALLMULTI));
  441. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  443. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  444. !(filter_flags & FIF_CONTROL));
  445. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  446. !(filter_flags & FIF_CONTROL));
  447. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  448. !(filter_flags & FIF_CONTROL));
  449. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  450. !(filter_flags & FIF_CONTROL));
  451. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  452. !(filter_flags & FIF_CONTROL));
  453. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  454. !(filter_flags & FIF_PSPOLL));
  455. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  456. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  457. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  458. !(filter_flags & FIF_CONTROL));
  459. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  460. }
  461. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  462. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  463. struct rt2x00intf_conf *conf, const unsigned int flags)
  464. {
  465. unsigned int beacon_base;
  466. u32 reg;
  467. if (flags & CONFIG_UPDATE_TYPE) {
  468. /*
  469. * Clear current synchronisation setup.
  470. * For the Beacon base registers we only need to clear
  471. * the first byte since that byte contains the VALID and OWNER
  472. * bits which (when set to 0) will invalidate the entire beacon.
  473. */
  474. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  475. rt2800_register_write(rt2x00dev, beacon_base, 0);
  476. /*
  477. * Enable synchronisation.
  478. */
  479. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  480. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  481. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  482. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  483. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  484. }
  485. if (flags & CONFIG_UPDATE_MAC) {
  486. reg = le32_to_cpu(conf->mac[1]);
  487. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  488. conf->mac[1] = cpu_to_le32(reg);
  489. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  490. conf->mac, sizeof(conf->mac));
  491. }
  492. if (flags & CONFIG_UPDATE_BSSID) {
  493. reg = le32_to_cpu(conf->bssid[1]);
  494. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  495. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  496. conf->bssid[1] = cpu_to_le32(reg);
  497. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  498. conf->bssid, sizeof(conf->bssid));
  499. }
  500. }
  501. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  502. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  503. {
  504. u32 reg;
  505. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  506. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
  507. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  508. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  509. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  510. !!erp->short_preamble);
  511. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  512. !!erp->short_preamble);
  513. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  514. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  515. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  516. erp->cts_protection ? 2 : 0);
  517. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  518. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  519. erp->basic_rates);
  520. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  521. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  522. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  523. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  524. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  525. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  526. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
  527. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
  528. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  529. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  530. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  531. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  532. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  533. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  534. erp->beacon_int * 16);
  535. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  536. }
  537. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  538. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  539. {
  540. u8 r1;
  541. u8 r3;
  542. rt2800_bbp_read(rt2x00dev, 1, &r1);
  543. rt2800_bbp_read(rt2x00dev, 3, &r3);
  544. /*
  545. * Configure the TX antenna.
  546. */
  547. switch ((int)ant->tx) {
  548. case 1:
  549. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  550. if (rt2x00_intf_is_pci(rt2x00dev))
  551. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  552. break;
  553. case 2:
  554. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  555. break;
  556. case 3:
  557. /* Do nothing */
  558. break;
  559. }
  560. /*
  561. * Configure the RX antenna.
  562. */
  563. switch ((int)ant->rx) {
  564. case 1:
  565. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  566. break;
  567. case 2:
  568. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  569. break;
  570. case 3:
  571. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  572. break;
  573. }
  574. rt2800_bbp_write(rt2x00dev, 3, r3);
  575. rt2800_bbp_write(rt2x00dev, 1, r1);
  576. }
  577. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  578. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  579. struct rt2x00lib_conf *libconf)
  580. {
  581. u16 eeprom;
  582. short lna_gain;
  583. if (libconf->rf.channel <= 14) {
  584. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  585. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  586. } else if (libconf->rf.channel <= 64) {
  587. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  588. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  589. } else if (libconf->rf.channel <= 128) {
  590. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  591. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  592. } else {
  593. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  594. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  595. }
  596. rt2x00dev->lna_gain = lna_gain;
  597. }
  598. static void rt2800_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
  599. struct ieee80211_conf *conf,
  600. struct rf_channel *rf,
  601. struct channel_info *info)
  602. {
  603. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  604. if (rt2x00dev->default_ant.tx == 1)
  605. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  606. if (rt2x00dev->default_ant.rx == 1) {
  607. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  608. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  609. } else if (rt2x00dev->default_ant.rx == 2)
  610. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  611. if (rf->channel > 14) {
  612. /*
  613. * When TX power is below 0, we should increase it by 7 to
  614. * make it a positive value (Minumum value is -7).
  615. * However this means that values between 0 and 7 have
  616. * double meaning, and we should set a 7DBm boost flag.
  617. */
  618. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  619. (info->tx_power1 >= 0));
  620. if (info->tx_power1 < 0)
  621. info->tx_power1 += 7;
  622. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  623. TXPOWER_A_TO_DEV(info->tx_power1));
  624. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  625. (info->tx_power2 >= 0));
  626. if (info->tx_power2 < 0)
  627. info->tx_power2 += 7;
  628. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  629. TXPOWER_A_TO_DEV(info->tx_power2));
  630. } else {
  631. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  632. TXPOWER_G_TO_DEV(info->tx_power1));
  633. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  634. TXPOWER_G_TO_DEV(info->tx_power2));
  635. }
  636. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  637. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  638. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  639. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  640. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  641. udelay(200);
  642. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  643. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  644. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  645. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  646. udelay(200);
  647. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  648. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  649. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  650. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  651. }
  652. static void rt2800_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
  653. struct ieee80211_conf *conf,
  654. struct rf_channel *rf,
  655. struct channel_info *info)
  656. {
  657. u8 rfcsr;
  658. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  659. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  660. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  661. rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
  662. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  663. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  664. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  665. TXPOWER_G_TO_DEV(info->tx_power1));
  666. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  667. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  668. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  669. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  670. rt2800_rfcsr_write(rt2x00dev, 24,
  671. rt2x00dev->calibration[conf_is_ht40(conf)]);
  672. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  673. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  674. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  675. }
  676. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  677. struct ieee80211_conf *conf,
  678. struct rf_channel *rf,
  679. struct channel_info *info)
  680. {
  681. u32 reg;
  682. unsigned int tx_pin;
  683. u8 bbp;
  684. if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
  685. rt2800_config_channel_rt2x(rt2x00dev, conf, rf, info);
  686. else
  687. rt2800_config_channel_rt3x(rt2x00dev, conf, rf, info);
  688. /*
  689. * Change BBP settings
  690. */
  691. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  692. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  693. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  694. rt2800_bbp_write(rt2x00dev, 86, 0);
  695. if (rf->channel <= 14) {
  696. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  697. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  698. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  699. } else {
  700. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  701. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  702. }
  703. } else {
  704. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  705. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  706. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  707. else
  708. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  709. }
  710. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  711. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
  712. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  713. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  714. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  715. tx_pin = 0;
  716. /* Turn on unused PA or LNA when not using 1T or 1R */
  717. if (rt2x00dev->default_ant.tx != 1) {
  718. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  719. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  720. }
  721. /* Turn on unused PA or LNA when not using 1T or 1R */
  722. if (rt2x00dev->default_ant.rx != 1) {
  723. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  724. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  725. }
  726. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  727. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  728. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  729. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  730. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  732. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  733. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  734. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  735. rt2800_bbp_write(rt2x00dev, 4, bbp);
  736. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  737. rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
  738. rt2800_bbp_write(rt2x00dev, 3, bbp);
  739. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  740. if (conf_is_ht40(conf)) {
  741. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  742. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  743. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  744. } else {
  745. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  746. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  747. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  748. }
  749. }
  750. msleep(1);
  751. }
  752. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  753. const int txpower)
  754. {
  755. u32 reg;
  756. u32 value = TXPOWER_G_TO_DEV(txpower);
  757. u8 r1;
  758. rt2800_bbp_read(rt2x00dev, 1, &r1);
  759. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  760. rt2800_bbp_write(rt2x00dev, 1, r1);
  761. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  762. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  763. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  764. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  765. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  766. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  767. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  768. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  769. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  770. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  771. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  772. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  773. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  774. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  775. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  776. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  777. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  778. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  779. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  780. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  781. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  782. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  783. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  784. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  785. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  786. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  787. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  788. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  789. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  790. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  791. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  792. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  793. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  794. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  795. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  796. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  797. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  798. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  799. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  800. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  801. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  802. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  803. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  804. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  805. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  806. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  807. }
  808. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  809. struct rt2x00lib_conf *libconf)
  810. {
  811. u32 reg;
  812. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  813. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  814. libconf->conf->short_frame_max_tx_count);
  815. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  816. libconf->conf->long_frame_max_tx_count);
  817. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  818. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  819. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  820. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  821. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  822. }
  823. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  824. struct rt2x00lib_conf *libconf)
  825. {
  826. enum dev_state state =
  827. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  828. STATE_SLEEP : STATE_AWAKE;
  829. u32 reg;
  830. if (state == STATE_SLEEP) {
  831. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  832. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  833. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  834. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  835. libconf->conf->listen_interval - 1);
  836. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  837. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  838. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  839. } else {
  840. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  841. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  842. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  843. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  844. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  845. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  846. }
  847. }
  848. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  849. struct rt2x00lib_conf *libconf,
  850. const unsigned int flags)
  851. {
  852. /* Always recalculate LNA gain before changing configuration */
  853. rt2800_config_lna_gain(rt2x00dev, libconf);
  854. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  855. rt2800_config_channel(rt2x00dev, libconf->conf,
  856. &libconf->rf, &libconf->channel);
  857. if (flags & IEEE80211_CONF_CHANGE_POWER)
  858. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  859. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  860. rt2800_config_retry_limit(rt2x00dev, libconf);
  861. if (flags & IEEE80211_CONF_CHANGE_PS)
  862. rt2800_config_ps(rt2x00dev, libconf);
  863. }
  864. EXPORT_SYMBOL_GPL(rt2800_config);
  865. /*
  866. * Link tuning
  867. */
  868. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  869. {
  870. u32 reg;
  871. /*
  872. * Update FCS error count from register.
  873. */
  874. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  875. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  876. }
  877. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  878. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  879. {
  880. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  881. if (rt2x00_intf_is_usb(rt2x00dev) &&
  882. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
  883. return 0x1c + (2 * rt2x00dev->lna_gain);
  884. else
  885. return 0x2e + rt2x00dev->lna_gain;
  886. }
  887. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  888. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  889. else
  890. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  891. }
  892. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  893. struct link_qual *qual, u8 vgc_level)
  894. {
  895. if (qual->vgc_level != vgc_level) {
  896. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  897. qual->vgc_level = vgc_level;
  898. qual->vgc_level_reg = vgc_level;
  899. }
  900. }
  901. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  902. {
  903. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  904. }
  905. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  906. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  907. const u32 count)
  908. {
  909. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
  910. return;
  911. /*
  912. * When RSSI is better then -80 increase VGC level with 0x10
  913. */
  914. rt2800_set_vgc(rt2x00dev, qual,
  915. rt2800_get_default_vgc(rt2x00dev) +
  916. ((qual->rssi > -80) * 0x10));
  917. }
  918. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  919. /*
  920. * Initialization functions.
  921. */
  922. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  923. {
  924. u32 reg;
  925. unsigned int i;
  926. if (rt2x00_intf_is_usb(rt2x00dev)) {
  927. /*
  928. * Wait untill BBP and RF are ready.
  929. */
  930. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  931. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  932. if (reg && reg != ~0)
  933. break;
  934. msleep(1);
  935. }
  936. if (i == REGISTER_BUSY_COUNT) {
  937. ERROR(rt2x00dev, "Unstable hardware.\n");
  938. return -EBUSY;
  939. }
  940. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  941. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  942. reg & ~0x00002000);
  943. } else if (rt2x00_intf_is_pci(rt2x00dev))
  944. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  945. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  946. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  947. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  948. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  949. if (rt2x00_intf_is_usb(rt2x00dev)) {
  950. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  951. #ifdef CONFIG_RT2800USB
  952. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  953. USB_MODE_RESET, REGISTER_TIMEOUT);
  954. #endif
  955. }
  956. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  957. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  958. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  959. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  960. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  961. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  962. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  963. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  964. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  965. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  966. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  967. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  968. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  969. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  970. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  971. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  972. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  973. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  974. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  975. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  976. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  977. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  978. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  979. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  980. if (rt2x00_intf_is_usb(rt2x00dev) &&
  981. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  982. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  983. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  984. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  985. } else {
  986. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  987. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  988. }
  989. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  990. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  991. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  992. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  993. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  994. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  995. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  996. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  997. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  998. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  999. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1000. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1001. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1002. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1003. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1004. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1005. if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
  1006. rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
  1007. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1008. else
  1009. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1010. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1011. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1012. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1013. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1014. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1015. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1016. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1017. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1018. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1019. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1020. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1021. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1022. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
  1023. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1024. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1025. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1026. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1027. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1028. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1029. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1030. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1031. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1032. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1033. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
  1034. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1035. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1036. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1037. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1038. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1039. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1040. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1041. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1042. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1043. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1044. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1045. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1046. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1047. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1048. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1049. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1050. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1051. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1052. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1053. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1054. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1055. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1056. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  1057. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1058. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1059. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1060. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1061. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1062. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1063. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1064. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1065. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1066. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1067. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1068. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1069. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1070. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1071. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1072. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1073. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1074. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1075. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1076. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1077. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1078. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1079. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1080. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1081. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1082. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1083. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1084. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1085. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1086. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1087. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1088. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1089. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1090. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1091. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1092. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1093. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1094. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1095. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1096. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1097. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1098. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1099. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1100. }
  1101. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1102. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1103. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1104. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1105. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1106. IEEE80211_MAX_RTS_THRESHOLD);
  1107. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1108. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1109. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1110. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1111. /*
  1112. * ASIC will keep garbage value after boot, clear encryption keys.
  1113. */
  1114. for (i = 0; i < 4; i++)
  1115. rt2800_register_write(rt2x00dev,
  1116. SHARED_KEY_MODE_ENTRY(i), 0);
  1117. for (i = 0; i < 256; i++) {
  1118. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1119. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1120. wcid, sizeof(wcid));
  1121. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1122. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1123. }
  1124. /*
  1125. * Clear all beacons
  1126. * For the Beacon base registers we only need to clear
  1127. * the first byte since that byte contains the VALID and OWNER
  1128. * bits which (when set to 0) will invalidate the entire beacon.
  1129. */
  1130. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1131. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1132. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1133. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1134. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1135. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1136. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1137. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1138. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1139. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1140. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1141. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1142. }
  1143. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1144. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1145. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1146. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1147. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1148. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1149. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1150. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1151. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1152. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1153. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1154. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1155. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1156. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1157. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1158. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1159. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1160. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1161. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1162. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1163. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1164. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1165. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1166. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1167. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1168. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1169. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1170. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1171. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1172. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1173. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1174. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1175. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1176. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1177. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1178. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1179. /*
  1180. * We must clear the error counters.
  1181. * These registers are cleared on read,
  1182. * so we may pass a useless variable to store the value.
  1183. */
  1184. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1185. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1186. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1187. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1188. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1189. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1190. return 0;
  1191. }
  1192. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1193. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1194. {
  1195. unsigned int i;
  1196. u32 reg;
  1197. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1198. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1199. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1200. return 0;
  1201. udelay(REGISTER_BUSY_DELAY);
  1202. }
  1203. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1204. return -EACCES;
  1205. }
  1206. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1207. {
  1208. unsigned int i;
  1209. u8 value;
  1210. /*
  1211. * BBP was enabled after firmware was loaded,
  1212. * but we need to reactivate it now.
  1213. */
  1214. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1215. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1216. msleep(1);
  1217. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1218. rt2800_bbp_read(rt2x00dev, 0, &value);
  1219. if ((value != 0xff) && (value != 0x00))
  1220. return 0;
  1221. udelay(REGISTER_BUSY_DELAY);
  1222. }
  1223. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1224. return -EACCES;
  1225. }
  1226. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1227. {
  1228. unsigned int i;
  1229. u16 eeprom;
  1230. u8 reg_id;
  1231. u8 value;
  1232. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1233. rt2800_wait_bbp_ready(rt2x00dev)))
  1234. return -EACCES;
  1235. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1236. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1237. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1238. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1239. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1240. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1241. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1242. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1243. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1244. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1245. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1246. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1247. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1248. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1249. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  1250. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1251. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1252. }
  1253. if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
  1254. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1255. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1256. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  1257. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1258. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1259. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1260. }
  1261. if (rt2x00_intf_is_pci(rt2x00dev) &&
  1262. rt2x00_rt(&rt2x00dev->chip, RT3052)) {
  1263. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1264. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1265. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1266. }
  1267. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1268. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1269. if (eeprom != 0xffff && eeprom != 0x0000) {
  1270. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1271. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1272. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1273. }
  1274. }
  1275. return 0;
  1276. }
  1277. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1278. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1279. bool bw40, u8 rfcsr24, u8 filter_target)
  1280. {
  1281. unsigned int i;
  1282. u8 bbp;
  1283. u8 rfcsr;
  1284. u8 passband;
  1285. u8 stopband;
  1286. u8 overtuned = 0;
  1287. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1288. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1289. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1290. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1291. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1292. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1293. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1294. /*
  1295. * Set power & frequency of passband test tone
  1296. */
  1297. rt2800_bbp_write(rt2x00dev, 24, 0);
  1298. for (i = 0; i < 100; i++) {
  1299. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1300. msleep(1);
  1301. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1302. if (passband)
  1303. break;
  1304. }
  1305. /*
  1306. * Set power & frequency of stopband test tone
  1307. */
  1308. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1309. for (i = 0; i < 100; i++) {
  1310. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1311. msleep(1);
  1312. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1313. if ((passband - stopband) <= filter_target) {
  1314. rfcsr24++;
  1315. overtuned += ((passband - stopband) == filter_target);
  1316. } else
  1317. break;
  1318. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1319. }
  1320. rfcsr24 -= !!overtuned;
  1321. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1322. return rfcsr24;
  1323. }
  1324. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1325. {
  1326. u8 rfcsr;
  1327. u8 bbp;
  1328. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1329. rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
  1330. return 0;
  1331. if (rt2x00_intf_is_pci(rt2x00dev)) {
  1332. if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1333. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1334. !rt2x00_rf(&rt2x00dev->chip, RF3022))
  1335. return 0;
  1336. }
  1337. /*
  1338. * Init RF calibration.
  1339. */
  1340. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1341. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1342. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1343. msleep(1);
  1344. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1345. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1346. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1347. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1348. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1349. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1350. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1351. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1352. rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
  1353. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1354. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1355. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1356. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1357. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1358. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1359. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1360. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1361. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1362. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1363. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1364. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1365. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1366. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1367. } else if (rt2x00_intf_is_pci(rt2x00dev)) {
  1368. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1369. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1370. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1371. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1372. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1373. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1374. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1375. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1376. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1377. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1378. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1379. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1380. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1381. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1382. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1383. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1384. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1385. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1386. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1387. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1388. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1389. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1390. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1391. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1392. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1393. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1394. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1395. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1396. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1397. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1398. }
  1399. /*
  1400. * Set RX Filter calibration for 20MHz and 40MHz
  1401. */
  1402. rt2x00dev->calibration[0] =
  1403. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1404. rt2x00dev->calibration[1] =
  1405. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1406. /*
  1407. * Set back to initial state
  1408. */
  1409. rt2800_bbp_write(rt2x00dev, 24, 0);
  1410. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1411. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1412. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1413. /*
  1414. * set BBP back to BW20
  1415. */
  1416. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1417. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1418. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1419. return 0;
  1420. }
  1421. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1422. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1423. {
  1424. u32 reg;
  1425. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1426. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1427. }
  1428. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1429. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1430. {
  1431. u32 reg;
  1432. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1433. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1434. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1435. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1436. rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
  1437. /* Wait until the EEPROM has been loaded */
  1438. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1439. /* Apparently the data is read from end to start */
  1440. rt2800_register_read(rt2x00dev, EFUSE_DATA3,
  1441. (u32 *)&rt2x00dev->eeprom[i]);
  1442. rt2800_register_read(rt2x00dev, EFUSE_DATA2,
  1443. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1444. rt2800_register_read(rt2x00dev, EFUSE_DATA1,
  1445. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1446. rt2800_register_read(rt2x00dev, EFUSE_DATA0,
  1447. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1448. }
  1449. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1450. {
  1451. unsigned int i;
  1452. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1453. rt2800_efuse_read(rt2x00dev, i);
  1454. }
  1455. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1456. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1457. {
  1458. u16 word;
  1459. u8 *mac;
  1460. u8 default_lna_gain;
  1461. /*
  1462. * Start validation of the data that has been read.
  1463. */
  1464. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1465. if (!is_valid_ether_addr(mac)) {
  1466. random_ether_addr(mac);
  1467. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1468. }
  1469. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1470. if (word == 0xffff) {
  1471. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1472. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1473. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1474. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1475. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1476. } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
  1477. /*
  1478. * There is a max of 2 RX streams for RT28x0 series
  1479. */
  1480. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1481. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1482. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1483. }
  1484. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1485. if (word == 0xffff) {
  1486. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1487. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1488. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1489. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1490. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1491. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1492. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1493. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1494. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1495. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1496. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1497. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1498. }
  1499. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1500. if ((word & 0x00ff) == 0x00ff) {
  1501. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1502. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1503. LED_MODE_TXRX_ACTIVITY);
  1504. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1505. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1506. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1507. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1508. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1509. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1510. }
  1511. /*
  1512. * During the LNA validation we are going to use
  1513. * lna0 as correct value. Note that EEPROM_LNA
  1514. * is never validated.
  1515. */
  1516. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1517. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1518. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1519. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1520. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1521. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1522. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1523. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1524. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1525. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1526. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1527. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1528. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1529. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1530. default_lna_gain);
  1531. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1532. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1533. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1534. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1535. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1536. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1537. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1538. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1539. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1540. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1541. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1542. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1543. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1544. default_lna_gain);
  1545. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1546. return 0;
  1547. }
  1548. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1549. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1550. {
  1551. u32 reg;
  1552. u16 value;
  1553. u16 eeprom;
  1554. /*
  1555. * Read EEPROM word for configuration.
  1556. */
  1557. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1558. /*
  1559. * Identify RF chipset.
  1560. */
  1561. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1562. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1563. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1564. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1565. rt2x00_set_chip(rt2x00dev, RT2870, value, reg);
  1566. /*
  1567. * The check for rt2860 is not a typo, some rt2870 hardware
  1568. * identifies itself as rt2860 in the CSR register.
  1569. */
  1570. if (!rt2x00_check_rev(chip, 0xfff00000, 0x28600000) &&
  1571. !rt2x00_check_rev(chip, 0xfff00000, 0x28700000) &&
  1572. !rt2x00_check_rev(chip, 0xfff00000, 0x28800000) &&
  1573. !rt2x00_check_rev(chip, 0xffff0000, 0x30700000)) {
  1574. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1575. return -ENODEV;
  1576. }
  1577. } else if (rt2x00_intf_is_pci(rt2x00dev))
  1578. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1579. if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
  1580. !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
  1581. !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
  1582. !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
  1583. !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1584. !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
  1585. (rt2x00_intf_is_usb(rt2x00dev) ||
  1586. (rt2x00_intf_is_pci(rt2x00dev) &&
  1587. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1588. !rt2x00_rf(&rt2x00dev->chip, RF3022)))) {
  1589. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1590. return -ENODEV;
  1591. }
  1592. /*
  1593. * Identify default antenna configuration.
  1594. */
  1595. rt2x00dev->default_ant.tx =
  1596. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1597. rt2x00dev->default_ant.rx =
  1598. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1599. /*
  1600. * Read frequency offset and RF programming sequence.
  1601. */
  1602. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1603. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1604. /*
  1605. * Read external LNA informations.
  1606. */
  1607. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1608. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1609. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1610. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1611. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1612. /*
  1613. * Detect if this device has an hardware controlled radio.
  1614. */
  1615. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1616. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1617. /*
  1618. * Store led settings, for correct led behaviour.
  1619. */
  1620. #ifdef CONFIG_RT2X00_LIB_LEDS
  1621. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1622. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1623. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1624. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1625. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1626. return 0;
  1627. }
  1628. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1629. /*
  1630. * RF value list for rt28x0
  1631. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1632. */
  1633. static const struct rf_channel rf_vals[] = {
  1634. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1635. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1636. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1637. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1638. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1639. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1640. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1641. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1642. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1643. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1644. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1645. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1646. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1647. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1648. /* 802.11 UNI / HyperLan 2 */
  1649. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1650. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1651. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1652. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1653. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1654. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1655. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1656. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1657. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1658. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1659. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1660. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1661. /* 802.11 HyperLan 2 */
  1662. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1663. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1664. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1665. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1666. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1667. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1668. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1669. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1670. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1671. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1672. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1673. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  1674. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  1675. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  1676. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  1677. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  1678. /* 802.11 UNII */
  1679. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  1680. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  1681. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  1682. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  1683. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  1684. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  1685. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  1686. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  1687. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  1688. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  1689. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  1690. /* 802.11 Japan */
  1691. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  1692. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  1693. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  1694. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  1695. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  1696. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  1697. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  1698. };
  1699. /*
  1700. * RF value list for rt3070
  1701. * Supports: 2.4 GHz
  1702. */
  1703. static const struct rf_channel rf_vals_3070[] = {
  1704. {1, 241, 2, 2 },
  1705. {2, 241, 2, 7 },
  1706. {3, 242, 2, 2 },
  1707. {4, 242, 2, 7 },
  1708. {5, 243, 2, 2 },
  1709. {6, 243, 2, 7 },
  1710. {7, 244, 2, 2 },
  1711. {8, 244, 2, 7 },
  1712. {9, 245, 2, 2 },
  1713. {10, 245, 2, 7 },
  1714. {11, 246, 2, 2 },
  1715. {12, 246, 2, 7 },
  1716. {13, 247, 2, 2 },
  1717. {14, 248, 2, 4 },
  1718. };
  1719. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1720. {
  1721. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1722. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1723. struct channel_info *info;
  1724. char *tx_power1;
  1725. char *tx_power2;
  1726. unsigned int i;
  1727. u16 eeprom;
  1728. /*
  1729. * Initialize all hw fields.
  1730. */
  1731. rt2x00dev->hw->flags =
  1732. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1733. IEEE80211_HW_SIGNAL_DBM |
  1734. IEEE80211_HW_SUPPORTS_PS |
  1735. IEEE80211_HW_PS_NULLFUNC_STACK;
  1736. if (rt2x00_intf_is_usb(rt2x00dev))
  1737. rt2x00dev->hw->extra_tx_headroom =
  1738. TXINFO_DESC_SIZE + TXWI_DESC_SIZE;
  1739. else if (rt2x00_intf_is_pci(rt2x00dev))
  1740. rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
  1741. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1742. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1743. rt2x00_eeprom_addr(rt2x00dev,
  1744. EEPROM_MAC_ADDR_0));
  1745. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1746. /*
  1747. * Initialize hw_mode information.
  1748. */
  1749. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1750. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1751. if (rt2x00_rf(chip, RF2820) ||
  1752. rt2x00_rf(chip, RF2720) ||
  1753. (rt2x00_intf_is_pci(rt2x00dev) &&
  1754. (rt2x00_rf(chip, RF3020) ||
  1755. rt2x00_rf(chip, RF3021) ||
  1756. rt2x00_rf(chip, RF3022) ||
  1757. rt2x00_rf(chip, RF2020) ||
  1758. rt2x00_rf(chip, RF3052)))) {
  1759. spec->num_channels = 14;
  1760. spec->channels = rf_vals;
  1761. } else if (rt2x00_rf(chip, RF2850) ||
  1762. rt2x00_rf(chip, RF2750)) {
  1763. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1764. spec->num_channels = ARRAY_SIZE(rf_vals);
  1765. spec->channels = rf_vals;
  1766. } else if (rt2x00_intf_is_usb(rt2x00dev) &&
  1767. (rt2x00_rf(chip, RF3020) ||
  1768. rt2x00_rf(chip, RF2020))) {
  1769. spec->num_channels = ARRAY_SIZE(rf_vals_3070);
  1770. spec->channels = rf_vals_3070;
  1771. }
  1772. /*
  1773. * Initialize HT information.
  1774. */
  1775. spec->ht.ht_supported = true;
  1776. spec->ht.cap =
  1777. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  1778. IEEE80211_HT_CAP_GRN_FLD |
  1779. IEEE80211_HT_CAP_SGI_20 |
  1780. IEEE80211_HT_CAP_SGI_40 |
  1781. IEEE80211_HT_CAP_TX_STBC |
  1782. IEEE80211_HT_CAP_RX_STBC |
  1783. IEEE80211_HT_CAP_PSMP_SUPPORT;
  1784. spec->ht.ampdu_factor = 3;
  1785. spec->ht.ampdu_density = 4;
  1786. spec->ht.mcs.tx_params =
  1787. IEEE80211_HT_MCS_TX_DEFINED |
  1788. IEEE80211_HT_MCS_TX_RX_DIFF |
  1789. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  1790. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  1791. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  1792. case 3:
  1793. spec->ht.mcs.rx_mask[2] = 0xff;
  1794. case 2:
  1795. spec->ht.mcs.rx_mask[1] = 0xff;
  1796. case 1:
  1797. spec->ht.mcs.rx_mask[0] = 0xff;
  1798. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  1799. break;
  1800. }
  1801. /*
  1802. * Create channel information array
  1803. */
  1804. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1805. if (!info)
  1806. return -ENOMEM;
  1807. spec->channels_info = info;
  1808. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  1809. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  1810. for (i = 0; i < 14; i++) {
  1811. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  1812. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  1813. }
  1814. if (spec->num_channels > 14) {
  1815. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  1816. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  1817. for (i = 14; i < spec->num_channels; i++) {
  1818. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  1819. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  1820. }
  1821. }
  1822. return 0;
  1823. }
  1824. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  1825. /*
  1826. * IEEE80211 stack callback functions.
  1827. */
  1828. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  1829. u32 *iv32, u16 *iv16)
  1830. {
  1831. struct rt2x00_dev *rt2x00dev = hw->priv;
  1832. struct mac_iveiv_entry iveiv_entry;
  1833. u32 offset;
  1834. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  1835. rt2800_register_multiread(rt2x00dev, offset,
  1836. &iveiv_entry, sizeof(iveiv_entry));
  1837. memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
  1838. memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
  1839. }
  1840. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  1841. {
  1842. struct rt2x00_dev *rt2x00dev = hw->priv;
  1843. u32 reg;
  1844. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  1845. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1846. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  1847. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1848. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1849. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  1850. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1851. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1852. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  1853. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1854. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1855. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  1856. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1857. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1858. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  1859. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1860. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1861. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  1862. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1863. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1864. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  1865. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1866. return 0;
  1867. }
  1868. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  1869. const struct ieee80211_tx_queue_params *params)
  1870. {
  1871. struct rt2x00_dev *rt2x00dev = hw->priv;
  1872. struct data_queue *queue;
  1873. struct rt2x00_field32 field;
  1874. int retval;
  1875. u32 reg;
  1876. u32 offset;
  1877. /*
  1878. * First pass the configuration through rt2x00lib, that will
  1879. * update the queue settings and validate the input. After that
  1880. * we are free to update the registers based on the value
  1881. * in the queue parameter.
  1882. */
  1883. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  1884. if (retval)
  1885. return retval;
  1886. /*
  1887. * We only need to perform additional register initialization
  1888. * for WMM queues/
  1889. */
  1890. if (queue_idx >= 4)
  1891. return 0;
  1892. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1893. /* Update WMM TXOP register */
  1894. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  1895. field.bit_offset = (queue_idx & 1) * 16;
  1896. field.bit_mask = 0xffff << field.bit_offset;
  1897. rt2800_register_read(rt2x00dev, offset, &reg);
  1898. rt2x00_set_field32(&reg, field, queue->txop);
  1899. rt2800_register_write(rt2x00dev, offset, reg);
  1900. /* Update WMM registers */
  1901. field.bit_offset = queue_idx * 4;
  1902. field.bit_mask = 0xf << field.bit_offset;
  1903. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  1904. rt2x00_set_field32(&reg, field, queue->aifs);
  1905. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  1906. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  1907. rt2x00_set_field32(&reg, field, queue->cw_min);
  1908. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  1909. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  1910. rt2x00_set_field32(&reg, field, queue->cw_max);
  1911. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  1912. /* Update EDCA registers */
  1913. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  1914. rt2800_register_read(rt2x00dev, offset, &reg);
  1915. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  1916. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  1917. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  1918. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  1919. rt2800_register_write(rt2x00dev, offset, reg);
  1920. return 0;
  1921. }
  1922. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  1923. {
  1924. struct rt2x00_dev *rt2x00dev = hw->priv;
  1925. u64 tsf;
  1926. u32 reg;
  1927. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  1928. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  1929. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  1930. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  1931. return tsf;
  1932. }
  1933. const struct ieee80211_ops rt2800_mac80211_ops = {
  1934. .tx = rt2x00mac_tx,
  1935. .start = rt2x00mac_start,
  1936. .stop = rt2x00mac_stop,
  1937. .add_interface = rt2x00mac_add_interface,
  1938. .remove_interface = rt2x00mac_remove_interface,
  1939. .config = rt2x00mac_config,
  1940. .configure_filter = rt2x00mac_configure_filter,
  1941. .set_tim = rt2x00mac_set_tim,
  1942. .set_key = rt2x00mac_set_key,
  1943. .get_stats = rt2x00mac_get_stats,
  1944. .get_tkip_seq = rt2800_get_tkip_seq,
  1945. .set_rts_threshold = rt2800_set_rts_threshold,
  1946. .bss_info_changed = rt2x00mac_bss_info_changed,
  1947. .conf_tx = rt2800_conf_tx,
  1948. .get_tx_stats = rt2x00mac_get_tx_stats,
  1949. .get_tsf = rt2800_get_tsf,
  1950. .rfkill_poll = rt2x00mac_rfkill_poll,
  1951. };
  1952. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);