pata_cmd64x.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * pata_cmd64x.c - CMD64x PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@lxorguk.ukuu.org.uk>
  5. * (C) 2009-2010 Bartlomiej Zolnierkiewicz
  6. * (C) 2012 MontaVista Software, LLC <source@mvista.com>
  7. *
  8. * Based upon
  9. * linux/drivers/ide/pci/cmd64x.c Version 1.30 Sept 10, 2002
  10. *
  11. * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
  12. * Note, this driver is not used at all on other systems because
  13. * there the "BIOS" has done all of the following already.
  14. * Due to massive hardware bugs, UltraDMA is only supported
  15. * on the 646U2 and not on the 646U.
  16. *
  17. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  18. * Copyright (C) 1998 David S. Miller (davem@redhat.com)
  19. *
  20. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  21. *
  22. * TODO
  23. * Testing work
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <scsi/scsi_host.h>
  32. #include <linux/libata.h>
  33. #define DRV_NAME "pata_cmd64x"
  34. #define DRV_VERSION "0.2.17"
  35. /*
  36. * CMD64x specific registers definition.
  37. */
  38. enum {
  39. CFR = 0x50,
  40. CFR_INTR_CH0 = 0x04,
  41. CNTRL = 0x51,
  42. CNTRL_CH0 = 0x04,
  43. CNTRL_CH1 = 0x08,
  44. CMDTIM = 0x52,
  45. ARTTIM0 = 0x53,
  46. DRWTIM0 = 0x54,
  47. ARTTIM1 = 0x55,
  48. DRWTIM1 = 0x56,
  49. ARTTIM23 = 0x57,
  50. ARTTIM23_DIS_RA2 = 0x04,
  51. ARTTIM23_DIS_RA3 = 0x08,
  52. ARTTIM23_INTR_CH1 = 0x10,
  53. DRWTIM2 = 0x58,
  54. BRST = 0x59,
  55. DRWTIM3 = 0x5b,
  56. BMIDECR0 = 0x70,
  57. MRDMODE = 0x71,
  58. MRDMODE_INTR_CH0 = 0x04,
  59. MRDMODE_INTR_CH1 = 0x08,
  60. BMIDESR0 = 0x72,
  61. UDIDETCR0 = 0x73,
  62. DTPR0 = 0x74,
  63. BMIDECR1 = 0x78,
  64. BMIDECSR = 0x79,
  65. UDIDETCR1 = 0x7B,
  66. DTPR1 = 0x7C
  67. };
  68. static int cmd648_cable_detect(struct ata_port *ap)
  69. {
  70. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  71. u8 r;
  72. /* Check cable detect bits */
  73. pci_read_config_byte(pdev, BMIDECSR, &r);
  74. if (r & (1 << ap->port_no))
  75. return ATA_CBL_PATA80;
  76. return ATA_CBL_PATA40;
  77. }
  78. /**
  79. * cmd64x_set_timing - set PIO and MWDMA timing
  80. * @ap: ATA interface
  81. * @adev: ATA device
  82. * @mode: mode
  83. *
  84. * Called to do the PIO and MWDMA mode setup.
  85. */
  86. static void cmd64x_set_timing(struct ata_port *ap, struct ata_device *adev, u8 mode)
  87. {
  88. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  89. struct ata_timing t;
  90. const unsigned long T = 1000000 / 33;
  91. const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 };
  92. u8 reg;
  93. /* Port layout is not logical so use a table */
  94. const u8 arttim_port[2][2] = {
  95. { ARTTIM0, ARTTIM1 },
  96. { ARTTIM23, ARTTIM23 }
  97. };
  98. const u8 drwtim_port[2][2] = {
  99. { DRWTIM0, DRWTIM1 },
  100. { DRWTIM2, DRWTIM3 }
  101. };
  102. int arttim = arttim_port[ap->port_no][adev->devno];
  103. int drwtim = drwtim_port[ap->port_no][adev->devno];
  104. /* ata_timing_compute is smart and will produce timings for MWDMA
  105. that don't violate the drives PIO capabilities. */
  106. if (ata_timing_compute(adev, mode, &t, T, 0) < 0) {
  107. printk(KERN_ERR DRV_NAME ": mode computation failed.\n");
  108. return;
  109. }
  110. if (ap->port_no) {
  111. /* Slave has shared address setup */
  112. struct ata_device *pair = ata_dev_pair(adev);
  113. if (pair) {
  114. struct ata_timing tp;
  115. ata_timing_compute(pair, pair->pio_mode, &tp, T, 0);
  116. ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
  117. }
  118. }
  119. printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n",
  120. t.active, t.recover, t.setup);
  121. if (t.recover > 16) {
  122. t.active += t.recover - 16;
  123. t.recover = 16;
  124. }
  125. if (t.active > 16)
  126. t.active = 16;
  127. /* Now convert the clocks into values we can actually stuff into
  128. the chip */
  129. if (t.recover == 16)
  130. t.recover = 0;
  131. else if (t.recover > 1)
  132. t.recover--;
  133. else
  134. t.recover = 15;
  135. if (t.setup > 4)
  136. t.setup = 0xC0;
  137. else
  138. t.setup = setup_data[t.setup];
  139. t.active &= 0x0F; /* 0 = 16 */
  140. /* Load setup timing */
  141. pci_read_config_byte(pdev, arttim, &reg);
  142. reg &= 0x3F;
  143. reg |= t.setup;
  144. pci_write_config_byte(pdev, arttim, reg);
  145. /* Load active/recovery */
  146. pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover);
  147. }
  148. /**
  149. * cmd64x_set_piomode - set initial PIO mode data
  150. * @ap: ATA interface
  151. * @adev: ATA device
  152. *
  153. * Used when configuring the devices ot set the PIO timings. All the
  154. * actual work is done by the PIO/MWDMA setting helper
  155. */
  156. static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev)
  157. {
  158. cmd64x_set_timing(ap, adev, adev->pio_mode);
  159. }
  160. /**
  161. * cmd64x_set_dmamode - set initial DMA mode data
  162. * @ap: ATA interface
  163. * @adev: ATA device
  164. *
  165. * Called to do the DMA mode setup.
  166. */
  167. static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  168. {
  169. static const u8 udma_data[] = {
  170. 0x30, 0x20, 0x10, 0x20, 0x10, 0x00
  171. };
  172. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  173. u8 regU, regD;
  174. int pciU = UDIDETCR0 + 8 * ap->port_no;
  175. int pciD = BMIDESR0 + 8 * ap->port_no;
  176. int shift = 2 * adev->devno;
  177. pci_read_config_byte(pdev, pciD, &regD);
  178. pci_read_config_byte(pdev, pciU, &regU);
  179. /* DMA bits off */
  180. regD &= ~(0x20 << adev->devno);
  181. /* DMA control bits */
  182. regU &= ~(0x30 << shift);
  183. /* DMA timing bits */
  184. regU &= ~(0x05 << adev->devno);
  185. if (adev->dma_mode >= XFER_UDMA_0) {
  186. /* Merge the timing value */
  187. regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift;
  188. /* Merge the control bits */
  189. regU |= 1 << adev->devno; /* UDMA on */
  190. if (adev->dma_mode > XFER_UDMA_2) /* 15nS timing */
  191. regU |= 4 << adev->devno;
  192. } else {
  193. regU &= ~ (1 << adev->devno); /* UDMA off */
  194. cmd64x_set_timing(ap, adev, adev->dma_mode);
  195. }
  196. regD |= 0x20 << adev->devno;
  197. pci_write_config_byte(pdev, pciU, regU);
  198. pci_write_config_byte(pdev, pciD, regD);
  199. }
  200. /**
  201. * cmd64x_sff_irq_clear - clear IDE interrupt
  202. * @ap: ATA interface
  203. *
  204. * Clear IDE interrupt in CFR/ARTTIM23 and DMA status registers.
  205. */
  206. static void cmd64x_sff_irq_clear(struct ata_port *ap)
  207. {
  208. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  209. int irq_reg = ap->port_no ? ARTTIM23 : CFR;
  210. u8 irq_stat;
  211. ata_bmdma_irq_clear(ap);
  212. /* Reading the register should be enough to clear the interrupt */
  213. pci_read_config_byte(pdev, irq_reg, &irq_stat);
  214. }
  215. /**
  216. * cmd648_sff_irq_clear - clear IDE interrupt
  217. * @ap: ATA interface
  218. *
  219. * Clear IDE interrupt in MRDMODE and DMA status registers.
  220. */
  221. static void cmd648_sff_irq_clear(struct ata_port *ap)
  222. {
  223. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  224. unsigned long base = pci_resource_start(pdev, 4);
  225. int irq_mask = ap->port_no ? MRDMODE_INTR_CH1 : MRDMODE_INTR_CH0;
  226. u8 mrdmode;
  227. ata_bmdma_irq_clear(ap);
  228. /* Clear this port's interrupt bit (leaving the other port alone) */
  229. mrdmode = inb(base + 1);
  230. mrdmode &= ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1);
  231. outb(mrdmode | irq_mask, base + 1);
  232. }
  233. /**
  234. * cmd646r1_bmdma_stop - DMA stop callback
  235. * @qc: Command in progress
  236. *
  237. * Stub for now while investigating the r1 quirk in the old driver.
  238. */
  239. static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc)
  240. {
  241. ata_bmdma_stop(qc);
  242. }
  243. static struct scsi_host_template cmd64x_sht = {
  244. ATA_BMDMA_SHT(DRV_NAME),
  245. };
  246. static const struct ata_port_operations cmd64x_base_ops = {
  247. .inherits = &ata_bmdma_port_ops,
  248. .set_piomode = cmd64x_set_piomode,
  249. .set_dmamode = cmd64x_set_dmamode,
  250. };
  251. static struct ata_port_operations cmd64x_port_ops = {
  252. .inherits = &cmd64x_base_ops,
  253. .sff_irq_clear = cmd64x_sff_irq_clear,
  254. .cable_detect = ata_cable_40wire,
  255. };
  256. static struct ata_port_operations cmd646r1_port_ops = {
  257. .inherits = &cmd64x_base_ops,
  258. .sff_irq_clear = cmd64x_sff_irq_clear,
  259. .bmdma_stop = cmd646r1_bmdma_stop,
  260. .cable_detect = ata_cable_40wire,
  261. };
  262. static struct ata_port_operations cmd646r3_port_ops = {
  263. .inherits = &cmd64x_base_ops,
  264. .sff_irq_clear = cmd648_sff_irq_clear,
  265. .cable_detect = ata_cable_40wire,
  266. };
  267. static struct ata_port_operations cmd648_port_ops = {
  268. .inherits = &cmd64x_base_ops,
  269. .sff_irq_clear = cmd648_sff_irq_clear,
  270. .cable_detect = cmd648_cable_detect,
  271. };
  272. static void cmd64x_fixup(struct pci_dev *pdev)
  273. {
  274. u8 mrdmode;
  275. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
  276. pci_read_config_byte(pdev, MRDMODE, &mrdmode);
  277. mrdmode &= ~0x30; /* IRQ set up */
  278. mrdmode |= 0x02; /* Memory read line enable */
  279. pci_write_config_byte(pdev, MRDMODE, mrdmode);
  280. /* PPC specific fixup copied from old driver */
  281. #ifdef CONFIG_PPC
  282. pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
  283. #endif
  284. }
  285. static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  286. {
  287. static const struct ata_port_info cmd_info[7] = {
  288. { /* CMD 643 - no UDMA */
  289. .flags = ATA_FLAG_SLAVE_POSS,
  290. .pio_mask = ATA_PIO4,
  291. .mwdma_mask = ATA_MWDMA2,
  292. .port_ops = &cmd64x_port_ops
  293. },
  294. { /* CMD 646 with broken UDMA */
  295. .flags = ATA_FLAG_SLAVE_POSS,
  296. .pio_mask = ATA_PIO4,
  297. .mwdma_mask = ATA_MWDMA2,
  298. .port_ops = &cmd64x_port_ops
  299. },
  300. { /* CMD 646U with broken UDMA */
  301. .flags = ATA_FLAG_SLAVE_POSS,
  302. .pio_mask = ATA_PIO4,
  303. .mwdma_mask = ATA_MWDMA2,
  304. .port_ops = &cmd646r3_port_ops
  305. },
  306. { /* CMD 646U2 with working UDMA */
  307. .flags = ATA_FLAG_SLAVE_POSS,
  308. .pio_mask = ATA_PIO4,
  309. .mwdma_mask = ATA_MWDMA2,
  310. .udma_mask = ATA_UDMA2,
  311. .port_ops = &cmd646r3_port_ops
  312. },
  313. { /* CMD 646 rev 1 */
  314. .flags = ATA_FLAG_SLAVE_POSS,
  315. .pio_mask = ATA_PIO4,
  316. .mwdma_mask = ATA_MWDMA2,
  317. .port_ops = &cmd646r1_port_ops
  318. },
  319. { /* CMD 648 */
  320. .flags = ATA_FLAG_SLAVE_POSS,
  321. .pio_mask = ATA_PIO4,
  322. .mwdma_mask = ATA_MWDMA2,
  323. .udma_mask = ATA_UDMA4,
  324. .port_ops = &cmd648_port_ops
  325. },
  326. { /* CMD 649 */
  327. .flags = ATA_FLAG_SLAVE_POSS,
  328. .pio_mask = ATA_PIO4,
  329. .mwdma_mask = ATA_MWDMA2,
  330. .udma_mask = ATA_UDMA5,
  331. .port_ops = &cmd648_port_ops
  332. }
  333. };
  334. const struct ata_port_info *ppi[] = {
  335. &cmd_info[id->driver_data],
  336. &cmd_info[id->driver_data],
  337. NULL
  338. };
  339. u8 reg;
  340. int rc;
  341. struct pci_dev *bridge = pdev->bus->self;
  342. /* mobility split bridges don't report enabled ports correctly */
  343. int port_ok = !(bridge && bridge->vendor ==
  344. PCI_VENDOR_ID_MOBILITY_ELECTRONICS);
  345. /* all (with exceptions below) apart from 643 have CNTRL_CH0 bit */
  346. int cntrl_ch0_ok = (id->driver_data != 0);
  347. rc = pcim_enable_device(pdev);
  348. if (rc)
  349. return rc;
  350. if (id->driver_data == 0) /* 643 */
  351. ata_pci_bmdma_clear_simplex(pdev);
  352. if (pdev->device == PCI_DEVICE_ID_CMD_646)
  353. switch (pdev->revision) {
  354. /* UDMA works since rev 5 */
  355. default:
  356. ppi[0] = &cmd_info[3];
  357. ppi[1] = &cmd_info[3];
  358. break;
  359. /* Interrupts in MRDMODE since rev 3 */
  360. case 3:
  361. case 4:
  362. ppi[0] = &cmd_info[2];
  363. ppi[1] = &cmd_info[2];
  364. break;
  365. /* Rev 1 with other problems? */
  366. case 1:
  367. ppi[0] = &cmd_info[4];
  368. ppi[1] = &cmd_info[4];
  369. /* FALL THRU */
  370. /* Early revs have no CNTRL_CH0 */
  371. case 2:
  372. case 0:
  373. cntrl_ch0_ok = 0;
  374. break;
  375. }
  376. cmd64x_fixup(pdev);
  377. /* check for enabled ports */
  378. pci_read_config_byte(pdev, CNTRL, &reg);
  379. if (!port_ok)
  380. dev_printk(KERN_NOTICE, &pdev->dev, "Mobility Bridge detected, ignoring CNTRL port enable/disable\n");
  381. if (port_ok && cntrl_ch0_ok && !(reg & CNTRL_CH0)) {
  382. dev_printk(KERN_NOTICE, &pdev->dev, "Primary port is disabled\n");
  383. ppi[0] = &ata_dummy_port_info;
  384. }
  385. if (port_ok && !(reg & CNTRL_CH1)) {
  386. dev_printk(KERN_NOTICE, &pdev->dev, "Secondary port is disabled\n");
  387. ppi[1] = &ata_dummy_port_info;
  388. }
  389. return ata_pci_bmdma_init_one(pdev, ppi, &cmd64x_sht, NULL, 0);
  390. }
  391. #ifdef CONFIG_PM
  392. static int cmd64x_reinit_one(struct pci_dev *pdev)
  393. {
  394. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  395. int rc;
  396. rc = ata_pci_device_do_resume(pdev);
  397. if (rc)
  398. return rc;
  399. cmd64x_fixup(pdev);
  400. ata_host_resume(host);
  401. return 0;
  402. }
  403. #endif
  404. static const struct pci_device_id cmd64x[] = {
  405. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
  406. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
  407. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 5 },
  408. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 6 },
  409. { },
  410. };
  411. static struct pci_driver cmd64x_pci_driver = {
  412. .name = DRV_NAME,
  413. .id_table = cmd64x,
  414. .probe = cmd64x_init_one,
  415. .remove = ata_pci_remove_one,
  416. #ifdef CONFIG_PM
  417. .suspend = ata_pci_device_suspend,
  418. .resume = cmd64x_reinit_one,
  419. #endif
  420. };
  421. static int __init cmd64x_init(void)
  422. {
  423. return pci_register_driver(&cmd64x_pci_driver);
  424. }
  425. static void __exit cmd64x_exit(void)
  426. {
  427. pci_unregister_driver(&cmd64x_pci_driver);
  428. }
  429. MODULE_AUTHOR("Alan Cox");
  430. MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers");
  431. MODULE_LICENSE("GPL");
  432. MODULE_DEVICE_TABLE(pci, cmd64x);
  433. MODULE_VERSION(DRV_VERSION);
  434. module_init(cmd64x_init);
  435. module_exit(cmd64x_exit);