pch_gbe_main.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  30. #define PCH_GBE_COPYBREAK_DEFAULT 256
  31. #define PCH_GBE_PCI_BAR 1
  32. #define PCH_GBE_TX_WEIGHT 64
  33. #define PCH_GBE_RX_WEIGHT 64
  34. #define PCH_GBE_RX_BUFFER_WRITE 16
  35. /* Initialize the wake-on-LAN settings */
  36. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  37. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  38. PCH_GBE_CHIP_TYPE_INTERNAL | \
  39. PCH_GBE_RGMII_MODE_RGMII | \
  40. PCH_GBE_CRS_SEL \
  41. )
  42. /* Ethertype field values */
  43. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  44. #define PCH_GBE_FRAME_SIZE_2048 2048
  45. #define PCH_GBE_FRAME_SIZE_4096 4096
  46. #define PCH_GBE_FRAME_SIZE_8192 8192
  47. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  48. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  49. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  50. #define PCH_GBE_DESC_UNUSED(R) \
  51. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  52. (R)->next_to_clean - (R)->next_to_use - 1)
  53. /* Pause packet value */
  54. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  55. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  56. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  57. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  58. #define PCH_GBE_ETH_ALEN 6
  59. /* This defines the bits that are set in the Interrupt Mask
  60. * Set/Read Register. Each bit is documented below:
  61. * o RXT0 = Receiver Timer Interrupt (ring 0)
  62. * o TXDW = Transmit Descriptor Written Back
  63. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  64. * o RXSEQ = Receive Sequence Error
  65. * o LSC = Link Status Change
  66. */
  67. #define PCH_GBE_INT_ENABLE_MASK ( \
  68. PCH_GBE_INT_RX_DMA_CMPLT | \
  69. PCH_GBE_INT_RX_DSC_EMP | \
  70. PCH_GBE_INT_WOL_DET | \
  71. PCH_GBE_INT_TX_CMPLT \
  72. )
  73. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  74. /**
  75. * pch_gbe_mac_read_mac_addr - Read MAC address
  76. * @hw: Pointer to the HW structure
  77. * Returns
  78. * 0: Successful.
  79. */
  80. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  81. {
  82. u32 adr1a, adr1b;
  83. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  84. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  85. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  86. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  87. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  88. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  89. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  90. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  91. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  92. return 0;
  93. }
  94. /**
  95. * pch_gbe_wait_clr_bit - Wait to clear a bit
  96. * @reg: Pointer of register
  97. * @busy: Busy bit
  98. */
  99. void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  100. {
  101. u32 tmp;
  102. /* wait busy */
  103. tmp = 1000;
  104. while ((ioread32(reg) & bit) && --tmp)
  105. cpu_relax();
  106. if (!tmp)
  107. pr_err("Error: busy bit is not cleared\n");
  108. }
  109. /**
  110. * pch_gbe_mac_mar_set - Set MAC address register
  111. * @hw: Pointer to the HW structure
  112. * @addr: Pointer to the MAC address
  113. * @index: MAC address array register
  114. */
  115. void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  116. {
  117. u32 mar_low, mar_high, adrmask;
  118. pr_debug("index : 0x%x\n", index);
  119. /*
  120. * HW expects these in little endian so we reverse the byte order
  121. * from network order (big endian) to little endian
  122. */
  123. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  124. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  125. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  126. /* Stop the MAC Address of index. */
  127. adrmask = ioread32(&hw->reg->ADDR_MASK);
  128. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  129. /* wait busy */
  130. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  131. /* Set the MAC address to the MAC address 1A/1B register */
  132. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  133. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  134. /* Start the MAC address of index */
  135. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  136. /* wait busy */
  137. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  138. }
  139. /**
  140. * pch_gbe_mac_reset_hw - Reset hardware
  141. * @hw: Pointer to the HW structure
  142. */
  143. void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  144. {
  145. /* Read the MAC address. and store to the private data */
  146. pch_gbe_mac_read_mac_addr(hw);
  147. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  148. #ifdef PCH_GBE_MAC_IFOP_RGMII
  149. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  150. #endif
  151. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  152. /* Setup the receive address */
  153. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  154. return;
  155. }
  156. /**
  157. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  158. * @hw: Pointer to the HW structure
  159. * @mar_count: Receive address registers
  160. */
  161. void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  162. {
  163. u32 i;
  164. /* Setup the receive address */
  165. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  166. /* Zero out the other receive addresses */
  167. for (i = 1; i < mar_count; i++) {
  168. iowrite32(0, &hw->reg->mac_adr[i].high);
  169. iowrite32(0, &hw->reg->mac_adr[i].low);
  170. }
  171. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  172. /* wait busy */
  173. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  174. }
  175. /**
  176. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  177. * @hw: Pointer to the HW structure
  178. * @mc_addr_list: Array of multicast addresses to program
  179. * @mc_addr_count: Number of multicast addresses to program
  180. * @mar_used_count: The first MAC Address register free to program
  181. * @mar_total_num: Total number of supported MAC Address Registers
  182. */
  183. void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  184. u8 *mc_addr_list, u32 mc_addr_count,
  185. u32 mar_used_count, u32 mar_total_num)
  186. {
  187. u32 i, adrmask;
  188. /* Load the first set of multicast addresses into the exact
  189. * filters (RAR). If there are not enough to fill the RAR
  190. * array, clear the filters.
  191. */
  192. for (i = mar_used_count; i < mar_total_num; i++) {
  193. if (mc_addr_count) {
  194. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  195. mc_addr_count--;
  196. mc_addr_list += PCH_GBE_ETH_ALEN;
  197. } else {
  198. /* Clear MAC address mask */
  199. adrmask = ioread32(&hw->reg->ADDR_MASK);
  200. iowrite32((adrmask | (0x0001 << i)),
  201. &hw->reg->ADDR_MASK);
  202. /* wait busy */
  203. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  204. /* Clear MAC address */
  205. iowrite32(0, &hw->reg->mac_adr[i].high);
  206. iowrite32(0, &hw->reg->mac_adr[i].low);
  207. }
  208. }
  209. }
  210. /**
  211. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  212. * @hw: Pointer to the HW structure
  213. * Returns
  214. * 0: Successful.
  215. * Negative value: Failed.
  216. */
  217. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  218. {
  219. struct pch_gbe_mac_info *mac = &hw->mac;
  220. u32 rx_fctrl;
  221. pr_debug("mac->fc = %u\n", mac->fc);
  222. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  223. switch (mac->fc) {
  224. case PCH_GBE_FC_NONE:
  225. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  226. mac->tx_fc_enable = false;
  227. break;
  228. case PCH_GBE_FC_RX_PAUSE:
  229. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  230. mac->tx_fc_enable = false;
  231. break;
  232. case PCH_GBE_FC_TX_PAUSE:
  233. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  234. mac->tx_fc_enable = true;
  235. break;
  236. case PCH_GBE_FC_FULL:
  237. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  238. mac->tx_fc_enable = true;
  239. break;
  240. default:
  241. pr_err("Flow control param set incorrectly\n");
  242. return -EINVAL;
  243. }
  244. if (mac->link_duplex == DUPLEX_HALF)
  245. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  246. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  247. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  248. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  249. return 0;
  250. }
  251. /**
  252. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  253. * @hw: Pointer to the HW structure
  254. * @wu_evt: Wake up event
  255. */
  256. void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  257. {
  258. u32 addr_mask;
  259. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  260. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  261. if (wu_evt) {
  262. /* Set Wake-On-Lan address mask */
  263. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  264. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  265. /* wait busy */
  266. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  267. iowrite32(0, &hw->reg->WOL_ST);
  268. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  269. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  270. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  271. } else {
  272. iowrite32(0, &hw->reg->WOL_CTRL);
  273. iowrite32(0, &hw->reg->WOL_ST);
  274. }
  275. return;
  276. }
  277. /**
  278. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  279. * @hw: Pointer to the HW structure
  280. * @addr: Address of PHY
  281. * @dir: Operetion. (Write or Read)
  282. * @reg: Access register of PHY
  283. * @data: Write data.
  284. *
  285. * Returns: Read date.
  286. */
  287. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  288. u16 data)
  289. {
  290. u32 data_out = 0;
  291. unsigned int i;
  292. unsigned long flags;
  293. spin_lock_irqsave(&hw->miim_lock, flags);
  294. for (i = 100; i; --i) {
  295. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  296. break;
  297. udelay(20);
  298. }
  299. if (i == 0) {
  300. pr_err("pch-gbe.miim won't go Ready\n");
  301. spin_unlock_irqrestore(&hw->miim_lock, flags);
  302. return 0; /* No way to indicate timeout error */
  303. }
  304. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  305. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  306. dir | data), &hw->reg->MIIM);
  307. for (i = 0; i < 100; i++) {
  308. udelay(20);
  309. data_out = ioread32(&hw->reg->MIIM);
  310. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  311. break;
  312. }
  313. spin_unlock_irqrestore(&hw->miim_lock, flags);
  314. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  315. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  316. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  317. return (u16) data_out;
  318. }
  319. /**
  320. * pch_gbe_mac_set_pause_packet - Set pause packet
  321. * @hw: Pointer to the HW structure
  322. */
  323. void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  324. {
  325. unsigned long tmp2, tmp3;
  326. /* Set Pause packet */
  327. tmp2 = hw->mac.addr[1];
  328. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  329. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  330. tmp3 = hw->mac.addr[5];
  331. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  332. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  333. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  334. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  335. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  336. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  337. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  338. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  339. /* Transmit Pause Packet */
  340. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  341. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  342. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  343. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  344. ioread32(&hw->reg->PAUSE_PKT5));
  345. return;
  346. }
  347. /**
  348. * pch_gbe_alloc_queues - Allocate memory for all rings
  349. * @adapter: Board private structure to initialize
  350. * Returns
  351. * 0: Successfully
  352. * Negative value: Failed
  353. */
  354. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  355. {
  356. int size;
  357. size = (int)sizeof(struct pch_gbe_tx_ring);
  358. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  359. if (!adapter->tx_ring)
  360. return -ENOMEM;
  361. size = (int)sizeof(struct pch_gbe_rx_ring);
  362. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  363. if (!adapter->rx_ring) {
  364. kfree(adapter->tx_ring);
  365. return -ENOMEM;
  366. }
  367. return 0;
  368. }
  369. /**
  370. * pch_gbe_init_stats - Initialize status
  371. * @adapter: Board private structure to initialize
  372. */
  373. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  374. {
  375. memset(&adapter->stats, 0, sizeof(adapter->stats));
  376. return;
  377. }
  378. /**
  379. * pch_gbe_init_phy - Initialize PHY
  380. * @adapter: Board private structure to initialize
  381. * Returns
  382. * 0: Successfully
  383. * Negative value: Failed
  384. */
  385. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  386. {
  387. struct net_device *netdev = adapter->netdev;
  388. u32 addr;
  389. u16 bmcr, stat;
  390. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  391. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  392. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  393. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  394. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  395. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  396. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  397. break;
  398. }
  399. adapter->hw.phy.addr = adapter->mii.phy_id;
  400. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  401. if (addr == 32)
  402. return -EAGAIN;
  403. /* Selected the phy and isolate the rest */
  404. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  405. if (addr != adapter->mii.phy_id) {
  406. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  407. BMCR_ISOLATE);
  408. } else {
  409. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  410. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  411. bmcr & ~BMCR_ISOLATE);
  412. }
  413. }
  414. /* MII setup */
  415. adapter->mii.phy_id_mask = 0x1F;
  416. adapter->mii.reg_num_mask = 0x1F;
  417. adapter->mii.dev = adapter->netdev;
  418. adapter->mii.mdio_read = pch_gbe_mdio_read;
  419. adapter->mii.mdio_write = pch_gbe_mdio_write;
  420. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  421. return 0;
  422. }
  423. /**
  424. * pch_gbe_mdio_read - The read function for mii
  425. * @netdev: Network interface device structure
  426. * @addr: Phy ID
  427. * @reg: Access location
  428. * Returns
  429. * 0: Successfully
  430. * Negative value: Failed
  431. */
  432. int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  433. {
  434. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  435. struct pch_gbe_hw *hw = &adapter->hw;
  436. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  437. (u16) 0);
  438. }
  439. /**
  440. * pch_gbe_mdio_write - The write function for mii
  441. * @netdev: Network interface device structure
  442. * @addr: Phy ID (not used)
  443. * @reg: Access location
  444. * @data: Write data
  445. */
  446. void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg, int data)
  447. {
  448. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  449. struct pch_gbe_hw *hw = &adapter->hw;
  450. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  451. }
  452. /**
  453. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  454. * @work: Pointer of board private structure
  455. */
  456. static void pch_gbe_reset_task(struct work_struct *work)
  457. {
  458. struct pch_gbe_adapter *adapter;
  459. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  460. pch_gbe_reinit_locked(adapter);
  461. }
  462. /**
  463. * pch_gbe_reinit_locked- Re-initialization
  464. * @adapter: Board private structure
  465. */
  466. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  467. {
  468. struct net_device *netdev = adapter->netdev;
  469. rtnl_lock();
  470. if (netif_running(netdev)) {
  471. pch_gbe_down(adapter);
  472. pch_gbe_up(adapter);
  473. }
  474. rtnl_unlock();
  475. }
  476. /**
  477. * pch_gbe_reset - Reset GbE
  478. * @adapter: Board private structure
  479. */
  480. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  481. {
  482. pch_gbe_mac_reset_hw(&adapter->hw);
  483. /* Setup the receive address. */
  484. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  485. if (pch_gbe_hal_init_hw(&adapter->hw))
  486. pr_err("Hardware Error\n");
  487. }
  488. /**
  489. * pch_gbe_free_irq - Free an interrupt
  490. * @adapter: Board private structure
  491. */
  492. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  493. {
  494. struct net_device *netdev = adapter->netdev;
  495. free_irq(adapter->pdev->irq, netdev);
  496. if (adapter->have_msi) {
  497. pci_disable_msi(adapter->pdev);
  498. pr_debug("call pci_disable_msi\n");
  499. }
  500. }
  501. /**
  502. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  503. * @adapter: Board private structure
  504. */
  505. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  506. {
  507. struct pch_gbe_hw *hw = &adapter->hw;
  508. atomic_inc(&adapter->irq_sem);
  509. iowrite32(0, &hw->reg->INT_EN);
  510. ioread32(&hw->reg->INT_ST);
  511. synchronize_irq(adapter->pdev->irq);
  512. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  513. }
  514. /**
  515. * pch_gbe_irq_enable - Enable default interrupt generation settings
  516. * @adapter: Board private structure
  517. */
  518. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  519. {
  520. struct pch_gbe_hw *hw = &adapter->hw;
  521. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  522. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  523. ioread32(&hw->reg->INT_ST);
  524. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  525. }
  526. /**
  527. * pch_gbe_setup_tctl - configure the Transmit control registers
  528. * @adapter: Board private structure
  529. */
  530. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  531. {
  532. struct pch_gbe_hw *hw = &adapter->hw;
  533. u32 tx_mode, tcpip;
  534. tx_mode = PCH_GBE_TM_LONG_PKT |
  535. PCH_GBE_TM_ST_AND_FD |
  536. PCH_GBE_TM_SHORT_PKT |
  537. PCH_GBE_TM_TH_TX_STRT_8 |
  538. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  539. iowrite32(tx_mode, &hw->reg->TX_MODE);
  540. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  541. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  542. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  543. return;
  544. }
  545. /**
  546. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  547. * @adapter: Board private structure
  548. */
  549. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  550. {
  551. struct pch_gbe_hw *hw = &adapter->hw;
  552. u32 tdba, tdlen, dctrl;
  553. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  554. (unsigned long long)adapter->tx_ring->dma,
  555. adapter->tx_ring->size);
  556. /* Setup the HW Tx Head and Tail descriptor pointers */
  557. tdba = adapter->tx_ring->dma;
  558. tdlen = adapter->tx_ring->size - 0x10;
  559. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  560. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  561. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  562. /* Enables Transmission DMA */
  563. dctrl = ioread32(&hw->reg->DMA_CTRL);
  564. dctrl |= PCH_GBE_TX_DMA_EN;
  565. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  566. }
  567. /**
  568. * pch_gbe_setup_rctl - Configure the receive control registers
  569. * @adapter: Board private structure
  570. */
  571. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  572. {
  573. struct pch_gbe_hw *hw = &adapter->hw;
  574. u32 rx_mode, tcpip;
  575. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  576. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  577. iowrite32(rx_mode, &hw->reg->RX_MODE);
  578. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  579. if (adapter->rx_csum) {
  580. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  581. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  582. } else {
  583. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  584. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  585. }
  586. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  587. return;
  588. }
  589. /**
  590. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  591. * @adapter: Board private structure
  592. */
  593. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  594. {
  595. struct pch_gbe_hw *hw = &adapter->hw;
  596. u32 rdba, rdlen, rctl, rxdma;
  597. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  598. (unsigned long long)adapter->rx_ring->dma,
  599. adapter->rx_ring->size);
  600. pch_gbe_mac_force_mac_fc(hw);
  601. /* Disables Receive MAC */
  602. rctl = ioread32(&hw->reg->MAC_RX_EN);
  603. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  604. /* Disables Receive DMA */
  605. rxdma = ioread32(&hw->reg->DMA_CTRL);
  606. rxdma &= ~PCH_GBE_RX_DMA_EN;
  607. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  608. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  609. ioread32(&hw->reg->MAC_RX_EN),
  610. ioread32(&hw->reg->DMA_CTRL));
  611. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  612. * the Base and Length of the Rx Descriptor Ring */
  613. rdba = adapter->rx_ring->dma;
  614. rdlen = adapter->rx_ring->size - 0x10;
  615. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  616. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  617. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  618. /* Enables Receive DMA */
  619. rxdma = ioread32(&hw->reg->DMA_CTRL);
  620. rxdma |= PCH_GBE_RX_DMA_EN;
  621. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  622. /* Enables Receive */
  623. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  624. }
  625. /**
  626. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  627. * @adapter: Board private structure
  628. * @buffer_info: Buffer information structure
  629. */
  630. static void pch_gbe_unmap_and_free_tx_resource(
  631. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  632. {
  633. if (buffer_info->mapped) {
  634. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  635. buffer_info->length, DMA_TO_DEVICE);
  636. buffer_info->mapped = false;
  637. }
  638. if (buffer_info->skb) {
  639. dev_kfree_skb_any(buffer_info->skb);
  640. buffer_info->skb = NULL;
  641. }
  642. }
  643. /**
  644. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  645. * @adapter: Board private structure
  646. * @buffer_info: Buffer information structure
  647. */
  648. static void pch_gbe_unmap_and_free_rx_resource(
  649. struct pch_gbe_adapter *adapter,
  650. struct pch_gbe_buffer *buffer_info)
  651. {
  652. if (buffer_info->mapped) {
  653. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  654. buffer_info->length, DMA_FROM_DEVICE);
  655. buffer_info->mapped = false;
  656. }
  657. if (buffer_info->skb) {
  658. dev_kfree_skb_any(buffer_info->skb);
  659. buffer_info->skb = NULL;
  660. }
  661. }
  662. /**
  663. * pch_gbe_clean_tx_ring - Free Tx Buffers
  664. * @adapter: Board private structure
  665. * @tx_ring: Ring to be cleaned
  666. */
  667. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  668. struct pch_gbe_tx_ring *tx_ring)
  669. {
  670. struct pch_gbe_hw *hw = &adapter->hw;
  671. struct pch_gbe_buffer *buffer_info;
  672. unsigned long size;
  673. unsigned int i;
  674. /* Free all the Tx ring sk_buffs */
  675. for (i = 0; i < tx_ring->count; i++) {
  676. buffer_info = &tx_ring->buffer_info[i];
  677. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  678. }
  679. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  680. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  681. memset(tx_ring->buffer_info, 0, size);
  682. /* Zero out the descriptor ring */
  683. memset(tx_ring->desc, 0, tx_ring->size);
  684. tx_ring->next_to_use = 0;
  685. tx_ring->next_to_clean = 0;
  686. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  687. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  688. }
  689. /**
  690. * pch_gbe_clean_rx_ring - Free Rx Buffers
  691. * @adapter: Board private structure
  692. * @rx_ring: Ring to free buffers from
  693. */
  694. static void
  695. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  696. struct pch_gbe_rx_ring *rx_ring)
  697. {
  698. struct pch_gbe_hw *hw = &adapter->hw;
  699. struct pch_gbe_buffer *buffer_info;
  700. unsigned long size;
  701. unsigned int i;
  702. /* Free all the Rx ring sk_buffs */
  703. for (i = 0; i < rx_ring->count; i++) {
  704. buffer_info = &rx_ring->buffer_info[i];
  705. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  706. }
  707. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  708. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  709. memset(rx_ring->buffer_info, 0, size);
  710. /* Zero out the descriptor ring */
  711. memset(rx_ring->desc, 0, rx_ring->size);
  712. rx_ring->next_to_clean = 0;
  713. rx_ring->next_to_use = 0;
  714. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  715. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  716. }
  717. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  718. u16 duplex)
  719. {
  720. struct pch_gbe_hw *hw = &adapter->hw;
  721. unsigned long rgmii = 0;
  722. /* Set the RGMII control. */
  723. #ifdef PCH_GBE_MAC_IFOP_RGMII
  724. switch (speed) {
  725. case SPEED_10:
  726. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  727. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  728. break;
  729. case SPEED_100:
  730. rgmii = (PCH_GBE_RGMII_RATE_25M |
  731. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  732. break;
  733. case SPEED_1000:
  734. rgmii = (PCH_GBE_RGMII_RATE_125M |
  735. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  736. break;
  737. }
  738. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  739. #else /* GMII */
  740. rgmii = 0;
  741. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  742. #endif
  743. }
  744. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  745. u16 duplex)
  746. {
  747. struct net_device *netdev = adapter->netdev;
  748. struct pch_gbe_hw *hw = &adapter->hw;
  749. unsigned long mode = 0;
  750. /* Set the communication mode */
  751. switch (speed) {
  752. case SPEED_10:
  753. mode = PCH_GBE_MODE_MII_ETHER;
  754. netdev->tx_queue_len = 10;
  755. break;
  756. case SPEED_100:
  757. mode = PCH_GBE_MODE_MII_ETHER;
  758. netdev->tx_queue_len = 100;
  759. break;
  760. case SPEED_1000:
  761. mode = PCH_GBE_MODE_GMII_ETHER;
  762. break;
  763. }
  764. if (duplex == DUPLEX_FULL)
  765. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  766. else
  767. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  768. iowrite32(mode, &hw->reg->MODE);
  769. }
  770. /**
  771. * pch_gbe_watchdog - Watchdog process
  772. * @data: Board private structure
  773. */
  774. static void pch_gbe_watchdog(unsigned long data)
  775. {
  776. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  777. struct net_device *netdev = adapter->netdev;
  778. struct pch_gbe_hw *hw = &adapter->hw;
  779. struct ethtool_cmd cmd;
  780. pr_debug("right now = %ld\n", jiffies);
  781. pch_gbe_update_stats(adapter);
  782. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  783. netdev->tx_queue_len = adapter->tx_queue_len;
  784. /* mii library handles link maintenance tasks */
  785. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  786. pr_err("ethtool get setting Error\n");
  787. mod_timer(&adapter->watchdog_timer,
  788. round_jiffies(jiffies +
  789. PCH_GBE_WATCHDOG_PERIOD));
  790. return;
  791. }
  792. hw->mac.link_speed = cmd.speed;
  793. hw->mac.link_duplex = cmd.duplex;
  794. /* Set the RGMII control. */
  795. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  796. hw->mac.link_duplex);
  797. /* Set the communication mode */
  798. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  799. hw->mac.link_duplex);
  800. netdev_dbg(netdev,
  801. "Link is Up %d Mbps %s-Duplex\n",
  802. cmd.speed,
  803. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  804. netif_carrier_on(netdev);
  805. netif_wake_queue(netdev);
  806. } else if ((!mii_link_ok(&adapter->mii)) &&
  807. (netif_carrier_ok(netdev))) {
  808. netdev_dbg(netdev, "NIC Link is Down\n");
  809. hw->mac.link_speed = SPEED_10;
  810. hw->mac.link_duplex = DUPLEX_HALF;
  811. netif_carrier_off(netdev);
  812. netif_stop_queue(netdev);
  813. }
  814. mod_timer(&adapter->watchdog_timer,
  815. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  816. }
  817. /**
  818. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  819. * @adapter: Board private structure
  820. * @tx_ring: Tx descriptor ring structure
  821. * @skb: Sockt buffer structure
  822. */
  823. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  824. struct pch_gbe_tx_ring *tx_ring,
  825. struct sk_buff *skb)
  826. {
  827. struct pch_gbe_hw *hw = &adapter->hw;
  828. struct pch_gbe_tx_desc *tx_desc;
  829. struct pch_gbe_buffer *buffer_info;
  830. struct sk_buff *tmp_skb;
  831. unsigned int frame_ctrl;
  832. unsigned int ring_num;
  833. unsigned long flags;
  834. /*-- Set frame control --*/
  835. frame_ctrl = 0;
  836. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  837. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  838. if (unlikely(!adapter->tx_csum))
  839. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  840. /* Performs checksum processing */
  841. /*
  842. * It is because the hardware accelerator does not support a checksum,
  843. * when the received data size is less than 64 bytes.
  844. */
  845. if ((skb->len < PCH_GBE_SHORT_PKT) && (adapter->tx_csum)) {
  846. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  847. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  848. if (skb->protocol == htons(ETH_P_IP)) {
  849. struct iphdr *iph = ip_hdr(skb);
  850. unsigned int offset;
  851. iph->check = 0;
  852. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  853. offset = skb_transport_offset(skb);
  854. if (iph->protocol == IPPROTO_TCP) {
  855. skb->csum = 0;
  856. tcp_hdr(skb)->check = 0;
  857. skb->csum = skb_checksum(skb, offset,
  858. skb->len - offset, 0);
  859. tcp_hdr(skb)->check =
  860. csum_tcpudp_magic(iph->saddr,
  861. iph->daddr,
  862. skb->len - offset,
  863. IPPROTO_TCP,
  864. skb->csum);
  865. } else if (iph->protocol == IPPROTO_UDP) {
  866. skb->csum = 0;
  867. udp_hdr(skb)->check = 0;
  868. skb->csum =
  869. skb_checksum(skb, offset,
  870. skb->len - offset, 0);
  871. udp_hdr(skb)->check =
  872. csum_tcpudp_magic(iph->saddr,
  873. iph->daddr,
  874. skb->len - offset,
  875. IPPROTO_UDP,
  876. skb->csum);
  877. }
  878. }
  879. }
  880. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  881. ring_num = tx_ring->next_to_use;
  882. if (unlikely((ring_num + 1) == tx_ring->count))
  883. tx_ring->next_to_use = 0;
  884. else
  885. tx_ring->next_to_use = ring_num + 1;
  886. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  887. buffer_info = &tx_ring->buffer_info[ring_num];
  888. tmp_skb = buffer_info->skb;
  889. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  890. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  891. tmp_skb->data[ETH_HLEN] = 0x00;
  892. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  893. tmp_skb->len = skb->len;
  894. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  895. (skb->len - ETH_HLEN));
  896. /*-- Set Buffer infomation --*/
  897. buffer_info->length = tmp_skb->len;
  898. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  899. buffer_info->length,
  900. DMA_TO_DEVICE);
  901. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  902. pr_err("TX DMA map failed\n");
  903. buffer_info->dma = 0;
  904. buffer_info->time_stamp = 0;
  905. tx_ring->next_to_use = ring_num;
  906. return;
  907. }
  908. buffer_info->mapped = true;
  909. buffer_info->time_stamp = jiffies;
  910. /*-- Set Tx descriptor --*/
  911. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  912. tx_desc->buffer_addr = (buffer_info->dma);
  913. tx_desc->length = (tmp_skb->len);
  914. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  915. tx_desc->tx_frame_ctrl = (frame_ctrl);
  916. tx_desc->gbec_status = (DSC_INIT16);
  917. if (unlikely(++ring_num == tx_ring->count))
  918. ring_num = 0;
  919. /* Update software pointer of TX descriptor */
  920. iowrite32(tx_ring->dma +
  921. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  922. &hw->reg->TX_DSC_SW_P);
  923. dev_kfree_skb_any(skb);
  924. }
  925. /**
  926. * pch_gbe_update_stats - Update the board statistics counters
  927. * @adapter: Board private structure
  928. */
  929. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  930. {
  931. struct net_device *netdev = adapter->netdev;
  932. struct pci_dev *pdev = adapter->pdev;
  933. struct pch_gbe_hw_stats *stats = &adapter->stats;
  934. unsigned long flags;
  935. /*
  936. * Prevent stats update while adapter is being reset, or if the pci
  937. * connection is down.
  938. */
  939. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  940. return;
  941. spin_lock_irqsave(&adapter->stats_lock, flags);
  942. /* Update device status "adapter->stats" */
  943. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  944. stats->tx_errors = stats->tx_length_errors +
  945. stats->tx_aborted_errors +
  946. stats->tx_carrier_errors + stats->tx_timeout_count;
  947. /* Update network device status "adapter->net_stats" */
  948. netdev->stats.rx_packets = stats->rx_packets;
  949. netdev->stats.rx_bytes = stats->rx_bytes;
  950. netdev->stats.rx_dropped = stats->rx_dropped;
  951. netdev->stats.tx_packets = stats->tx_packets;
  952. netdev->stats.tx_bytes = stats->tx_bytes;
  953. netdev->stats.tx_dropped = stats->tx_dropped;
  954. /* Fill out the OS statistics structure */
  955. netdev->stats.multicast = stats->multicast;
  956. netdev->stats.collisions = stats->collisions;
  957. /* Rx Errors */
  958. netdev->stats.rx_errors = stats->rx_errors;
  959. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  960. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  961. /* Tx Errors */
  962. netdev->stats.tx_errors = stats->tx_errors;
  963. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  964. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  965. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  966. }
  967. /**
  968. * pch_gbe_intr - Interrupt Handler
  969. * @irq: Interrupt number
  970. * @data: Pointer to a network interface device structure
  971. * Returns
  972. * - IRQ_HANDLED: Our interrupt
  973. * - IRQ_NONE: Not our interrupt
  974. */
  975. static irqreturn_t pch_gbe_intr(int irq, void *data)
  976. {
  977. struct net_device *netdev = data;
  978. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  979. struct pch_gbe_hw *hw = &adapter->hw;
  980. u32 int_st;
  981. u32 int_en;
  982. /* Check request status */
  983. int_st = ioread32(&hw->reg->INT_ST);
  984. int_st = int_st & ioread32(&hw->reg->INT_EN);
  985. /* When request status is no interruption factor */
  986. if (unlikely(!int_st))
  987. return IRQ_NONE; /* Not our interrupt. End processing. */
  988. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  989. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  990. adapter->stats.intr_rx_frame_err_count++;
  991. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  992. adapter->stats.intr_rx_fifo_err_count++;
  993. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  994. adapter->stats.intr_rx_dma_err_count++;
  995. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  996. adapter->stats.intr_tx_fifo_err_count++;
  997. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  998. adapter->stats.intr_tx_dma_err_count++;
  999. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1000. adapter->stats.intr_tcpip_err_count++;
  1001. /* When Rx descriptor is empty */
  1002. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1003. adapter->stats.intr_rx_dsc_empty_count++;
  1004. pr_err("Rx descriptor is empty\n");
  1005. int_en = ioread32(&hw->reg->INT_EN);
  1006. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1007. if (hw->mac.tx_fc_enable) {
  1008. /* Set Pause packet */
  1009. pch_gbe_mac_set_pause_packet(hw);
  1010. }
  1011. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1012. == 0) {
  1013. return IRQ_HANDLED;
  1014. }
  1015. }
  1016. /* When request status is Receive interruption */
  1017. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1018. if (likely(napi_schedule_prep(&adapter->napi))) {
  1019. /* Enable only Rx Descriptor empty */
  1020. atomic_inc(&adapter->irq_sem);
  1021. int_en = ioread32(&hw->reg->INT_EN);
  1022. int_en &=
  1023. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1024. iowrite32(int_en, &hw->reg->INT_EN);
  1025. /* Start polling for NAPI */
  1026. __napi_schedule(&adapter->napi);
  1027. }
  1028. }
  1029. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1030. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1031. return IRQ_HANDLED;
  1032. }
  1033. /**
  1034. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1035. * @adapter: Board private structure
  1036. * @rx_ring: Rx descriptor ring
  1037. * @cleaned_count: Cleaned count
  1038. */
  1039. static void
  1040. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1041. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1042. {
  1043. struct net_device *netdev = adapter->netdev;
  1044. struct pci_dev *pdev = adapter->pdev;
  1045. struct pch_gbe_hw *hw = &adapter->hw;
  1046. struct pch_gbe_rx_desc *rx_desc;
  1047. struct pch_gbe_buffer *buffer_info;
  1048. struct sk_buff *skb;
  1049. unsigned int i;
  1050. unsigned int bufsz;
  1051. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1052. i = rx_ring->next_to_use;
  1053. while ((cleaned_count--)) {
  1054. buffer_info = &rx_ring->buffer_info[i];
  1055. skb = buffer_info->skb;
  1056. if (skb) {
  1057. skb_trim(skb, 0);
  1058. } else {
  1059. skb = netdev_alloc_skb(netdev, bufsz);
  1060. if (unlikely(!skb)) {
  1061. /* Better luck next round */
  1062. adapter->stats.rx_alloc_buff_failed++;
  1063. break;
  1064. }
  1065. /* 64byte align */
  1066. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1067. buffer_info->skb = skb;
  1068. buffer_info->length = adapter->rx_buffer_len;
  1069. }
  1070. buffer_info->dma = dma_map_single(&pdev->dev,
  1071. skb->data,
  1072. buffer_info->length,
  1073. DMA_FROM_DEVICE);
  1074. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1075. dev_kfree_skb(skb);
  1076. buffer_info->skb = NULL;
  1077. buffer_info->dma = 0;
  1078. adapter->stats.rx_alloc_buff_failed++;
  1079. break; /* while !buffer_info->skb */
  1080. }
  1081. buffer_info->mapped = true;
  1082. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1083. rx_desc->buffer_addr = (buffer_info->dma);
  1084. rx_desc->gbec_status = DSC_INIT16;
  1085. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1086. i, (unsigned long long)buffer_info->dma,
  1087. buffer_info->length);
  1088. if (unlikely(++i == rx_ring->count))
  1089. i = 0;
  1090. }
  1091. if (likely(rx_ring->next_to_use != i)) {
  1092. rx_ring->next_to_use = i;
  1093. if (unlikely(i-- == 0))
  1094. i = (rx_ring->count - 1);
  1095. iowrite32(rx_ring->dma +
  1096. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1097. &hw->reg->RX_DSC_SW_P);
  1098. }
  1099. return;
  1100. }
  1101. /**
  1102. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1103. * @adapter: Board private structure
  1104. * @tx_ring: Tx descriptor ring
  1105. */
  1106. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1107. struct pch_gbe_tx_ring *tx_ring)
  1108. {
  1109. struct pch_gbe_buffer *buffer_info;
  1110. struct sk_buff *skb;
  1111. unsigned int i;
  1112. unsigned int bufsz;
  1113. struct pch_gbe_tx_desc *tx_desc;
  1114. bufsz =
  1115. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1116. for (i = 0; i < tx_ring->count; i++) {
  1117. buffer_info = &tx_ring->buffer_info[i];
  1118. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1119. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1120. buffer_info->skb = skb;
  1121. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1122. tx_desc->gbec_status = (DSC_INIT16);
  1123. }
  1124. return;
  1125. }
  1126. /**
  1127. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1128. * @adapter: Board private structure
  1129. * @tx_ring: Tx descriptor ring
  1130. * Returns
  1131. * true: Cleaned the descriptor
  1132. * false: Not cleaned the descriptor
  1133. */
  1134. static bool
  1135. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1136. struct pch_gbe_tx_ring *tx_ring)
  1137. {
  1138. struct pch_gbe_tx_desc *tx_desc;
  1139. struct pch_gbe_buffer *buffer_info;
  1140. struct sk_buff *skb;
  1141. unsigned int i;
  1142. unsigned int cleaned_count = 0;
  1143. bool cleaned = false;
  1144. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1145. i = tx_ring->next_to_clean;
  1146. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1147. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1148. tx_desc->gbec_status, tx_desc->dma_status);
  1149. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1150. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1151. cleaned = true;
  1152. buffer_info = &tx_ring->buffer_info[i];
  1153. skb = buffer_info->skb;
  1154. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1155. adapter->stats.tx_aborted_errors++;
  1156. pr_err("Transfer Abort Error\n");
  1157. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1158. ) {
  1159. adapter->stats.tx_carrier_errors++;
  1160. pr_err("Transfer Carrier Sense Error\n");
  1161. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1162. ) {
  1163. adapter->stats.tx_aborted_errors++;
  1164. pr_err("Transfer Collision Abort Error\n");
  1165. } else if ((tx_desc->gbec_status &
  1166. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1167. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1168. adapter->stats.collisions++;
  1169. adapter->stats.tx_packets++;
  1170. adapter->stats.tx_bytes += skb->len;
  1171. pr_debug("Transfer Collision\n");
  1172. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1173. ) {
  1174. adapter->stats.tx_packets++;
  1175. adapter->stats.tx_bytes += skb->len;
  1176. }
  1177. if (buffer_info->mapped) {
  1178. pr_debug("unmap buffer_info->dma : %d\n", i);
  1179. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1180. buffer_info->length, DMA_TO_DEVICE);
  1181. buffer_info->mapped = false;
  1182. }
  1183. if (buffer_info->skb) {
  1184. pr_debug("trim buffer_info->skb : %d\n", i);
  1185. skb_trim(buffer_info->skb, 0);
  1186. }
  1187. tx_desc->gbec_status = DSC_INIT16;
  1188. if (unlikely(++i == tx_ring->count))
  1189. i = 0;
  1190. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1191. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1192. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1193. break;
  1194. }
  1195. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1196. cleaned_count);
  1197. /* Recover from running out of Tx resources in xmit_frame */
  1198. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1199. netif_wake_queue(adapter->netdev);
  1200. adapter->stats.tx_restart_count++;
  1201. pr_debug("Tx wake queue\n");
  1202. }
  1203. spin_lock(&adapter->tx_queue_lock);
  1204. tx_ring->next_to_clean = i;
  1205. spin_unlock(&adapter->tx_queue_lock);
  1206. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1207. return cleaned;
  1208. }
  1209. /**
  1210. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1211. * @adapter: Board private structure
  1212. * @rx_ring: Rx descriptor ring
  1213. * @work_done: Completed count
  1214. * @work_to_do: Request count
  1215. * Returns
  1216. * true: Cleaned the descriptor
  1217. * false: Not cleaned the descriptor
  1218. */
  1219. static bool
  1220. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1221. struct pch_gbe_rx_ring *rx_ring,
  1222. int *work_done, int work_to_do)
  1223. {
  1224. struct net_device *netdev = adapter->netdev;
  1225. struct pci_dev *pdev = adapter->pdev;
  1226. struct pch_gbe_buffer *buffer_info;
  1227. struct pch_gbe_rx_desc *rx_desc;
  1228. u32 length;
  1229. unsigned char tmp_packet[ETH_HLEN];
  1230. unsigned int i;
  1231. unsigned int cleaned_count = 0;
  1232. bool cleaned = false;
  1233. struct sk_buff *skb;
  1234. u8 dma_status;
  1235. u16 gbec_status;
  1236. u32 tcp_ip_status;
  1237. u8 skb_copy_flag = 0;
  1238. u8 skb_padding_flag = 0;
  1239. i = rx_ring->next_to_clean;
  1240. while (*work_done < work_to_do) {
  1241. /* Check Rx descriptor status */
  1242. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1243. if (rx_desc->gbec_status == DSC_INIT16)
  1244. break;
  1245. cleaned = true;
  1246. cleaned_count++;
  1247. dma_status = rx_desc->dma_status;
  1248. gbec_status = rx_desc->gbec_status;
  1249. tcp_ip_status = rx_desc->tcp_ip_status;
  1250. rx_desc->gbec_status = DSC_INIT16;
  1251. buffer_info = &rx_ring->buffer_info[i];
  1252. skb = buffer_info->skb;
  1253. /* unmap dma */
  1254. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1255. buffer_info->length, DMA_FROM_DEVICE);
  1256. buffer_info->mapped = false;
  1257. /* Prefetch the packet */
  1258. prefetch(skb->data);
  1259. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1260. "TCP:0x%08x] BufInf = 0x%p\n",
  1261. i, dma_status, gbec_status, tcp_ip_status,
  1262. buffer_info);
  1263. /* Error check */
  1264. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1265. adapter->stats.rx_frame_errors++;
  1266. pr_err("Receive Not Octal Error\n");
  1267. } else if (unlikely(gbec_status &
  1268. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1269. adapter->stats.rx_frame_errors++;
  1270. pr_err("Receive Nibble Error\n");
  1271. } else if (unlikely(gbec_status &
  1272. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1273. adapter->stats.rx_crc_errors++;
  1274. pr_err("Receive CRC Error\n");
  1275. } else {
  1276. /* get receive length */
  1277. /* length convert[-3], padding[-2] */
  1278. length = (rx_desc->rx_words_eob) - 3 - 2;
  1279. /* Decide the data conversion method */
  1280. if (!adapter->rx_csum) {
  1281. /* [Header:14][payload] */
  1282. skb_padding_flag = 0;
  1283. skb_copy_flag = 1;
  1284. } else {
  1285. /* [Header:14][padding:2][payload] */
  1286. skb_padding_flag = 1;
  1287. if (length < copybreak)
  1288. skb_copy_flag = 1;
  1289. else
  1290. skb_copy_flag = 0;
  1291. }
  1292. /* Data conversion */
  1293. if (skb_copy_flag) { /* recycle skb */
  1294. struct sk_buff *new_skb;
  1295. new_skb =
  1296. netdev_alloc_skb(netdev,
  1297. length + NET_IP_ALIGN);
  1298. if (new_skb) {
  1299. if (!skb_padding_flag) {
  1300. skb_reserve(new_skb,
  1301. NET_IP_ALIGN);
  1302. }
  1303. memcpy(new_skb->data, skb->data,
  1304. length);
  1305. /* save the skb
  1306. * in buffer_info as good */
  1307. skb = new_skb;
  1308. } else if (!skb_padding_flag) {
  1309. /* dorrop error */
  1310. pr_err("New skb allocation Error\n");
  1311. goto dorrop;
  1312. }
  1313. } else {
  1314. buffer_info->skb = NULL;
  1315. }
  1316. if (skb_padding_flag) {
  1317. memcpy(&tmp_packet[0], &skb->data[0], ETH_HLEN);
  1318. memcpy(&skb->data[NET_IP_ALIGN], &tmp_packet[0],
  1319. ETH_HLEN);
  1320. skb_reserve(skb, NET_IP_ALIGN);
  1321. }
  1322. /* update status of driver */
  1323. adapter->stats.rx_bytes += length;
  1324. adapter->stats.rx_packets++;
  1325. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1326. adapter->stats.multicast++;
  1327. /* Write meta date of skb */
  1328. skb_put(skb, length);
  1329. skb->protocol = eth_type_trans(skb, netdev);
  1330. if ((tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK) ==
  1331. PCH_GBE_RXD_ACC_STAT_TCPIPOK) {
  1332. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1333. } else {
  1334. skb->ip_summed = CHECKSUM_NONE;
  1335. }
  1336. napi_gro_receive(&adapter->napi, skb);
  1337. (*work_done)++;
  1338. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1339. skb->ip_summed, length);
  1340. }
  1341. dorrop:
  1342. /* return some buffers to hardware, one at a time is too slow */
  1343. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1344. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1345. cleaned_count);
  1346. cleaned_count = 0;
  1347. }
  1348. if (++i == rx_ring->count)
  1349. i = 0;
  1350. }
  1351. rx_ring->next_to_clean = i;
  1352. if (cleaned_count)
  1353. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1354. return cleaned;
  1355. }
  1356. /**
  1357. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1358. * @adapter: Board private structure
  1359. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1360. * Returns
  1361. * 0: Successfully
  1362. * Negative value: Failed
  1363. */
  1364. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1365. struct pch_gbe_tx_ring *tx_ring)
  1366. {
  1367. struct pci_dev *pdev = adapter->pdev;
  1368. struct pch_gbe_tx_desc *tx_desc;
  1369. int size;
  1370. int desNo;
  1371. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1372. tx_ring->buffer_info = vmalloc(size);
  1373. if (!tx_ring->buffer_info) {
  1374. pr_err("Unable to allocate memory for the buffer infomation\n");
  1375. return -ENOMEM;
  1376. }
  1377. memset(tx_ring->buffer_info, 0, size);
  1378. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1379. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1380. &tx_ring->dma, GFP_KERNEL);
  1381. if (!tx_ring->desc) {
  1382. vfree(tx_ring->buffer_info);
  1383. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1384. return -ENOMEM;
  1385. }
  1386. memset(tx_ring->desc, 0, tx_ring->size);
  1387. tx_ring->next_to_use = 0;
  1388. tx_ring->next_to_clean = 0;
  1389. spin_lock_init(&tx_ring->tx_lock);
  1390. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1391. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1392. tx_desc->gbec_status = DSC_INIT16;
  1393. }
  1394. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1395. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1396. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1397. tx_ring->next_to_clean, tx_ring->next_to_use);
  1398. return 0;
  1399. }
  1400. /**
  1401. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1402. * @adapter: Board private structure
  1403. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1404. * Returns
  1405. * 0: Successfully
  1406. * Negative value: Failed
  1407. */
  1408. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1409. struct pch_gbe_rx_ring *rx_ring)
  1410. {
  1411. struct pci_dev *pdev = adapter->pdev;
  1412. struct pch_gbe_rx_desc *rx_desc;
  1413. int size;
  1414. int desNo;
  1415. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1416. rx_ring->buffer_info = vmalloc(size);
  1417. if (!rx_ring->buffer_info) {
  1418. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1419. return -ENOMEM;
  1420. }
  1421. memset(rx_ring->buffer_info, 0, size);
  1422. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1423. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1424. &rx_ring->dma, GFP_KERNEL);
  1425. if (!rx_ring->desc) {
  1426. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1427. vfree(rx_ring->buffer_info);
  1428. return -ENOMEM;
  1429. }
  1430. memset(rx_ring->desc, 0, rx_ring->size);
  1431. rx_ring->next_to_clean = 0;
  1432. rx_ring->next_to_use = 0;
  1433. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1434. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1435. rx_desc->gbec_status = DSC_INIT16;
  1436. }
  1437. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1438. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1439. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1440. rx_ring->next_to_clean, rx_ring->next_to_use);
  1441. return 0;
  1442. }
  1443. /**
  1444. * pch_gbe_free_tx_resources - Free Tx Resources
  1445. * @adapter: Board private structure
  1446. * @tx_ring: Tx descriptor ring for a specific queue
  1447. */
  1448. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1449. struct pch_gbe_tx_ring *tx_ring)
  1450. {
  1451. struct pci_dev *pdev = adapter->pdev;
  1452. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1453. vfree(tx_ring->buffer_info);
  1454. tx_ring->buffer_info = NULL;
  1455. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1456. tx_ring->desc = NULL;
  1457. }
  1458. /**
  1459. * pch_gbe_free_rx_resources - Free Rx Resources
  1460. * @adapter: Board private structure
  1461. * @rx_ring: Ring to clean the resources from
  1462. */
  1463. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1464. struct pch_gbe_rx_ring *rx_ring)
  1465. {
  1466. struct pci_dev *pdev = adapter->pdev;
  1467. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1468. vfree(rx_ring->buffer_info);
  1469. rx_ring->buffer_info = NULL;
  1470. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1471. rx_ring->desc = NULL;
  1472. }
  1473. /**
  1474. * pch_gbe_request_irq - Allocate an interrupt line
  1475. * @adapter: Board private structure
  1476. * Returns
  1477. * 0: Successfully
  1478. * Negative value: Failed
  1479. */
  1480. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1481. {
  1482. struct net_device *netdev = adapter->netdev;
  1483. int err;
  1484. int flags;
  1485. flags = IRQF_SHARED;
  1486. adapter->have_msi = false;
  1487. err = pci_enable_msi(adapter->pdev);
  1488. pr_debug("call pci_enable_msi\n");
  1489. if (err) {
  1490. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1491. } else {
  1492. flags = 0;
  1493. adapter->have_msi = true;
  1494. }
  1495. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1496. flags, netdev->name, netdev);
  1497. if (err)
  1498. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1499. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1500. adapter->have_msi, flags, err);
  1501. return err;
  1502. }
  1503. static void pch_gbe_set_multi(struct net_device *netdev);
  1504. /**
  1505. * pch_gbe_up - Up GbE network device
  1506. * @adapter: Board private structure
  1507. * Returns
  1508. * 0: Successfully
  1509. * Negative value: Failed
  1510. */
  1511. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1512. {
  1513. struct net_device *netdev = adapter->netdev;
  1514. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1515. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1516. int err;
  1517. /* hardware has been reset, we need to reload some things */
  1518. pch_gbe_set_multi(netdev);
  1519. pch_gbe_setup_tctl(adapter);
  1520. pch_gbe_configure_tx(adapter);
  1521. pch_gbe_setup_rctl(adapter);
  1522. pch_gbe_configure_rx(adapter);
  1523. err = pch_gbe_request_irq(adapter);
  1524. if (err) {
  1525. pr_err("Error: can't bring device up\n");
  1526. return err;
  1527. }
  1528. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1529. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1530. adapter->tx_queue_len = netdev->tx_queue_len;
  1531. mod_timer(&adapter->watchdog_timer, jiffies);
  1532. napi_enable(&adapter->napi);
  1533. pch_gbe_irq_enable(adapter);
  1534. netif_start_queue(adapter->netdev);
  1535. return 0;
  1536. }
  1537. /**
  1538. * pch_gbe_down - Down GbE network device
  1539. * @adapter: Board private structure
  1540. */
  1541. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1542. {
  1543. struct net_device *netdev = adapter->netdev;
  1544. /* signal that we're down so the interrupt handler does not
  1545. * reschedule our watchdog timer */
  1546. napi_disable(&adapter->napi);
  1547. atomic_set(&adapter->irq_sem, 0);
  1548. pch_gbe_irq_disable(adapter);
  1549. pch_gbe_free_irq(adapter);
  1550. del_timer_sync(&adapter->watchdog_timer);
  1551. netdev->tx_queue_len = adapter->tx_queue_len;
  1552. netif_carrier_off(netdev);
  1553. netif_stop_queue(netdev);
  1554. pch_gbe_reset(adapter);
  1555. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1556. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1557. }
  1558. /**
  1559. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1560. * @adapter: Board private structure to initialize
  1561. * Returns
  1562. * 0: Successfully
  1563. * Negative value: Failed
  1564. */
  1565. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1566. {
  1567. struct pch_gbe_hw *hw = &adapter->hw;
  1568. struct net_device *netdev = adapter->netdev;
  1569. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1570. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1571. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1572. /* Initialize the hardware-specific values */
  1573. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1574. pr_err("Hardware Initialization Failure\n");
  1575. return -EIO;
  1576. }
  1577. if (pch_gbe_alloc_queues(adapter)) {
  1578. pr_err("Unable to allocate memory for queues\n");
  1579. return -ENOMEM;
  1580. }
  1581. spin_lock_init(&adapter->hw.miim_lock);
  1582. spin_lock_init(&adapter->tx_queue_lock);
  1583. spin_lock_init(&adapter->stats_lock);
  1584. spin_lock_init(&adapter->ethtool_lock);
  1585. atomic_set(&adapter->irq_sem, 0);
  1586. pch_gbe_irq_disable(adapter);
  1587. pch_gbe_init_stats(adapter);
  1588. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1589. (u32) adapter->rx_buffer_len,
  1590. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1591. return 0;
  1592. }
  1593. /**
  1594. * pch_gbe_open - Called when a network interface is made active
  1595. * @netdev: Network interface device structure
  1596. * Returns
  1597. * 0: Successfully
  1598. * Negative value: Failed
  1599. */
  1600. static int pch_gbe_open(struct net_device *netdev)
  1601. {
  1602. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1603. struct pch_gbe_hw *hw = &adapter->hw;
  1604. int err;
  1605. /* allocate transmit descriptors */
  1606. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1607. if (err)
  1608. goto err_setup_tx;
  1609. /* allocate receive descriptors */
  1610. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1611. if (err)
  1612. goto err_setup_rx;
  1613. pch_gbe_hal_power_up_phy(hw);
  1614. err = pch_gbe_up(adapter);
  1615. if (err)
  1616. goto err_up;
  1617. pr_debug("Success End\n");
  1618. return 0;
  1619. err_up:
  1620. if (!adapter->wake_up_evt)
  1621. pch_gbe_hal_power_down_phy(hw);
  1622. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1623. err_setup_rx:
  1624. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1625. err_setup_tx:
  1626. pch_gbe_reset(adapter);
  1627. pr_err("Error End\n");
  1628. return err;
  1629. }
  1630. /**
  1631. * pch_gbe_stop - Disables a network interface
  1632. * @netdev: Network interface device structure
  1633. * Returns
  1634. * 0: Successfully
  1635. */
  1636. static int pch_gbe_stop(struct net_device *netdev)
  1637. {
  1638. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1639. struct pch_gbe_hw *hw = &adapter->hw;
  1640. pch_gbe_down(adapter);
  1641. if (!adapter->wake_up_evt)
  1642. pch_gbe_hal_power_down_phy(hw);
  1643. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1644. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1645. return 0;
  1646. }
  1647. /**
  1648. * pch_gbe_xmit_frame - Packet transmitting start
  1649. * @skb: Socket buffer structure
  1650. * @netdev: Network interface device structure
  1651. * Returns
  1652. * - NETDEV_TX_OK: Normal end
  1653. * - NETDEV_TX_BUSY: Error end
  1654. */
  1655. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1656. {
  1657. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1658. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1659. unsigned long flags;
  1660. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1661. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1662. skb->len, adapter->hw.mac.max_frame_size);
  1663. dev_kfree_skb_any(skb);
  1664. adapter->stats.tx_length_errors++;
  1665. return NETDEV_TX_OK;
  1666. }
  1667. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1668. /* Collision - tell upper layer to requeue */
  1669. return NETDEV_TX_LOCKED;
  1670. }
  1671. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1672. netif_stop_queue(netdev);
  1673. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1674. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1675. tx_ring->next_to_use, tx_ring->next_to_clean);
  1676. return NETDEV_TX_BUSY;
  1677. }
  1678. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1679. /* CRC,ITAG no support */
  1680. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1681. return NETDEV_TX_OK;
  1682. }
  1683. /**
  1684. * pch_gbe_get_stats - Get System Network Statistics
  1685. * @netdev: Network interface device structure
  1686. * Returns: The current stats
  1687. */
  1688. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1689. {
  1690. /* only return the current stats */
  1691. return &netdev->stats;
  1692. }
  1693. /**
  1694. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1695. * @netdev: Network interface device structure
  1696. */
  1697. static void pch_gbe_set_multi(struct net_device *netdev)
  1698. {
  1699. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1700. struct pch_gbe_hw *hw = &adapter->hw;
  1701. struct netdev_hw_addr *ha;
  1702. u8 *mta_list;
  1703. u32 rctl;
  1704. int i;
  1705. int mc_count;
  1706. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1707. /* Check for Promiscuous and All Multicast modes */
  1708. rctl = ioread32(&hw->reg->RX_MODE);
  1709. mc_count = netdev_mc_count(netdev);
  1710. if ((netdev->flags & IFF_PROMISC)) {
  1711. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1712. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1713. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1714. /* all the multicasting receive permissions */
  1715. rctl |= PCH_GBE_ADD_FIL_EN;
  1716. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1717. } else {
  1718. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1719. /* all the multicasting receive permissions */
  1720. rctl |= PCH_GBE_ADD_FIL_EN;
  1721. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1722. } else {
  1723. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1724. }
  1725. }
  1726. iowrite32(rctl, &hw->reg->RX_MODE);
  1727. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1728. return;
  1729. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1730. if (!mta_list)
  1731. return;
  1732. /* The shared function expects a packed array of only addresses. */
  1733. i = 0;
  1734. netdev_for_each_mc_addr(ha, netdev) {
  1735. if (i == mc_count)
  1736. break;
  1737. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1738. }
  1739. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1740. PCH_GBE_MAR_ENTRIES);
  1741. kfree(mta_list);
  1742. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1743. ioread32(&hw->reg->RX_MODE), mc_count);
  1744. }
  1745. /**
  1746. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1747. * @netdev: Network interface device structure
  1748. * @addr: Pointer to an address structure
  1749. * Returns
  1750. * 0: Successfully
  1751. * -EADDRNOTAVAIL: Failed
  1752. */
  1753. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1754. {
  1755. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1756. struct sockaddr *skaddr = addr;
  1757. int ret_val;
  1758. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1759. ret_val = -EADDRNOTAVAIL;
  1760. } else {
  1761. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1762. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1763. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1764. ret_val = 0;
  1765. }
  1766. pr_debug("ret_val : 0x%08x\n", ret_val);
  1767. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1768. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1769. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1770. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1771. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1772. return ret_val;
  1773. }
  1774. /**
  1775. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1776. * @netdev: Network interface device structure
  1777. * @new_mtu: New value for maximum frame size
  1778. * Returns
  1779. * 0: Successfully
  1780. * -EINVAL: Failed
  1781. */
  1782. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1783. {
  1784. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1785. int max_frame;
  1786. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1787. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1788. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1789. pr_err("Invalid MTU setting\n");
  1790. return -EINVAL;
  1791. }
  1792. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1793. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1794. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1795. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1796. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1797. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1798. else
  1799. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1800. netdev->mtu = new_mtu;
  1801. adapter->hw.mac.max_frame_size = max_frame;
  1802. if (netif_running(netdev))
  1803. pch_gbe_reinit_locked(adapter);
  1804. else
  1805. pch_gbe_reset(adapter);
  1806. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1807. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1808. adapter->hw.mac.max_frame_size);
  1809. return 0;
  1810. }
  1811. /**
  1812. * pch_gbe_ioctl - Controls register through a MII interface
  1813. * @netdev: Network interface device structure
  1814. * @ifr: Pointer to ifr structure
  1815. * @cmd: Control command
  1816. * Returns
  1817. * 0: Successfully
  1818. * Negative value: Failed
  1819. */
  1820. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1821. {
  1822. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1823. pr_debug("cmd : 0x%04x\n", cmd);
  1824. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1825. }
  1826. /**
  1827. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1828. * @netdev: Network interface device structure
  1829. */
  1830. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1831. {
  1832. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1833. /* Do the reset outside of interrupt context */
  1834. adapter->stats.tx_timeout_count++;
  1835. schedule_work(&adapter->reset_task);
  1836. }
  1837. /**
  1838. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1839. * @napi: Pointer of polling device struct
  1840. * @budget: The maximum number of a packet
  1841. * Returns
  1842. * false: Exit the polling mode
  1843. * true: Continue the polling mode
  1844. */
  1845. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1846. {
  1847. struct pch_gbe_adapter *adapter =
  1848. container_of(napi, struct pch_gbe_adapter, napi);
  1849. struct net_device *netdev = adapter->netdev;
  1850. int work_done = 0;
  1851. bool poll_end_flag = false;
  1852. bool cleaned = false;
  1853. pr_debug("budget : %d\n", budget);
  1854. /* Keep link state information with original netdev */
  1855. if (!netif_carrier_ok(netdev)) {
  1856. poll_end_flag = true;
  1857. } else {
  1858. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1859. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1860. if (cleaned)
  1861. work_done = budget;
  1862. /* If no Tx and not enough Rx work done,
  1863. * exit the polling mode
  1864. */
  1865. if ((work_done < budget) || !netif_running(netdev))
  1866. poll_end_flag = true;
  1867. }
  1868. if (poll_end_flag) {
  1869. napi_complete(napi);
  1870. pch_gbe_irq_enable(adapter);
  1871. }
  1872. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1873. poll_end_flag, work_done, budget);
  1874. return work_done;
  1875. }
  1876. #ifdef CONFIG_NET_POLL_CONTROLLER
  1877. /**
  1878. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1879. * @netdev: Network interface device structure
  1880. */
  1881. static void pch_gbe_netpoll(struct net_device *netdev)
  1882. {
  1883. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1884. disable_irq(adapter->pdev->irq);
  1885. pch_gbe_intr(adapter->pdev->irq, netdev);
  1886. enable_irq(adapter->pdev->irq);
  1887. }
  1888. #endif
  1889. static const struct net_device_ops pch_gbe_netdev_ops = {
  1890. .ndo_open = pch_gbe_open,
  1891. .ndo_stop = pch_gbe_stop,
  1892. .ndo_start_xmit = pch_gbe_xmit_frame,
  1893. .ndo_get_stats = pch_gbe_get_stats,
  1894. .ndo_set_mac_address = pch_gbe_set_mac,
  1895. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1896. .ndo_change_mtu = pch_gbe_change_mtu,
  1897. .ndo_do_ioctl = pch_gbe_ioctl,
  1898. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1899. #ifdef CONFIG_NET_POLL_CONTROLLER
  1900. .ndo_poll_controller = pch_gbe_netpoll,
  1901. #endif
  1902. };
  1903. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1904. pci_channel_state_t state)
  1905. {
  1906. struct net_device *netdev = pci_get_drvdata(pdev);
  1907. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1908. netif_device_detach(netdev);
  1909. if (netif_running(netdev))
  1910. pch_gbe_down(adapter);
  1911. pci_disable_device(pdev);
  1912. /* Request a slot slot reset. */
  1913. return PCI_ERS_RESULT_NEED_RESET;
  1914. }
  1915. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1916. {
  1917. struct net_device *netdev = pci_get_drvdata(pdev);
  1918. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1919. struct pch_gbe_hw *hw = &adapter->hw;
  1920. if (pci_enable_device(pdev)) {
  1921. pr_err("Cannot re-enable PCI device after reset\n");
  1922. return PCI_ERS_RESULT_DISCONNECT;
  1923. }
  1924. pci_set_master(pdev);
  1925. pci_enable_wake(pdev, PCI_D0, 0);
  1926. pch_gbe_hal_power_up_phy(hw);
  1927. pch_gbe_reset(adapter);
  1928. /* Clear wake up status */
  1929. pch_gbe_mac_set_wol_event(hw, 0);
  1930. return PCI_ERS_RESULT_RECOVERED;
  1931. }
  1932. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1933. {
  1934. struct net_device *netdev = pci_get_drvdata(pdev);
  1935. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1936. if (netif_running(netdev)) {
  1937. if (pch_gbe_up(adapter)) {
  1938. pr_debug("can't bring device back up after reset\n");
  1939. return;
  1940. }
  1941. }
  1942. netif_device_attach(netdev);
  1943. }
  1944. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1945. {
  1946. struct net_device *netdev = pci_get_drvdata(pdev);
  1947. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1948. struct pch_gbe_hw *hw = &adapter->hw;
  1949. u32 wufc = adapter->wake_up_evt;
  1950. int retval = 0;
  1951. netif_device_detach(netdev);
  1952. if (netif_running(netdev))
  1953. pch_gbe_down(adapter);
  1954. if (wufc) {
  1955. pch_gbe_set_multi(netdev);
  1956. pch_gbe_setup_rctl(adapter);
  1957. pch_gbe_configure_rx(adapter);
  1958. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1959. hw->mac.link_duplex);
  1960. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1961. hw->mac.link_duplex);
  1962. pch_gbe_mac_set_wol_event(hw, wufc);
  1963. pci_disable_device(pdev);
  1964. } else {
  1965. pch_gbe_hal_power_down_phy(hw);
  1966. pch_gbe_mac_set_wol_event(hw, wufc);
  1967. pci_disable_device(pdev);
  1968. }
  1969. return retval;
  1970. }
  1971. #ifdef CONFIG_PM
  1972. static int pch_gbe_suspend(struct device *device)
  1973. {
  1974. struct pci_dev *pdev = to_pci_dev(device);
  1975. return __pch_gbe_suspend(pdev);
  1976. }
  1977. static int pch_gbe_resume(struct device *device)
  1978. {
  1979. struct pci_dev *pdev = to_pci_dev(device);
  1980. struct net_device *netdev = pci_get_drvdata(pdev);
  1981. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1982. struct pch_gbe_hw *hw = &adapter->hw;
  1983. u32 err;
  1984. err = pci_enable_device(pdev);
  1985. if (err) {
  1986. pr_err("Cannot enable PCI device from suspend\n");
  1987. return err;
  1988. }
  1989. pci_set_master(pdev);
  1990. pch_gbe_hal_power_up_phy(hw);
  1991. pch_gbe_reset(adapter);
  1992. /* Clear wake on lan control and status */
  1993. pch_gbe_mac_set_wol_event(hw, 0);
  1994. if (netif_running(netdev))
  1995. pch_gbe_up(adapter);
  1996. netif_device_attach(netdev);
  1997. return 0;
  1998. }
  1999. #endif /* CONFIG_PM */
  2000. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2001. {
  2002. __pch_gbe_suspend(pdev);
  2003. if (system_state == SYSTEM_POWER_OFF) {
  2004. pci_wake_from_d3(pdev, true);
  2005. pci_set_power_state(pdev, PCI_D3hot);
  2006. }
  2007. }
  2008. static void pch_gbe_remove(struct pci_dev *pdev)
  2009. {
  2010. struct net_device *netdev = pci_get_drvdata(pdev);
  2011. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2012. flush_scheduled_work();
  2013. unregister_netdev(netdev);
  2014. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2015. kfree(adapter->tx_ring);
  2016. kfree(adapter->rx_ring);
  2017. iounmap(adapter->hw.reg);
  2018. pci_release_regions(pdev);
  2019. free_netdev(netdev);
  2020. pci_disable_device(pdev);
  2021. }
  2022. static int pch_gbe_probe(struct pci_dev *pdev,
  2023. const struct pci_device_id *pci_id)
  2024. {
  2025. struct net_device *netdev;
  2026. struct pch_gbe_adapter *adapter;
  2027. int ret;
  2028. ret = pci_enable_device(pdev);
  2029. if (ret)
  2030. return ret;
  2031. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2032. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2033. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2034. if (ret) {
  2035. ret = pci_set_consistent_dma_mask(pdev,
  2036. DMA_BIT_MASK(32));
  2037. if (ret) {
  2038. dev_err(&pdev->dev, "ERR: No usable DMA "
  2039. "configuration, aborting\n");
  2040. goto err_disable_device;
  2041. }
  2042. }
  2043. }
  2044. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2045. if (ret) {
  2046. dev_err(&pdev->dev,
  2047. "ERR: Can't reserve PCI I/O and memory resources\n");
  2048. goto err_disable_device;
  2049. }
  2050. pci_set_master(pdev);
  2051. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2052. if (!netdev) {
  2053. ret = -ENOMEM;
  2054. dev_err(&pdev->dev,
  2055. "ERR: Can't allocate and set up an Ethernet device\n");
  2056. goto err_release_pci;
  2057. }
  2058. SET_NETDEV_DEV(netdev, &pdev->dev);
  2059. pci_set_drvdata(pdev, netdev);
  2060. adapter = netdev_priv(netdev);
  2061. adapter->netdev = netdev;
  2062. adapter->pdev = pdev;
  2063. adapter->hw.back = adapter;
  2064. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2065. if (!adapter->hw.reg) {
  2066. ret = -EIO;
  2067. dev_err(&pdev->dev, "Can't ioremap\n");
  2068. goto err_free_netdev;
  2069. }
  2070. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2071. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2072. netif_napi_add(netdev, &adapter->napi,
  2073. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2074. netdev->features = NETIF_F_HW_CSUM | NETIF_F_GRO;
  2075. pch_gbe_set_ethtool_ops(netdev);
  2076. pch_gbe_mac_reset_hw(&adapter->hw);
  2077. /* setup the private structure */
  2078. ret = pch_gbe_sw_init(adapter);
  2079. if (ret)
  2080. goto err_iounmap;
  2081. /* Initialize PHY */
  2082. ret = pch_gbe_init_phy(adapter);
  2083. if (ret) {
  2084. dev_err(&pdev->dev, "PHY initialize error\n");
  2085. goto err_free_adapter;
  2086. }
  2087. pch_gbe_hal_get_bus_info(&adapter->hw);
  2088. /* Read the MAC address. and store to the private data */
  2089. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2090. if (ret) {
  2091. dev_err(&pdev->dev, "MAC address Read Error\n");
  2092. goto err_free_adapter;
  2093. }
  2094. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2095. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2096. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2097. ret = -EIO;
  2098. goto err_free_adapter;
  2099. }
  2100. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2101. (unsigned long)adapter);
  2102. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2103. pch_gbe_check_options(adapter);
  2104. if (adapter->tx_csum)
  2105. netdev->features |= NETIF_F_HW_CSUM;
  2106. else
  2107. netdev->features &= ~NETIF_F_HW_CSUM;
  2108. /* initialize the wol settings based on the eeprom settings */
  2109. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2110. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2111. /* reset the hardware with the new settings */
  2112. pch_gbe_reset(adapter);
  2113. ret = register_netdev(netdev);
  2114. if (ret)
  2115. goto err_free_adapter;
  2116. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2117. netif_carrier_off(netdev);
  2118. netif_stop_queue(netdev);
  2119. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2120. device_set_wakeup_enable(&pdev->dev, 1);
  2121. return 0;
  2122. err_free_adapter:
  2123. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2124. kfree(adapter->tx_ring);
  2125. kfree(adapter->rx_ring);
  2126. err_iounmap:
  2127. iounmap(adapter->hw.reg);
  2128. err_free_netdev:
  2129. free_netdev(netdev);
  2130. err_release_pci:
  2131. pci_release_regions(pdev);
  2132. err_disable_device:
  2133. pci_disable_device(pdev);
  2134. return ret;
  2135. }
  2136. static const struct pci_device_id pch_gbe_pcidev_id[] = {
  2137. {.vendor = PCI_VENDOR_ID_INTEL,
  2138. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2139. .subvendor = PCI_ANY_ID,
  2140. .subdevice = PCI_ANY_ID,
  2141. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2142. .class_mask = (0xFFFF00)
  2143. },
  2144. /* required last entry */
  2145. {0}
  2146. };
  2147. #ifdef CONFIG_PM
  2148. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2149. .suspend = pch_gbe_suspend,
  2150. .resume = pch_gbe_resume,
  2151. .freeze = pch_gbe_suspend,
  2152. .thaw = pch_gbe_resume,
  2153. .poweroff = pch_gbe_suspend,
  2154. .restore = pch_gbe_resume,
  2155. };
  2156. #endif
  2157. static struct pci_error_handlers pch_gbe_err_handler = {
  2158. .error_detected = pch_gbe_io_error_detected,
  2159. .slot_reset = pch_gbe_io_slot_reset,
  2160. .resume = pch_gbe_io_resume
  2161. };
  2162. static struct pci_driver pch_gbe_pcidev = {
  2163. .name = KBUILD_MODNAME,
  2164. .id_table = pch_gbe_pcidev_id,
  2165. .probe = pch_gbe_probe,
  2166. .remove = pch_gbe_remove,
  2167. #ifdef CONFIG_PM_OPS
  2168. .driver.pm = &pch_gbe_pm_ops,
  2169. #endif
  2170. .shutdown = pch_gbe_shutdown,
  2171. .err_handler = &pch_gbe_err_handler
  2172. };
  2173. static int __init pch_gbe_init_module(void)
  2174. {
  2175. int ret;
  2176. ret = pci_register_driver(&pch_gbe_pcidev);
  2177. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2178. if (copybreak == 0) {
  2179. pr_info("copybreak disabled\n");
  2180. } else {
  2181. pr_info("copybreak enabled for packets <= %u bytes\n",
  2182. copybreak);
  2183. }
  2184. }
  2185. return ret;
  2186. }
  2187. static void __exit pch_gbe_exit_module(void)
  2188. {
  2189. pci_unregister_driver(&pch_gbe_pcidev);
  2190. }
  2191. module_init(pch_gbe_init_module);
  2192. module_exit(pch_gbe_exit_module);
  2193. MODULE_DESCRIPTION("OKI semiconductor PCH Gigabit ethernet Driver");
  2194. MODULE_AUTHOR("OKI semiconductor, <masa-korg@dsn.okisemi.com>");
  2195. MODULE_LICENSE("GPL");
  2196. MODULE_VERSION(DRV_VERSION);
  2197. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2198. module_param(copybreak, uint, 0644);
  2199. MODULE_PARM_DESC(copybreak,
  2200. "Maximum size of packet that is copied to a new buffer on receive");
  2201. /* pch_gbe_main.c */