mipsregs.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/config.h>
  16. #include <linux/linkage.h>
  17. #include <asm/hazards.h>
  18. /*
  19. * The following macros are especially useful for __asm__
  20. * inline assembler.
  21. */
  22. #ifndef __STR
  23. #define __STR(x) #x
  24. #endif
  25. #ifndef STR
  26. #define STR(x) __STR(x)
  27. #endif
  28. /*
  29. * Configure language
  30. */
  31. #ifdef __ASSEMBLY__
  32. #define _ULCAST_
  33. #else
  34. #define _ULCAST_ (unsigned long)
  35. #endif
  36. /*
  37. * Coprocessor 0 register names
  38. */
  39. #define CP0_INDEX $0
  40. #define CP0_RANDOM $1
  41. #define CP0_ENTRYLO0 $2
  42. #define CP0_ENTRYLO1 $3
  43. #define CP0_CONF $3
  44. #define CP0_CONTEXT $4
  45. #define CP0_PAGEMASK $5
  46. #define CP0_WIRED $6
  47. #define CP0_INFO $7
  48. #define CP0_BADVADDR $8
  49. #define CP0_COUNT $9
  50. #define CP0_ENTRYHI $10
  51. #define CP0_COMPARE $11
  52. #define CP0_STATUS $12
  53. #define CP0_CAUSE $13
  54. #define CP0_EPC $14
  55. #define CP0_PRID $15
  56. #define CP0_CONFIG $16
  57. #define CP0_LLADDR $17
  58. #define CP0_WATCHLO $18
  59. #define CP0_WATCHHI $19
  60. #define CP0_XCONTEXT $20
  61. #define CP0_FRAMEMASK $21
  62. #define CP0_DIAGNOSTIC $22
  63. #define CP0_DEBUG $23
  64. #define CP0_DEPC $24
  65. #define CP0_PERFORMANCE $25
  66. #define CP0_ECC $26
  67. #define CP0_CACHEERR $27
  68. #define CP0_TAGLO $28
  69. #define CP0_TAGHI $29
  70. #define CP0_ERROREPC $30
  71. #define CP0_DESAVE $31
  72. /*
  73. * R4640/R4650 cp0 register names. These registers are listed
  74. * here only for completeness; without MMU these CPUs are not useable
  75. * by Linux. A future ELKS port might take make Linux run on them
  76. * though ...
  77. */
  78. #define CP0_IBASE $0
  79. #define CP0_IBOUND $1
  80. #define CP0_DBASE $2
  81. #define CP0_DBOUND $3
  82. #define CP0_CALG $17
  83. #define CP0_IWATCH $18
  84. #define CP0_DWATCH $19
  85. /*
  86. * Coprocessor 0 Set 1 register names
  87. */
  88. #define CP0_S1_DERRADDR0 $26
  89. #define CP0_S1_DERRADDR1 $27
  90. #define CP0_S1_INTCONTROL $20
  91. /*
  92. * TX39 Series
  93. */
  94. #define CP0_TX39_CACHE $7
  95. /*
  96. * Coprocessor 1 (FPU) register names
  97. */
  98. #define CP1_REVISION $0
  99. #define CP1_STATUS $31
  100. /*
  101. * FPU Status Register Values
  102. */
  103. /*
  104. * Status Register Values
  105. */
  106. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  107. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  108. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  109. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  110. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  111. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  112. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  113. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  114. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  115. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  116. /*
  117. * X the exception cause indicator
  118. * E the exception enable
  119. * S the sticky/flag bit
  120. */
  121. #define FPU_CSR_ALL_X 0x0003f000
  122. #define FPU_CSR_UNI_X 0x00020000
  123. #define FPU_CSR_INV_X 0x00010000
  124. #define FPU_CSR_DIV_X 0x00008000
  125. #define FPU_CSR_OVF_X 0x00004000
  126. #define FPU_CSR_UDF_X 0x00002000
  127. #define FPU_CSR_INE_X 0x00001000
  128. #define FPU_CSR_ALL_E 0x00000f80
  129. #define FPU_CSR_INV_E 0x00000800
  130. #define FPU_CSR_DIV_E 0x00000400
  131. #define FPU_CSR_OVF_E 0x00000200
  132. #define FPU_CSR_UDF_E 0x00000100
  133. #define FPU_CSR_INE_E 0x00000080
  134. #define FPU_CSR_ALL_S 0x0000007c
  135. #define FPU_CSR_INV_S 0x00000040
  136. #define FPU_CSR_DIV_S 0x00000020
  137. #define FPU_CSR_OVF_S 0x00000010
  138. #define FPU_CSR_UDF_S 0x00000008
  139. #define FPU_CSR_INE_S 0x00000004
  140. /* rounding mode */
  141. #define FPU_CSR_RN 0x0 /* nearest */
  142. #define FPU_CSR_RZ 0x1 /* towards zero */
  143. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  144. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  145. /*
  146. * Values for PageMask register
  147. */
  148. #ifdef CONFIG_CPU_VR41XX
  149. /* Why doesn't stupidity hurt ... */
  150. #define PM_1K 0x00000000
  151. #define PM_4K 0x00001800
  152. #define PM_16K 0x00007800
  153. #define PM_64K 0x0001f800
  154. #define PM_256K 0x0007f800
  155. #else
  156. #define PM_4K 0x00000000
  157. #define PM_16K 0x00006000
  158. #define PM_64K 0x0001e000
  159. #define PM_256K 0x0007e000
  160. #define PM_1M 0x001fe000
  161. #define PM_4M 0x007fe000
  162. #define PM_16M 0x01ffe000
  163. #define PM_64M 0x07ffe000
  164. #define PM_256M 0x1fffe000
  165. #endif
  166. /*
  167. * Default page size for a given kernel configuration
  168. */
  169. #ifdef CONFIG_PAGE_SIZE_4KB
  170. #define PM_DEFAULT_MASK PM_4K
  171. #elif defined(CONFIG_PAGE_SIZE_16KB)
  172. #define PM_DEFAULT_MASK PM_16K
  173. #elif defined(CONFIG_PAGE_SIZE_64KB)
  174. #define PM_DEFAULT_MASK PM_64K
  175. #else
  176. #error Bad page size configuration!
  177. #endif
  178. /*
  179. * Values used for computation of new tlb entries
  180. */
  181. #define PL_4K 12
  182. #define PL_16K 14
  183. #define PL_64K 16
  184. #define PL_256K 18
  185. #define PL_1M 20
  186. #define PL_4M 22
  187. #define PL_16M 24
  188. #define PL_64M 26
  189. #define PL_256M 28
  190. /*
  191. * R4x00 interrupt enable / cause bits
  192. */
  193. #define IE_SW0 (_ULCAST_(1) << 8)
  194. #define IE_SW1 (_ULCAST_(1) << 9)
  195. #define IE_IRQ0 (_ULCAST_(1) << 10)
  196. #define IE_IRQ1 (_ULCAST_(1) << 11)
  197. #define IE_IRQ2 (_ULCAST_(1) << 12)
  198. #define IE_IRQ3 (_ULCAST_(1) << 13)
  199. #define IE_IRQ4 (_ULCAST_(1) << 14)
  200. #define IE_IRQ5 (_ULCAST_(1) << 15)
  201. /*
  202. * R4x00 interrupt cause bits
  203. */
  204. #define C_SW0 (_ULCAST_(1) << 8)
  205. #define C_SW1 (_ULCAST_(1) << 9)
  206. #define C_IRQ0 (_ULCAST_(1) << 10)
  207. #define C_IRQ1 (_ULCAST_(1) << 11)
  208. #define C_IRQ2 (_ULCAST_(1) << 12)
  209. #define C_IRQ3 (_ULCAST_(1) << 13)
  210. #define C_IRQ4 (_ULCAST_(1) << 14)
  211. #define C_IRQ5 (_ULCAST_(1) << 15)
  212. /*
  213. * Bitfields in the R4xx0 cp0 status register
  214. */
  215. #define ST0_IE 0x00000001
  216. #define ST0_EXL 0x00000002
  217. #define ST0_ERL 0x00000004
  218. #define ST0_KSU 0x00000018
  219. # define KSU_USER 0x00000010
  220. # define KSU_SUPERVISOR 0x00000008
  221. # define KSU_KERNEL 0x00000000
  222. #define ST0_UX 0x00000020
  223. #define ST0_SX 0x00000040
  224. #define ST0_KX 0x00000080
  225. #define ST0_DE 0x00010000
  226. #define ST0_CE 0x00020000
  227. /*
  228. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  229. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  230. * processors.
  231. */
  232. #define ST0_CO 0x08000000
  233. /*
  234. * Bitfields in the R[23]000 cp0 status register.
  235. */
  236. #define ST0_IEC 0x00000001
  237. #define ST0_KUC 0x00000002
  238. #define ST0_IEP 0x00000004
  239. #define ST0_KUP 0x00000008
  240. #define ST0_IEO 0x00000010
  241. #define ST0_KUO 0x00000020
  242. /* bits 6 & 7 are reserved on R[23]000 */
  243. #define ST0_ISC 0x00010000
  244. #define ST0_SWC 0x00020000
  245. #define ST0_CM 0x00080000
  246. /*
  247. * Bits specific to the R4640/R4650
  248. */
  249. #define ST0_UM (_ULCAST_(1) << 4)
  250. #define ST0_IL (_ULCAST_(1) << 23)
  251. #define ST0_DL (_ULCAST_(1) << 24)
  252. /*
  253. * Bitfields in the TX39 family CP0 Configuration Register 3
  254. */
  255. #define TX39_CONF_ICS_SHIFT 19
  256. #define TX39_CONF_ICS_MASK 0x00380000
  257. #define TX39_CONF_ICS_1KB 0x00000000
  258. #define TX39_CONF_ICS_2KB 0x00080000
  259. #define TX39_CONF_ICS_4KB 0x00100000
  260. #define TX39_CONF_ICS_8KB 0x00180000
  261. #define TX39_CONF_ICS_16KB 0x00200000
  262. #define TX39_CONF_DCS_SHIFT 16
  263. #define TX39_CONF_DCS_MASK 0x00070000
  264. #define TX39_CONF_DCS_1KB 0x00000000
  265. #define TX39_CONF_DCS_2KB 0x00010000
  266. #define TX39_CONF_DCS_4KB 0x00020000
  267. #define TX39_CONF_DCS_8KB 0x00030000
  268. #define TX39_CONF_DCS_16KB 0x00040000
  269. #define TX39_CONF_CWFON 0x00004000
  270. #define TX39_CONF_WBON 0x00002000
  271. #define TX39_CONF_RF_SHIFT 10
  272. #define TX39_CONF_RF_MASK 0x00000c00
  273. #define TX39_CONF_DOZE 0x00000200
  274. #define TX39_CONF_HALT 0x00000100
  275. #define TX39_CONF_LOCK 0x00000080
  276. #define TX39_CONF_ICE 0x00000020
  277. #define TX39_CONF_DCE 0x00000010
  278. #define TX39_CONF_IRSIZE_SHIFT 2
  279. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  280. #define TX39_CONF_DRSIZE_SHIFT 0
  281. #define TX39_CONF_DRSIZE_MASK 0x00000003
  282. /*
  283. * Status register bits available in all MIPS CPUs.
  284. */
  285. #define ST0_IM 0x0000ff00
  286. #define STATUSB_IP0 8
  287. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  288. #define STATUSB_IP1 9
  289. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  290. #define STATUSB_IP2 10
  291. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  292. #define STATUSB_IP3 11
  293. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  294. #define STATUSB_IP4 12
  295. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  296. #define STATUSB_IP5 13
  297. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  298. #define STATUSB_IP6 14
  299. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  300. #define STATUSB_IP7 15
  301. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  302. #define STATUSB_IP8 0
  303. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  304. #define STATUSB_IP9 1
  305. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  306. #define STATUSB_IP10 2
  307. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  308. #define STATUSB_IP11 3
  309. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  310. #define STATUSB_IP12 4
  311. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  312. #define STATUSB_IP13 5
  313. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  314. #define STATUSB_IP14 6
  315. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  316. #define STATUSB_IP15 7
  317. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  318. #define ST0_CH 0x00040000
  319. #define ST0_SR 0x00100000
  320. #define ST0_TS 0x00200000
  321. #define ST0_BEV 0x00400000
  322. #define ST0_RE 0x02000000
  323. #define ST0_FR 0x04000000
  324. #define ST0_CU 0xf0000000
  325. #define ST0_CU0 0x10000000
  326. #define ST0_CU1 0x20000000
  327. #define ST0_CU2 0x40000000
  328. #define ST0_CU3 0x80000000
  329. #define ST0_XX 0x80000000 /* MIPS IV naming */
  330. /*
  331. * Bitfields and bit numbers in the coprocessor 0 cause register.
  332. *
  333. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  334. */
  335. #define CAUSEB_EXCCODE 2
  336. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  337. #define CAUSEB_IP 8
  338. #define CAUSEF_IP (_ULCAST_(255) << 8)
  339. #define CAUSEB_IP0 8
  340. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  341. #define CAUSEB_IP1 9
  342. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  343. #define CAUSEB_IP2 10
  344. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  345. #define CAUSEB_IP3 11
  346. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  347. #define CAUSEB_IP4 12
  348. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  349. #define CAUSEB_IP5 13
  350. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  351. #define CAUSEB_IP6 14
  352. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  353. #define CAUSEB_IP7 15
  354. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  355. #define CAUSEB_IV 23
  356. #define CAUSEF_IV (_ULCAST_(1) << 23)
  357. #define CAUSEB_CE 28
  358. #define CAUSEF_CE (_ULCAST_(3) << 28)
  359. #define CAUSEB_BD 31
  360. #define CAUSEF_BD (_ULCAST_(1) << 31)
  361. /*
  362. * Bits in the coprocessor 0 config register.
  363. */
  364. /* Generic bits. */
  365. #define CONF_CM_CACHABLE_NO_WA 0
  366. #define CONF_CM_CACHABLE_WA 1
  367. #define CONF_CM_UNCACHED 2
  368. #define CONF_CM_CACHABLE_NONCOHERENT 3
  369. #define CONF_CM_CACHABLE_CE 4
  370. #define CONF_CM_CACHABLE_COW 5
  371. #define CONF_CM_CACHABLE_CUW 6
  372. #define CONF_CM_CACHABLE_ACCELERATED 7
  373. #define CONF_CM_CMASK 7
  374. #define CONF_BE (_ULCAST_(1) << 15)
  375. /* Bits common to various processors. */
  376. #define CONF_CU (_ULCAST_(1) << 3)
  377. #define CONF_DB (_ULCAST_(1) << 4)
  378. #define CONF_IB (_ULCAST_(1) << 5)
  379. #define CONF_DC (_ULCAST_(7) << 6)
  380. #define CONF_IC (_ULCAST_(7) << 9)
  381. #define CONF_EB (_ULCAST_(1) << 13)
  382. #define CONF_EM (_ULCAST_(1) << 14)
  383. #define CONF_SM (_ULCAST_(1) << 16)
  384. #define CONF_SC (_ULCAST_(1) << 17)
  385. #define CONF_EW (_ULCAST_(3) << 18)
  386. #define CONF_EP (_ULCAST_(15)<< 24)
  387. #define CONF_EC (_ULCAST_(7) << 28)
  388. #define CONF_CM (_ULCAST_(1) << 31)
  389. /* Bits specific to the R4xx0. */
  390. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  391. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  392. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  393. /* Bits specific to the R5000. */
  394. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  395. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  396. /* Bits specific to the RM7000. */
  397. #define R7K_CONF_SE (_ULCAST_(1) << 3)
  398. /* Bits specific to the R10000. */
  399. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  400. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  401. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  402. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  403. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  404. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  405. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  406. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  407. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  408. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  409. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  410. /* Bits specific to the VR41xx. */
  411. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  412. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  413. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  414. /* Bits specific to the R30xx. */
  415. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  416. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  417. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  418. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  419. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  420. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  421. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  422. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  423. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  424. /* Bits specific to the TX49. */
  425. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  426. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  427. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  428. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  429. /* Bits specific to the MIPS32/64 PRA. */
  430. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  431. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  432. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  433. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  434. /*
  435. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  436. */
  437. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  438. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  439. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  440. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  441. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  442. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  443. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  444. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  445. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  446. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  447. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  448. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  449. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  450. #define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
  451. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  452. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  453. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  454. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  455. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  456. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  457. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  458. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  459. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  460. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  461. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  462. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  463. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  464. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  465. /*
  466. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  467. */
  468. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  469. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  470. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  471. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  472. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  473. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  474. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  475. /*
  476. * R10000 performance counter definitions.
  477. *
  478. * FIXME: The R10000 performance counter opens a nice way to implement CPU
  479. * time accounting with a precission of one cycle. I don't have
  480. * R10000 silicon but just a manual, so ...
  481. */
  482. /*
  483. * Events counted by counter #0
  484. */
  485. #define CE0_CYCLES 0
  486. #define CE0_INSN_ISSUED 1
  487. #define CE0_LPSC_ISSUED 2
  488. #define CE0_S_ISSUED 3
  489. #define CE0_SC_ISSUED 4
  490. #define CE0_SC_FAILED 5
  491. #define CE0_BRANCH_DECODED 6
  492. #define CE0_QW_WB_SECONDARY 7
  493. #define CE0_CORRECTED_ECC_ERRORS 8
  494. #define CE0_ICACHE_MISSES 9
  495. #define CE0_SCACHE_I_MISSES 10
  496. #define CE0_SCACHE_I_WAY_MISSPREDICTED 11
  497. #define CE0_EXT_INTERVENTIONS_REQ 12
  498. #define CE0_EXT_INVALIDATE_REQ 13
  499. #define CE0_VIRTUAL_COHERENCY_COND 14
  500. #define CE0_INSN_GRADUATED 15
  501. /*
  502. * Events counted by counter #1
  503. */
  504. #define CE1_CYCLES 0
  505. #define CE1_INSN_GRADUATED 1
  506. #define CE1_LPSC_GRADUATED 2
  507. #define CE1_S_GRADUATED 3
  508. #define CE1_SC_GRADUATED 4
  509. #define CE1_FP_INSN_GRADUATED 5
  510. #define CE1_QW_WB_PRIMARY 6
  511. #define CE1_TLB_REFILL 7
  512. #define CE1_BRANCH_MISSPREDICTED 8
  513. #define CE1_DCACHE_MISS 9
  514. #define CE1_SCACHE_D_MISSES 10
  515. #define CE1_SCACHE_D_WAY_MISSPREDICTED 11
  516. #define CE1_EXT_INTERVENTION_HITS 12
  517. #define CE1_EXT_INVALIDATE_REQ 13
  518. #define CE1_SP_HINT_TO_CEXCL_SC_BLOCKS 14
  519. #define CE1_SP_HINT_TO_SHARED_SC_BLOCKS 15
  520. /*
  521. * These flags define in which privilege mode the counters count events
  522. */
  523. #define CEB_USER 8 /* Count events in user mode, EXL = ERL = 0 */
  524. #define CEB_SUPERVISOR 4 /* Count events in supvervisor mode EXL = ERL = 0 */
  525. #define CEB_KERNEL 2 /* Count events in kernel mode EXL = ERL = 0 */
  526. #define CEB_EXL 1 /* Count events with EXL = 1, ERL = 0 */
  527. #ifndef __ASSEMBLY__
  528. /*
  529. * Functions to access the R10000 performance counters. These are basically
  530. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  531. * performance counter number encoded into bits 1 ... 5 of the instruction.
  532. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  533. * disassembler these will look like an access to sel 0 or 1.
  534. */
  535. #define read_r10k_perf_cntr(counter) \
  536. ({ \
  537. unsigned int __res; \
  538. __asm__ __volatile__( \
  539. "mfpc\t%0, %1" \
  540. : "=r" (__res) \
  541. : "i" (counter)); \
  542. \
  543. __res; \
  544. })
  545. #define write_r10k_perf_cntr(counter,val) \
  546. do { \
  547. __asm__ __volatile__( \
  548. "mtpc\t%0, %1" \
  549. : \
  550. : "r" (val), "i" (counter)); \
  551. } while (0)
  552. #define read_r10k_perf_event(counter) \
  553. ({ \
  554. unsigned int __res; \
  555. __asm__ __volatile__( \
  556. "mfps\t%0, %1" \
  557. : "=r" (__res) \
  558. : "i" (counter)); \
  559. \
  560. __res; \
  561. })
  562. #define write_r10k_perf_cntl(counter,val) \
  563. do { \
  564. __asm__ __volatile__( \
  565. "mtps\t%0, %1" \
  566. : \
  567. : "r" (val), "i" (counter)); \
  568. } while (0)
  569. /*
  570. * Macros to access the system control coprocessor
  571. */
  572. #define __read_32bit_c0_register(source, sel) \
  573. ({ int __res; \
  574. if (sel == 0) \
  575. __asm__ __volatile__( \
  576. "mfc0\t%0, " #source "\n\t" \
  577. : "=r" (__res)); \
  578. else \
  579. __asm__ __volatile__( \
  580. ".set\tmips32\n\t" \
  581. "mfc0\t%0, " #source ", " #sel "\n\t" \
  582. ".set\tmips0\n\t" \
  583. : "=r" (__res)); \
  584. __res; \
  585. })
  586. #define __read_64bit_c0_register(source, sel) \
  587. ({ unsigned long long __res; \
  588. if (sizeof(unsigned long) == 4) \
  589. __res = __read_64bit_c0_split(source, sel); \
  590. else if (sel == 0) \
  591. __asm__ __volatile__( \
  592. ".set\tmips3\n\t" \
  593. "dmfc0\t%0, " #source "\n\t" \
  594. ".set\tmips0" \
  595. : "=r" (__res)); \
  596. else \
  597. __asm__ __volatile__( \
  598. ".set\tmips64\n\t" \
  599. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  600. ".set\tmips0" \
  601. : "=r" (__res)); \
  602. __res; \
  603. })
  604. #define __write_32bit_c0_register(register, sel, value) \
  605. do { \
  606. if (sel == 0) \
  607. __asm__ __volatile__( \
  608. "mtc0\t%z0, " #register "\n\t" \
  609. : : "Jr" ((unsigned int)value)); \
  610. else \
  611. __asm__ __volatile__( \
  612. ".set\tmips32\n\t" \
  613. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  614. ".set\tmips0" \
  615. : : "Jr" ((unsigned int)value)); \
  616. } while (0)
  617. #define __write_64bit_c0_register(register, sel, value) \
  618. do { \
  619. if (sizeof(unsigned long) == 4) \
  620. __write_64bit_c0_split(register, sel, value); \
  621. else if (sel == 0) \
  622. __asm__ __volatile__( \
  623. ".set\tmips3\n\t" \
  624. "dmtc0\t%z0, " #register "\n\t" \
  625. ".set\tmips0" \
  626. : : "Jr" (value)); \
  627. else \
  628. __asm__ __volatile__( \
  629. ".set\tmips64\n\t" \
  630. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  631. ".set\tmips0" \
  632. : : "Jr" (value)); \
  633. } while (0)
  634. #define __read_ulong_c0_register(reg, sel) \
  635. ((sizeof(unsigned long) == 4) ? \
  636. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  637. (unsigned long) __read_64bit_c0_register(reg, sel))
  638. #define __write_ulong_c0_register(reg, sel, val) \
  639. do { \
  640. if (sizeof(unsigned long) == 4) \
  641. __write_32bit_c0_register(reg, sel, val); \
  642. else \
  643. __write_64bit_c0_register(reg, sel, val); \
  644. } while (0)
  645. /*
  646. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  647. */
  648. #define __read_32bit_c0_ctrl_register(source) \
  649. ({ int __res; \
  650. __asm__ __volatile__( \
  651. "cfc0\t%0, " #source "\n\t" \
  652. : "=r" (__res)); \
  653. __res; \
  654. })
  655. #define __write_32bit_c0_ctrl_register(register, value) \
  656. do { \
  657. __asm__ __volatile__( \
  658. "ctc0\t%z0, " #register "\n\t" \
  659. : : "Jr" ((unsigned int)value)); \
  660. } while (0)
  661. /*
  662. * These versions are only needed for systems with more than 38 bits of
  663. * physical address space running the 32-bit kernel. That's none atm :-)
  664. */
  665. #define __read_64bit_c0_split(source, sel) \
  666. ({ \
  667. unsigned long long val; \
  668. unsigned long flags; \
  669. \
  670. local_irq_save(flags); \
  671. if (sel == 0) \
  672. __asm__ __volatile__( \
  673. ".set\tmips64\n\t" \
  674. "dmfc0\t%M0, " #source "\n\t" \
  675. "dsll\t%L0, %M0, 32\n\t" \
  676. "dsrl\t%M0, %M0, 32\n\t" \
  677. "dsrl\t%L0, %L0, 32\n\t" \
  678. ".set\tmips0" \
  679. : "=r" (val)); \
  680. else \
  681. __asm__ __volatile__( \
  682. ".set\tmips64\n\t" \
  683. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  684. "dsll\t%L0, %M0, 32\n\t" \
  685. "dsrl\t%M0, %M0, 32\n\t" \
  686. "dsrl\t%L0, %L0, 32\n\t" \
  687. ".set\tmips0" \
  688. : "=r" (val)); \
  689. local_irq_restore(flags); \
  690. \
  691. val; \
  692. })
  693. #define __write_64bit_c0_split(source, sel, val) \
  694. do { \
  695. unsigned long flags; \
  696. \
  697. local_irq_save(flags); \
  698. if (sel == 0) \
  699. __asm__ __volatile__( \
  700. ".set\tmips64\n\t" \
  701. "dsll\t%L0, %L0, 32\n\t" \
  702. "dsrl\t%L0, %L0, 32\n\t" \
  703. "dsll\t%M0, %M0, 32\n\t" \
  704. "or\t%L0, %L0, %M0\n\t" \
  705. "dmtc0\t%L0, " #source "\n\t" \
  706. ".set\tmips0" \
  707. : : "r" (val)); \
  708. else \
  709. __asm__ __volatile__( \
  710. ".set\tmips64\n\t" \
  711. "dsll\t%L0, %L0, 32\n\t" \
  712. "dsrl\t%L0, %L0, 32\n\t" \
  713. "dsll\t%M0, %M0, 32\n\t" \
  714. "or\t%L0, %L0, %M0\n\t" \
  715. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  716. ".set\tmips0" \
  717. : : "r" (val)); \
  718. local_irq_restore(flags); \
  719. } while (0)
  720. #define read_c0_index() __read_32bit_c0_register($0, 0)
  721. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  722. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  723. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  724. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  725. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  726. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  727. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  728. #define read_c0_context() __read_ulong_c0_register($4, 0)
  729. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  730. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  731. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  732. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  733. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  734. #define read_c0_info() __read_32bit_c0_register($7, 0)
  735. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  736. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  737. #define read_c0_count() __read_32bit_c0_register($9, 0)
  738. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  739. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  740. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  741. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  742. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  743. #define read_c0_status() __read_32bit_c0_register($12, 0)
  744. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  745. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  746. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  747. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  748. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  749. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  750. #define read_c0_config() __read_32bit_c0_register($16, 0)
  751. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  752. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  753. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  754. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  755. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  756. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  757. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  758. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  759. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  760. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  761. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  762. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  763. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  764. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  765. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  766. /*
  767. * The WatchLo register. There may be upto 8 of them.
  768. */
  769. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  770. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  771. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  772. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  773. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  774. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  775. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  776. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  777. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  778. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  779. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  780. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  781. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  782. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  783. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  784. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  785. /*
  786. * The WatchHi register. There may be upto 8 of them.
  787. */
  788. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  789. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  790. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  791. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  792. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  793. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  794. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  795. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  796. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  797. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  798. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  799. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  800. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  801. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  802. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  803. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  804. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  805. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  806. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  807. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  808. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  809. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  810. /* RM9000 PerfControl performance counter control register */
  811. #define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
  812. #define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
  813. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  814. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  815. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  816. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  817. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  818. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  819. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  820. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  821. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  822. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  823. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  824. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  825. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  826. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  827. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  828. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  829. /*
  830. * MIPS32 / MIPS64 performance counters
  831. */
  832. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  833. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  834. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  835. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  836. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  837. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  838. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  839. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  840. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  841. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  842. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  843. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  844. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  845. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  846. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  847. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  848. /* RM9000 PerfCount performance counter register */
  849. #define read_c0_perfcount() __read_64bit_c0_register($25, 0)
  850. #define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
  851. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  852. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  853. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  854. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  855. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  856. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  857. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  858. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  859. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  860. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  861. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  862. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  863. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  864. /*
  865. * Macros to access the floating point coprocessor control registers
  866. */
  867. #define read_32bit_cp1_register(source) \
  868. ({ int __res; \
  869. __asm__ __volatile__( \
  870. ".set\tpush\n\t" \
  871. ".set\treorder\n\t" \
  872. "cfc1\t%0,"STR(source)"\n\t" \
  873. ".set\tpop" \
  874. : "=r" (__res)); \
  875. __res;})
  876. /*
  877. * TLB operations.
  878. *
  879. * It is responsibility of the caller to take care of any TLB hazards.
  880. */
  881. static inline void tlb_probe(void)
  882. {
  883. __asm__ __volatile__(
  884. ".set noreorder\n\t"
  885. "tlbp\n\t"
  886. ".set reorder");
  887. }
  888. static inline void tlb_read(void)
  889. {
  890. __asm__ __volatile__(
  891. ".set noreorder\n\t"
  892. "tlbr\n\t"
  893. ".set reorder");
  894. }
  895. static inline void tlb_write_indexed(void)
  896. {
  897. __asm__ __volatile__(
  898. ".set noreorder\n\t"
  899. "tlbwi\n\t"
  900. ".set reorder");
  901. }
  902. static inline void tlb_write_random(void)
  903. {
  904. __asm__ __volatile__(
  905. ".set noreorder\n\t"
  906. "tlbwr\n\t"
  907. ".set reorder");
  908. }
  909. /*
  910. * Manipulate bits in a c0 register.
  911. */
  912. #define __BUILD_SET_C0(name) \
  913. static inline unsigned int \
  914. set_c0_##name(unsigned int set) \
  915. { \
  916. unsigned int res; \
  917. \
  918. res = read_c0_##name(); \
  919. res |= set; \
  920. write_c0_##name(res); \
  921. \
  922. return res; \
  923. } \
  924. \
  925. static inline unsigned int \
  926. clear_c0_##name(unsigned int clear) \
  927. { \
  928. unsigned int res; \
  929. \
  930. res = read_c0_##name(); \
  931. res &= ~clear; \
  932. write_c0_##name(res); \
  933. \
  934. return res; \
  935. } \
  936. \
  937. static inline unsigned int \
  938. change_c0_##name(unsigned int change, unsigned int new) \
  939. { \
  940. unsigned int res; \
  941. \
  942. res = read_c0_##name(); \
  943. res &= ~change; \
  944. res |= (new & change); \
  945. write_c0_##name(res); \
  946. \
  947. return res; \
  948. }
  949. __BUILD_SET_C0(status)
  950. __BUILD_SET_C0(cause)
  951. __BUILD_SET_C0(config)
  952. __BUILD_SET_C0(intcontrol)
  953. #endif /* !__ASSEMBLY__ */
  954. #endif /* _ASM_MIPSREGS_H */