imx6qdl.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. intc: interrupt-controller@00a01000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-controller;
  34. reg = <0x00a01000 0x1000>,
  35. <0x00a00100 0x100>;
  36. };
  37. clocks {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. ckil {
  41. compatible = "fsl,imx-ckil", "fixed-clock";
  42. clock-frequency = <32768>;
  43. };
  44. ckih1 {
  45. compatible = "fsl,imx-ckih1", "fixed-clock";
  46. clock-frequency = <0>;
  47. };
  48. osc {
  49. compatible = "fsl,imx-osc", "fixed-clock";
  50. clock-frequency = <24000000>;
  51. };
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "simple-bus";
  57. interrupt-parent = <&intc>;
  58. ranges;
  59. dma_apbh: dma-apbh@00110000 {
  60. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  61. reg = <0x00110000 0x2000>;
  62. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  63. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  64. #dma-cells = <1>;
  65. dma-channels = <4>;
  66. clocks = <&clks 106>;
  67. };
  68. gpmi: gpmi-nand@00112000 {
  69. compatible = "fsl,imx6q-gpmi-nand";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  73. reg-names = "gpmi-nand", "bch";
  74. interrupts = <0 13 0x04>, <0 15 0x04>;
  75. interrupt-names = "gpmi-dma", "bch";
  76. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  77. <&clks 150>, <&clks 149>;
  78. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  79. "gpmi_bch_apb", "per1_bch";
  80. dmas = <&dma_apbh 0>;
  81. dma-names = "rx-tx";
  82. fsl,gpmi-dma-channel = <0>;
  83. status = "disabled";
  84. };
  85. timer@00a00600 {
  86. compatible = "arm,cortex-a9-twd-timer";
  87. reg = <0x00a00600 0x20>;
  88. interrupts = <1 13 0xf01>;
  89. clocks = <&clks 15>;
  90. };
  91. L2: l2-cache@00a02000 {
  92. compatible = "arm,pl310-cache";
  93. reg = <0x00a02000 0x1000>;
  94. interrupts = <0 92 0x04>;
  95. cache-unified;
  96. cache-level = <2>;
  97. };
  98. aips-bus@02000000 { /* AIPS1 */
  99. compatible = "fsl,aips-bus", "simple-bus";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. reg = <0x02000000 0x100000>;
  103. ranges;
  104. spba-bus@02000000 {
  105. compatible = "fsl,spba-bus", "simple-bus";
  106. #address-cells = <1>;
  107. #size-cells = <1>;
  108. reg = <0x02000000 0x40000>;
  109. ranges;
  110. spdif: spdif@02004000 {
  111. reg = <0x02004000 0x4000>;
  112. interrupts = <0 52 0x04>;
  113. };
  114. ecspi1: ecspi@02008000 {
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  118. reg = <0x02008000 0x4000>;
  119. interrupts = <0 31 0x04>;
  120. clocks = <&clks 112>, <&clks 112>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ecspi2: ecspi@0200c000 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  128. reg = <0x0200c000 0x4000>;
  129. interrupts = <0 32 0x04>;
  130. clocks = <&clks 113>, <&clks 113>;
  131. clock-names = "ipg", "per";
  132. status = "disabled";
  133. };
  134. ecspi3: ecspi@02010000 {
  135. #address-cells = <1>;
  136. #size-cells = <0>;
  137. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  138. reg = <0x02010000 0x4000>;
  139. interrupts = <0 33 0x04>;
  140. clocks = <&clks 114>, <&clks 114>;
  141. clock-names = "ipg", "per";
  142. status = "disabled";
  143. };
  144. ecspi4: ecspi@02014000 {
  145. #address-cells = <1>;
  146. #size-cells = <0>;
  147. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  148. reg = <0x02014000 0x4000>;
  149. interrupts = <0 34 0x04>;
  150. clocks = <&clks 115>, <&clks 115>;
  151. clock-names = "ipg", "per";
  152. status = "disabled";
  153. };
  154. uart1: serial@02020000 {
  155. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  156. reg = <0x02020000 0x4000>;
  157. interrupts = <0 26 0x04>;
  158. clocks = <&clks 160>, <&clks 161>;
  159. clock-names = "ipg", "per";
  160. status = "disabled";
  161. };
  162. esai: esai@02024000 {
  163. reg = <0x02024000 0x4000>;
  164. interrupts = <0 51 0x04>;
  165. };
  166. ssi1: ssi@02028000 {
  167. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  168. reg = <0x02028000 0x4000>;
  169. interrupts = <0 46 0x04>;
  170. clocks = <&clks 178>;
  171. fsl,fifo-depth = <15>;
  172. fsl,ssi-dma-events = <38 37>;
  173. status = "disabled";
  174. };
  175. ssi2: ssi@0202c000 {
  176. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  177. reg = <0x0202c000 0x4000>;
  178. interrupts = <0 47 0x04>;
  179. clocks = <&clks 179>;
  180. fsl,fifo-depth = <15>;
  181. fsl,ssi-dma-events = <42 41>;
  182. status = "disabled";
  183. };
  184. ssi3: ssi@02030000 {
  185. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  186. reg = <0x02030000 0x4000>;
  187. interrupts = <0 48 0x04>;
  188. clocks = <&clks 180>;
  189. fsl,fifo-depth = <15>;
  190. fsl,ssi-dma-events = <46 45>;
  191. status = "disabled";
  192. };
  193. asrc: asrc@02034000 {
  194. reg = <0x02034000 0x4000>;
  195. interrupts = <0 50 0x04>;
  196. };
  197. spba@0203c000 {
  198. reg = <0x0203c000 0x4000>;
  199. };
  200. };
  201. vpu: vpu@02040000 {
  202. reg = <0x02040000 0x3c000>;
  203. interrupts = <0 3 0x04 0 12 0x04>;
  204. };
  205. aipstz@0207c000 { /* AIPSTZ1 */
  206. reg = <0x0207c000 0x4000>;
  207. };
  208. pwm1: pwm@02080000 {
  209. #pwm-cells = <2>;
  210. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  211. reg = <0x02080000 0x4000>;
  212. interrupts = <0 83 0x04>;
  213. clocks = <&clks 62>, <&clks 145>;
  214. clock-names = "ipg", "per";
  215. };
  216. pwm2: pwm@02084000 {
  217. #pwm-cells = <2>;
  218. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  219. reg = <0x02084000 0x4000>;
  220. interrupts = <0 84 0x04>;
  221. clocks = <&clks 62>, <&clks 146>;
  222. clock-names = "ipg", "per";
  223. };
  224. pwm3: pwm@02088000 {
  225. #pwm-cells = <2>;
  226. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  227. reg = <0x02088000 0x4000>;
  228. interrupts = <0 85 0x04>;
  229. clocks = <&clks 62>, <&clks 147>;
  230. clock-names = "ipg", "per";
  231. };
  232. pwm4: pwm@0208c000 {
  233. #pwm-cells = <2>;
  234. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  235. reg = <0x0208c000 0x4000>;
  236. interrupts = <0 86 0x04>;
  237. clocks = <&clks 62>, <&clks 148>;
  238. clock-names = "ipg", "per";
  239. };
  240. can1: flexcan@02090000 {
  241. reg = <0x02090000 0x4000>;
  242. interrupts = <0 110 0x04>;
  243. };
  244. can2: flexcan@02094000 {
  245. reg = <0x02094000 0x4000>;
  246. interrupts = <0 111 0x04>;
  247. };
  248. gpt: gpt@02098000 {
  249. compatible = "fsl,imx6q-gpt";
  250. reg = <0x02098000 0x4000>;
  251. interrupts = <0 55 0x04>;
  252. };
  253. gpio1: gpio@0209c000 {
  254. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  255. reg = <0x0209c000 0x4000>;
  256. interrupts = <0 66 0x04 0 67 0x04>;
  257. gpio-controller;
  258. #gpio-cells = <2>;
  259. interrupt-controller;
  260. #interrupt-cells = <2>;
  261. };
  262. gpio2: gpio@020a0000 {
  263. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  264. reg = <0x020a0000 0x4000>;
  265. interrupts = <0 68 0x04 0 69 0x04>;
  266. gpio-controller;
  267. #gpio-cells = <2>;
  268. interrupt-controller;
  269. #interrupt-cells = <2>;
  270. };
  271. gpio3: gpio@020a4000 {
  272. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  273. reg = <0x020a4000 0x4000>;
  274. interrupts = <0 70 0x04 0 71 0x04>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. interrupt-controller;
  278. #interrupt-cells = <2>;
  279. };
  280. gpio4: gpio@020a8000 {
  281. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  282. reg = <0x020a8000 0x4000>;
  283. interrupts = <0 72 0x04 0 73 0x04>;
  284. gpio-controller;
  285. #gpio-cells = <2>;
  286. interrupt-controller;
  287. #interrupt-cells = <2>;
  288. };
  289. gpio5: gpio@020ac000 {
  290. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  291. reg = <0x020ac000 0x4000>;
  292. interrupts = <0 74 0x04 0 75 0x04>;
  293. gpio-controller;
  294. #gpio-cells = <2>;
  295. interrupt-controller;
  296. #interrupt-cells = <2>;
  297. };
  298. gpio6: gpio@020b0000 {
  299. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  300. reg = <0x020b0000 0x4000>;
  301. interrupts = <0 76 0x04 0 77 0x04>;
  302. gpio-controller;
  303. #gpio-cells = <2>;
  304. interrupt-controller;
  305. #interrupt-cells = <2>;
  306. };
  307. gpio7: gpio@020b4000 {
  308. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  309. reg = <0x020b4000 0x4000>;
  310. interrupts = <0 78 0x04 0 79 0x04>;
  311. gpio-controller;
  312. #gpio-cells = <2>;
  313. interrupt-controller;
  314. #interrupt-cells = <2>;
  315. };
  316. kpp: kpp@020b8000 {
  317. reg = <0x020b8000 0x4000>;
  318. interrupts = <0 82 0x04>;
  319. };
  320. wdog1: wdog@020bc000 {
  321. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  322. reg = <0x020bc000 0x4000>;
  323. interrupts = <0 80 0x04>;
  324. clocks = <&clks 0>;
  325. };
  326. wdog2: wdog@020c0000 {
  327. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  328. reg = <0x020c0000 0x4000>;
  329. interrupts = <0 81 0x04>;
  330. clocks = <&clks 0>;
  331. status = "disabled";
  332. };
  333. clks: ccm@020c4000 {
  334. compatible = "fsl,imx6q-ccm";
  335. reg = <0x020c4000 0x4000>;
  336. interrupts = <0 87 0x04 0 88 0x04>;
  337. #clock-cells = <1>;
  338. };
  339. anatop: anatop@020c8000 {
  340. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  341. reg = <0x020c8000 0x1000>;
  342. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  343. regulator-1p1@110 {
  344. compatible = "fsl,anatop-regulator";
  345. regulator-name = "vdd1p1";
  346. regulator-min-microvolt = <800000>;
  347. regulator-max-microvolt = <1375000>;
  348. regulator-always-on;
  349. anatop-reg-offset = <0x110>;
  350. anatop-vol-bit-shift = <8>;
  351. anatop-vol-bit-width = <5>;
  352. anatop-min-bit-val = <4>;
  353. anatop-min-voltage = <800000>;
  354. anatop-max-voltage = <1375000>;
  355. };
  356. regulator-3p0@120 {
  357. compatible = "fsl,anatop-regulator";
  358. regulator-name = "vdd3p0";
  359. regulator-min-microvolt = <2800000>;
  360. regulator-max-microvolt = <3150000>;
  361. regulator-always-on;
  362. anatop-reg-offset = <0x120>;
  363. anatop-vol-bit-shift = <8>;
  364. anatop-vol-bit-width = <5>;
  365. anatop-min-bit-val = <0>;
  366. anatop-min-voltage = <2625000>;
  367. anatop-max-voltage = <3400000>;
  368. };
  369. regulator-2p5@130 {
  370. compatible = "fsl,anatop-regulator";
  371. regulator-name = "vdd2p5";
  372. regulator-min-microvolt = <2000000>;
  373. regulator-max-microvolt = <2750000>;
  374. regulator-always-on;
  375. anatop-reg-offset = <0x130>;
  376. anatop-vol-bit-shift = <8>;
  377. anatop-vol-bit-width = <5>;
  378. anatop-min-bit-val = <0>;
  379. anatop-min-voltage = <2000000>;
  380. anatop-max-voltage = <2750000>;
  381. };
  382. reg_arm: regulator-vddcore@140 {
  383. compatible = "fsl,anatop-regulator";
  384. regulator-name = "cpu";
  385. regulator-min-microvolt = <725000>;
  386. regulator-max-microvolt = <1450000>;
  387. regulator-always-on;
  388. anatop-reg-offset = <0x140>;
  389. anatop-vol-bit-shift = <0>;
  390. anatop-vol-bit-width = <5>;
  391. anatop-delay-reg-offset = <0x170>;
  392. anatop-delay-bit-shift = <24>;
  393. anatop-delay-bit-width = <2>;
  394. anatop-min-bit-val = <1>;
  395. anatop-min-voltage = <725000>;
  396. anatop-max-voltage = <1450000>;
  397. };
  398. reg_pu: regulator-vddpu@140 {
  399. compatible = "fsl,anatop-regulator";
  400. regulator-name = "vddpu";
  401. regulator-min-microvolt = <725000>;
  402. regulator-max-microvolt = <1450000>;
  403. regulator-always-on;
  404. anatop-reg-offset = <0x140>;
  405. anatop-vol-bit-shift = <9>;
  406. anatop-vol-bit-width = <5>;
  407. anatop-delay-reg-offset = <0x170>;
  408. anatop-delay-bit-shift = <26>;
  409. anatop-delay-bit-width = <2>;
  410. anatop-min-bit-val = <1>;
  411. anatop-min-voltage = <725000>;
  412. anatop-max-voltage = <1450000>;
  413. };
  414. reg_soc: regulator-vddsoc@140 {
  415. compatible = "fsl,anatop-regulator";
  416. regulator-name = "vddsoc";
  417. regulator-min-microvolt = <725000>;
  418. regulator-max-microvolt = <1450000>;
  419. regulator-always-on;
  420. anatop-reg-offset = <0x140>;
  421. anatop-vol-bit-shift = <18>;
  422. anatop-vol-bit-width = <5>;
  423. anatop-delay-reg-offset = <0x170>;
  424. anatop-delay-bit-shift = <28>;
  425. anatop-delay-bit-width = <2>;
  426. anatop-min-bit-val = <1>;
  427. anatop-min-voltage = <725000>;
  428. anatop-max-voltage = <1450000>;
  429. };
  430. };
  431. usbphy1: usbphy@020c9000 {
  432. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  433. reg = <0x020c9000 0x1000>;
  434. interrupts = <0 44 0x04>;
  435. clocks = <&clks 182>;
  436. };
  437. usbphy2: usbphy@020ca000 {
  438. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  439. reg = <0x020ca000 0x1000>;
  440. interrupts = <0 45 0x04>;
  441. clocks = <&clks 183>;
  442. };
  443. snvs@020cc000 {
  444. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  445. #address-cells = <1>;
  446. #size-cells = <1>;
  447. ranges = <0 0x020cc000 0x4000>;
  448. snvs-rtc-lp@34 {
  449. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  450. reg = <0x34 0x58>;
  451. interrupts = <0 19 0x04 0 20 0x04>;
  452. };
  453. };
  454. epit1: epit@020d0000 { /* EPIT1 */
  455. reg = <0x020d0000 0x4000>;
  456. interrupts = <0 56 0x04>;
  457. };
  458. epit2: epit@020d4000 { /* EPIT2 */
  459. reg = <0x020d4000 0x4000>;
  460. interrupts = <0 57 0x04>;
  461. };
  462. src: src@020d8000 {
  463. compatible = "fsl,imx6q-src";
  464. reg = <0x020d8000 0x4000>;
  465. interrupts = <0 91 0x04 0 96 0x04>;
  466. };
  467. gpc: gpc@020dc000 {
  468. compatible = "fsl,imx6q-gpc";
  469. reg = <0x020dc000 0x4000>;
  470. interrupts = <0 89 0x04 0 90 0x04>;
  471. };
  472. gpr: iomuxc-gpr@020e0000 {
  473. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  474. reg = <0x020e0000 0x38>;
  475. };
  476. dcic1: dcic@020e4000 {
  477. reg = <0x020e4000 0x4000>;
  478. interrupts = <0 124 0x04>;
  479. };
  480. dcic2: dcic@020e8000 {
  481. reg = <0x020e8000 0x4000>;
  482. interrupts = <0 125 0x04>;
  483. };
  484. sdma: sdma@020ec000 {
  485. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  486. reg = <0x020ec000 0x4000>;
  487. interrupts = <0 2 0x04>;
  488. clocks = <&clks 155>, <&clks 155>;
  489. clock-names = "ipg", "ahb";
  490. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  491. };
  492. };
  493. aips-bus@02100000 { /* AIPS2 */
  494. compatible = "fsl,aips-bus", "simple-bus";
  495. #address-cells = <1>;
  496. #size-cells = <1>;
  497. reg = <0x02100000 0x100000>;
  498. ranges;
  499. caam@02100000 {
  500. reg = <0x02100000 0x40000>;
  501. interrupts = <0 105 0x04 0 106 0x04>;
  502. };
  503. aipstz@0217c000 { /* AIPSTZ2 */
  504. reg = <0x0217c000 0x4000>;
  505. };
  506. usbotg: usb@02184000 {
  507. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  508. reg = <0x02184000 0x200>;
  509. interrupts = <0 43 0x04>;
  510. clocks = <&clks 162>;
  511. fsl,usbphy = <&usbphy1>;
  512. fsl,usbmisc = <&usbmisc 0>;
  513. status = "disabled";
  514. };
  515. usbh1: usb@02184200 {
  516. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  517. reg = <0x02184200 0x200>;
  518. interrupts = <0 40 0x04>;
  519. clocks = <&clks 162>;
  520. fsl,usbphy = <&usbphy2>;
  521. fsl,usbmisc = <&usbmisc 1>;
  522. status = "disabled";
  523. };
  524. usbh2: usb@02184400 {
  525. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  526. reg = <0x02184400 0x200>;
  527. interrupts = <0 41 0x04>;
  528. clocks = <&clks 162>;
  529. fsl,usbmisc = <&usbmisc 2>;
  530. status = "disabled";
  531. };
  532. usbh3: usb@02184600 {
  533. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  534. reg = <0x02184600 0x200>;
  535. interrupts = <0 42 0x04>;
  536. clocks = <&clks 162>;
  537. fsl,usbmisc = <&usbmisc 3>;
  538. status = "disabled";
  539. };
  540. usbmisc: usbmisc: usbmisc@02184800 {
  541. #index-cells = <1>;
  542. compatible = "fsl,imx6q-usbmisc";
  543. reg = <0x02184800 0x200>;
  544. clocks = <&clks 162>;
  545. };
  546. fec: ethernet@02188000 {
  547. compatible = "fsl,imx6q-fec";
  548. reg = <0x02188000 0x4000>;
  549. interrupts = <0 118 0x04 0 119 0x04>;
  550. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  551. clock-names = "ipg", "ahb", "ptp";
  552. status = "disabled";
  553. };
  554. mlb@0218c000 {
  555. reg = <0x0218c000 0x4000>;
  556. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  557. };
  558. usdhc1: usdhc@02190000 {
  559. compatible = "fsl,imx6q-usdhc";
  560. reg = <0x02190000 0x4000>;
  561. interrupts = <0 22 0x04>;
  562. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  563. clock-names = "ipg", "ahb", "per";
  564. bus-width = <4>;
  565. status = "disabled";
  566. };
  567. usdhc2: usdhc@02194000 {
  568. compatible = "fsl,imx6q-usdhc";
  569. reg = <0x02194000 0x4000>;
  570. interrupts = <0 23 0x04>;
  571. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  572. clock-names = "ipg", "ahb", "per";
  573. bus-width = <4>;
  574. status = "disabled";
  575. };
  576. usdhc3: usdhc@02198000 {
  577. compatible = "fsl,imx6q-usdhc";
  578. reg = <0x02198000 0x4000>;
  579. interrupts = <0 24 0x04>;
  580. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  581. clock-names = "ipg", "ahb", "per";
  582. bus-width = <4>;
  583. status = "disabled";
  584. };
  585. usdhc4: usdhc@0219c000 {
  586. compatible = "fsl,imx6q-usdhc";
  587. reg = <0x0219c000 0x4000>;
  588. interrupts = <0 25 0x04>;
  589. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  590. clock-names = "ipg", "ahb", "per";
  591. bus-width = <4>;
  592. status = "disabled";
  593. };
  594. i2c1: i2c@021a0000 {
  595. #address-cells = <1>;
  596. #size-cells = <0>;
  597. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  598. reg = <0x021a0000 0x4000>;
  599. interrupts = <0 36 0x04>;
  600. clocks = <&clks 125>;
  601. status = "disabled";
  602. };
  603. i2c2: i2c@021a4000 {
  604. #address-cells = <1>;
  605. #size-cells = <0>;
  606. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  607. reg = <0x021a4000 0x4000>;
  608. interrupts = <0 37 0x04>;
  609. clocks = <&clks 126>;
  610. status = "disabled";
  611. };
  612. i2c3: i2c@021a8000 {
  613. #address-cells = <1>;
  614. #size-cells = <0>;
  615. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  616. reg = <0x021a8000 0x4000>;
  617. interrupts = <0 38 0x04>;
  618. clocks = <&clks 127>;
  619. status = "disabled";
  620. };
  621. romcp@021ac000 {
  622. reg = <0x021ac000 0x4000>;
  623. };
  624. mmdc0: mmdc@021b0000 { /* MMDC0 */
  625. compatible = "fsl,imx6q-mmdc";
  626. reg = <0x021b0000 0x4000>;
  627. };
  628. mmdc1: mmdc@021b4000 { /* MMDC1 */
  629. reg = <0x021b4000 0x4000>;
  630. };
  631. weim@021b8000 {
  632. reg = <0x021b8000 0x4000>;
  633. interrupts = <0 14 0x04>;
  634. };
  635. ocotp@021bc000 {
  636. compatible = "fsl,imx6q-ocotp";
  637. reg = <0x021bc000 0x4000>;
  638. };
  639. ocotp@021c0000 {
  640. reg = <0x021c0000 0x4000>;
  641. interrupts = <0 21 0x04>;
  642. };
  643. tzasc@021d0000 { /* TZASC1 */
  644. reg = <0x021d0000 0x4000>;
  645. interrupts = <0 108 0x04>;
  646. };
  647. tzasc@021d4000 { /* TZASC2 */
  648. reg = <0x021d4000 0x4000>;
  649. interrupts = <0 109 0x04>;
  650. };
  651. audmux: audmux@021d8000 {
  652. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  653. reg = <0x021d8000 0x4000>;
  654. status = "disabled";
  655. };
  656. mipi@021dc000 { /* MIPI-CSI */
  657. reg = <0x021dc000 0x4000>;
  658. };
  659. mipi@021e0000 { /* MIPI-DSI */
  660. reg = <0x021e0000 0x4000>;
  661. };
  662. vdoa@021e4000 {
  663. reg = <0x021e4000 0x4000>;
  664. interrupts = <0 18 0x04>;
  665. };
  666. uart2: serial@021e8000 {
  667. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  668. reg = <0x021e8000 0x4000>;
  669. interrupts = <0 27 0x04>;
  670. clocks = <&clks 160>, <&clks 161>;
  671. clock-names = "ipg", "per";
  672. status = "disabled";
  673. };
  674. uart3: serial@021ec000 {
  675. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  676. reg = <0x021ec000 0x4000>;
  677. interrupts = <0 28 0x04>;
  678. clocks = <&clks 160>, <&clks 161>;
  679. clock-names = "ipg", "per";
  680. status = "disabled";
  681. };
  682. uart4: serial@021f0000 {
  683. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  684. reg = <0x021f0000 0x4000>;
  685. interrupts = <0 29 0x04>;
  686. clocks = <&clks 160>, <&clks 161>;
  687. clock-names = "ipg", "per";
  688. status = "disabled";
  689. };
  690. uart5: serial@021f4000 {
  691. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  692. reg = <0x021f4000 0x4000>;
  693. interrupts = <0 30 0x04>;
  694. clocks = <&clks 160>, <&clks 161>;
  695. clock-names = "ipg", "per";
  696. status = "disabled";
  697. };
  698. };
  699. ipu1: ipu@02400000 {
  700. #crtc-cells = <1>;
  701. compatible = "fsl,imx6q-ipu";
  702. reg = <0x02400000 0x400000>;
  703. interrupts = <0 6 0x4 0 5 0x4>;
  704. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  705. clock-names = "bus", "di0", "di1";
  706. };
  707. };
  708. };