rt61pci.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: rt61pci device specific routines.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt61pci.h"
  32. /*
  33. * Register access.
  34. * BBP and RF register require indirect register access,
  35. * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
  36. * These indirect registers work with busy bits,
  37. * and we will try maximal REGISTER_BUSY_COUNT times to access
  38. * the register while taking a REGISTER_BUSY_DELAY us delay
  39. * between each attampt. When the busy bit is still set at that time,
  40. * the access attempt is considered to have failed,
  41. * and we will print an error.
  42. */
  43. static u32 rt61pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  44. {
  45. u32 reg;
  46. unsigned int i;
  47. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  48. rt2x00pci_register_read(rt2x00dev, PHY_CSR3, &reg);
  49. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  50. break;
  51. udelay(REGISTER_BUSY_DELAY);
  52. }
  53. return reg;
  54. }
  55. static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  56. const unsigned int word, const u8 value)
  57. {
  58. u32 reg;
  59. /*
  60. * Wait until the BBP becomes ready.
  61. */
  62. reg = rt61pci_bbp_check(rt2x00dev);
  63. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  64. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  65. return;
  66. }
  67. /*
  68. * Write the data into the BBP.
  69. */
  70. reg = 0;
  71. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  72. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  73. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  74. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  75. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  76. }
  77. static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  78. const unsigned int word, u8 *value)
  79. {
  80. u32 reg;
  81. /*
  82. * Wait until the BBP becomes ready.
  83. */
  84. reg = rt61pci_bbp_check(rt2x00dev);
  85. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  86. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  87. return;
  88. }
  89. /*
  90. * Write the request into the BBP.
  91. */
  92. reg = 0;
  93. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  94. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  95. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  96. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  97. /*
  98. * Wait until the BBP becomes ready.
  99. */
  100. reg = rt61pci_bbp_check(rt2x00dev);
  101. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  102. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  103. *value = 0xff;
  104. return;
  105. }
  106. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  107. }
  108. static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
  109. const unsigned int word, const u32 value)
  110. {
  111. u32 reg;
  112. unsigned int i;
  113. if (!word)
  114. return;
  115. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  116. rt2x00pci_register_read(rt2x00dev, PHY_CSR4, &reg);
  117. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  118. goto rf_write;
  119. udelay(REGISTER_BUSY_DELAY);
  120. }
  121. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  122. return;
  123. rf_write:
  124. reg = 0;
  125. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  126. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
  127. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  128. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  129. rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
  130. rt2x00_rf_write(rt2x00dev, word, value);
  131. }
  132. #ifdef CONFIG_RT61PCI_LEDS
  133. /*
  134. * This function is only called from rt61pci_led_brightness()
  135. * make gcc happy by placing this function inside the
  136. * same ifdef statement as the caller.
  137. */
  138. static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
  139. const u8 command, const u8 token,
  140. const u8 arg0, const u8 arg1)
  141. {
  142. u32 reg;
  143. rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CSR, &reg);
  144. if (rt2x00_get_field32(reg, H2M_MAILBOX_CSR_OWNER)) {
  145. ERROR(rt2x00dev, "mcu request error. "
  146. "Request 0x%02x failed for token 0x%02x.\n",
  147. command, token);
  148. return;
  149. }
  150. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  151. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  152. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  153. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  154. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
  155. rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
  156. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  157. rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
  158. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
  159. }
  160. #endif /* CONFIG_RT61PCI_LEDS */
  161. static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  162. {
  163. struct rt2x00_dev *rt2x00dev = eeprom->data;
  164. u32 reg;
  165. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  166. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  167. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  168. eeprom->reg_data_clock =
  169. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  170. eeprom->reg_chip_select =
  171. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  172. }
  173. static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  174. {
  175. struct rt2x00_dev *rt2x00dev = eeprom->data;
  176. u32 reg = 0;
  177. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  178. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  179. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  180. !!eeprom->reg_data_clock);
  181. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  182. !!eeprom->reg_chip_select);
  183. rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
  184. }
  185. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  186. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  187. static void rt61pci_read_csr(struct rt2x00_dev *rt2x00dev,
  188. const unsigned int word, u32 *data)
  189. {
  190. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  191. }
  192. static void rt61pci_write_csr(struct rt2x00_dev *rt2x00dev,
  193. const unsigned int word, u32 data)
  194. {
  195. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  196. }
  197. static const struct rt2x00debug rt61pci_rt2x00debug = {
  198. .owner = THIS_MODULE,
  199. .csr = {
  200. .read = rt61pci_read_csr,
  201. .write = rt61pci_write_csr,
  202. .word_size = sizeof(u32),
  203. .word_count = CSR_REG_SIZE / sizeof(u32),
  204. },
  205. .eeprom = {
  206. .read = rt2x00_eeprom_read,
  207. .write = rt2x00_eeprom_write,
  208. .word_size = sizeof(u16),
  209. .word_count = EEPROM_SIZE / sizeof(u16),
  210. },
  211. .bbp = {
  212. .read = rt61pci_bbp_read,
  213. .write = rt61pci_bbp_write,
  214. .word_size = sizeof(u8),
  215. .word_count = BBP_SIZE / sizeof(u8),
  216. },
  217. .rf = {
  218. .read = rt2x00_rf_read,
  219. .write = rt61pci_rf_write,
  220. .word_size = sizeof(u32),
  221. .word_count = RF_SIZE / sizeof(u32),
  222. },
  223. };
  224. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  225. #ifdef CONFIG_RT61PCI_RFKILL
  226. static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  227. {
  228. u32 reg;
  229. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  230. return rt2x00_get_field32(reg, MAC_CSR13_BIT5);
  231. }
  232. #else
  233. #define rt61pci_rfkill_poll NULL
  234. #endif /* CONFIG_RT61PCI_RFKILL */
  235. #ifdef CONFIG_RT61PCI_LEDS
  236. static void rt61pci_led_brightness(struct led_classdev *led_cdev,
  237. enum led_brightness brightness)
  238. {
  239. struct rt2x00_led *led =
  240. container_of(led_cdev, struct rt2x00_led, led_dev);
  241. unsigned int enabled = brightness != LED_OFF;
  242. unsigned int a_mode =
  243. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  244. unsigned int bg_mode =
  245. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  246. if (led->type == LED_TYPE_RADIO) {
  247. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  248. MCU_LEDCS_RADIO_STATUS, enabled);
  249. rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
  250. (led->rt2x00dev->led_mcu_reg & 0xff),
  251. ((led->rt2x00dev->led_mcu_reg >> 8)));
  252. } else if (led->type == LED_TYPE_ASSOC) {
  253. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  254. MCU_LEDCS_LINK_BG_STATUS, bg_mode);
  255. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  256. MCU_LEDCS_LINK_A_STATUS, a_mode);
  257. rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
  258. (led->rt2x00dev->led_mcu_reg & 0xff),
  259. ((led->rt2x00dev->led_mcu_reg >> 8)));
  260. } else if (led->type == LED_TYPE_QUALITY) {
  261. /*
  262. * The brightness is divided into 6 levels (0 - 5),
  263. * this means we need to convert the brightness
  264. * argument into the matching level within that range.
  265. */
  266. rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  267. brightness / (LED_FULL / 6), 0);
  268. }
  269. }
  270. #else
  271. #define rt61pci_led_brightness NULL
  272. #endif /* CONFIG_RT61PCI_LEDS */
  273. /*
  274. * Configuration handlers.
  275. */
  276. static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev,
  277. struct rt2x00_intf *intf,
  278. struct rt2x00intf_conf *conf,
  279. const unsigned int flags)
  280. {
  281. unsigned int beacon_base;
  282. u32 reg;
  283. if (flags & CONFIG_UPDATE_TYPE) {
  284. /*
  285. * Clear current synchronisation setup.
  286. * For the Beacon base registers we only need to clear
  287. * the first byte since that byte contains the VALID and OWNER
  288. * bits which (when set to 0) will invalidate the entire beacon.
  289. */
  290. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  291. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
  292. rt2x00pci_register_write(rt2x00dev, beacon_base, 0);
  293. /*
  294. * Enable synchronisation.
  295. */
  296. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  297. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  298. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE,
  299. (conf->sync == TSF_SYNC_BEACON));
  300. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  301. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
  302. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  303. }
  304. if (flags & CONFIG_UPDATE_MAC) {
  305. reg = le32_to_cpu(conf->mac[1]);
  306. rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  307. conf->mac[1] = cpu_to_le32(reg);
  308. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2,
  309. conf->mac, sizeof(conf->mac));
  310. }
  311. if (flags & CONFIG_UPDATE_BSSID) {
  312. reg = le32_to_cpu(conf->bssid[1]);
  313. rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
  314. conf->bssid[1] = cpu_to_le32(reg);
  315. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4,
  316. conf->bssid, sizeof(conf->bssid));
  317. }
  318. }
  319. static int rt61pci_config_preamble(struct rt2x00_dev *rt2x00dev,
  320. const int short_preamble,
  321. const int ack_timeout,
  322. const int ack_consume_time)
  323. {
  324. u32 reg;
  325. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  326. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  327. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  328. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  329. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  330. !!short_preamble);
  331. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  332. return 0;
  333. }
  334. static void rt61pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  335. const int basic_rate_mask)
  336. {
  337. rt2x00pci_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  338. }
  339. static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
  340. struct rf_channel *rf, const int txpower)
  341. {
  342. u8 r3;
  343. u8 r94;
  344. u8 smart;
  345. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  346. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  347. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  348. rt2x00_rf(&rt2x00dev->chip, RF2527));
  349. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  350. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  351. rt61pci_bbp_write(rt2x00dev, 3, r3);
  352. r94 = 6;
  353. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  354. r94 += txpower - MAX_TXPOWER;
  355. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  356. r94 += txpower;
  357. rt61pci_bbp_write(rt2x00dev, 94, r94);
  358. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  359. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  360. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  361. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  362. udelay(200);
  363. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  364. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  365. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  366. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  367. udelay(200);
  368. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  369. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  370. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  371. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  372. msleep(1);
  373. }
  374. static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  375. const int txpower)
  376. {
  377. struct rf_channel rf;
  378. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  379. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  380. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  381. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  382. rt61pci_config_channel(rt2x00dev, &rf, txpower);
  383. }
  384. static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  385. struct antenna_setup *ant)
  386. {
  387. u8 r3;
  388. u8 r4;
  389. u8 r77;
  390. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  391. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  392. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  393. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
  394. rt2x00_rf(&rt2x00dev->chip, RF5325));
  395. /*
  396. * Configure the RX antenna.
  397. */
  398. switch (ant->rx) {
  399. case ANTENNA_HW_DIVERSITY:
  400. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  401. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  402. (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ));
  403. break;
  404. case ANTENNA_A:
  405. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  406. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  407. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  408. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  409. else
  410. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  411. break;
  412. case ANTENNA_SW_DIVERSITY:
  413. /*
  414. * NOTE: We should never come here because rt2x00lib is
  415. * supposed to catch this and send us the correct antenna
  416. * explicitely. However we are nog going to bug about this.
  417. * Instead, just default to antenna B.
  418. */
  419. case ANTENNA_B:
  420. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  421. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  422. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  423. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  424. else
  425. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  426. break;
  427. }
  428. rt61pci_bbp_write(rt2x00dev, 77, r77);
  429. rt61pci_bbp_write(rt2x00dev, 3, r3);
  430. rt61pci_bbp_write(rt2x00dev, 4, r4);
  431. }
  432. static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  433. struct antenna_setup *ant)
  434. {
  435. u8 r3;
  436. u8 r4;
  437. u8 r77;
  438. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  439. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  440. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  441. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
  442. rt2x00_rf(&rt2x00dev->chip, RF2529));
  443. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  444. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  445. /*
  446. * Configure the RX antenna.
  447. */
  448. switch (ant->rx) {
  449. case ANTENNA_HW_DIVERSITY:
  450. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  451. break;
  452. case ANTENNA_A:
  453. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  454. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  455. break;
  456. case ANTENNA_SW_DIVERSITY:
  457. /*
  458. * NOTE: We should never come here because rt2x00lib is
  459. * supposed to catch this and send us the correct antenna
  460. * explicitely. However we are nog going to bug about this.
  461. * Instead, just default to antenna B.
  462. */
  463. case ANTENNA_B:
  464. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  465. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  466. break;
  467. }
  468. rt61pci_bbp_write(rt2x00dev, 77, r77);
  469. rt61pci_bbp_write(rt2x00dev, 3, r3);
  470. rt61pci_bbp_write(rt2x00dev, 4, r4);
  471. }
  472. static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
  473. const int p1, const int p2)
  474. {
  475. u32 reg;
  476. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  477. rt2x00_set_field32(&reg, MAC_CSR13_BIT4, p1);
  478. rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
  479. rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
  480. rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
  481. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
  482. }
  483. static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
  484. struct antenna_setup *ant)
  485. {
  486. u8 r3;
  487. u8 r4;
  488. u8 r77;
  489. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  490. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  491. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  492. /* FIXME: Antenna selection for the rf 2529 is very confusing in the
  493. * legacy driver. The code below should be ok for non-diversity setups.
  494. */
  495. /*
  496. * Configure the RX antenna.
  497. */
  498. switch (ant->rx) {
  499. case ANTENNA_A:
  500. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  501. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  502. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
  503. break;
  504. case ANTENNA_SW_DIVERSITY:
  505. case ANTENNA_HW_DIVERSITY:
  506. /*
  507. * NOTE: We should never come here because rt2x00lib is
  508. * supposed to catch this and send us the correct antenna
  509. * explicitely. However we are nog going to bug about this.
  510. * Instead, just default to antenna B.
  511. */
  512. case ANTENNA_B:
  513. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  514. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  515. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
  516. break;
  517. }
  518. rt61pci_bbp_write(rt2x00dev, 77, r77);
  519. rt61pci_bbp_write(rt2x00dev, 3, r3);
  520. rt61pci_bbp_write(rt2x00dev, 4, r4);
  521. }
  522. struct antenna_sel {
  523. u8 word;
  524. /*
  525. * value[0] -> non-LNA
  526. * value[1] -> LNA
  527. */
  528. u8 value[2];
  529. };
  530. static const struct antenna_sel antenna_sel_a[] = {
  531. { 96, { 0x58, 0x78 } },
  532. { 104, { 0x38, 0x48 } },
  533. { 75, { 0xfe, 0x80 } },
  534. { 86, { 0xfe, 0x80 } },
  535. { 88, { 0xfe, 0x80 } },
  536. { 35, { 0x60, 0x60 } },
  537. { 97, { 0x58, 0x58 } },
  538. { 98, { 0x58, 0x58 } },
  539. };
  540. static const struct antenna_sel antenna_sel_bg[] = {
  541. { 96, { 0x48, 0x68 } },
  542. { 104, { 0x2c, 0x3c } },
  543. { 75, { 0xfe, 0x80 } },
  544. { 86, { 0xfe, 0x80 } },
  545. { 88, { 0xfe, 0x80 } },
  546. { 35, { 0x50, 0x50 } },
  547. { 97, { 0x48, 0x48 } },
  548. { 98, { 0x48, 0x48 } },
  549. };
  550. static void rt61pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  551. struct antenna_setup *ant)
  552. {
  553. const struct antenna_sel *sel;
  554. unsigned int lna;
  555. unsigned int i;
  556. u32 reg;
  557. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  558. sel = antenna_sel_a;
  559. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  560. } else {
  561. sel = antenna_sel_bg;
  562. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  563. }
  564. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  565. rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  566. rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
  567. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  568. rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  569. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  570. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  571. rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
  572. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  573. rt2x00_rf(&rt2x00dev->chip, RF5325))
  574. rt61pci_config_antenna_5x(rt2x00dev, ant);
  575. else if (rt2x00_rf(&rt2x00dev->chip, RF2527))
  576. rt61pci_config_antenna_2x(rt2x00dev, ant);
  577. else if (rt2x00_rf(&rt2x00dev->chip, RF2529)) {
  578. if (test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags))
  579. rt61pci_config_antenna_2x(rt2x00dev, ant);
  580. else
  581. rt61pci_config_antenna_2529(rt2x00dev, ant);
  582. }
  583. }
  584. static void rt61pci_config_duration(struct rt2x00_dev *rt2x00dev,
  585. struct rt2x00lib_conf *libconf)
  586. {
  587. u32 reg;
  588. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  589. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  590. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  591. rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
  592. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  593. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  594. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  595. rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
  596. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  597. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  598. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  599. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  600. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  601. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  602. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  603. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  604. libconf->conf->beacon_int * 16);
  605. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  606. }
  607. static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
  608. struct rt2x00lib_conf *libconf,
  609. const unsigned int flags)
  610. {
  611. if (flags & CONFIG_UPDATE_PHYMODE)
  612. rt61pci_config_phymode(rt2x00dev, libconf->basic_rates);
  613. if (flags & CONFIG_UPDATE_CHANNEL)
  614. rt61pci_config_channel(rt2x00dev, &libconf->rf,
  615. libconf->conf->power_level);
  616. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  617. rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
  618. if (flags & CONFIG_UPDATE_ANTENNA)
  619. rt61pci_config_antenna(rt2x00dev, &libconf->ant);
  620. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  621. rt61pci_config_duration(rt2x00dev, libconf);
  622. }
  623. /*
  624. * Link tuning
  625. */
  626. static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
  627. struct link_qual *qual)
  628. {
  629. u32 reg;
  630. /*
  631. * Update FCS error count from register.
  632. */
  633. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  634. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  635. /*
  636. * Update False CCA count from register.
  637. */
  638. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  639. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  640. }
  641. static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  642. {
  643. rt61pci_bbp_write(rt2x00dev, 17, 0x20);
  644. rt2x00dev->link.vgc_level = 0x20;
  645. }
  646. static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  647. {
  648. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  649. u8 r17;
  650. u8 up_bound;
  651. u8 low_bound;
  652. rt61pci_bbp_read(rt2x00dev, 17, &r17);
  653. /*
  654. * Determine r17 bounds.
  655. */
  656. if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
  657. low_bound = 0x28;
  658. up_bound = 0x48;
  659. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  660. low_bound += 0x10;
  661. up_bound += 0x10;
  662. }
  663. } else {
  664. low_bound = 0x20;
  665. up_bound = 0x40;
  666. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  667. low_bound += 0x10;
  668. up_bound += 0x10;
  669. }
  670. }
  671. /*
  672. * If we are not associated, we should go straight to the
  673. * dynamic CCA tuning.
  674. */
  675. if (!rt2x00dev->intf_associated)
  676. goto dynamic_cca_tune;
  677. /*
  678. * Special big-R17 for very short distance
  679. */
  680. if (rssi >= -35) {
  681. if (r17 != 0x60)
  682. rt61pci_bbp_write(rt2x00dev, 17, 0x60);
  683. return;
  684. }
  685. /*
  686. * Special big-R17 for short distance
  687. */
  688. if (rssi >= -58) {
  689. if (r17 != up_bound)
  690. rt61pci_bbp_write(rt2x00dev, 17, up_bound);
  691. return;
  692. }
  693. /*
  694. * Special big-R17 for middle-short distance
  695. */
  696. if (rssi >= -66) {
  697. low_bound += 0x10;
  698. if (r17 != low_bound)
  699. rt61pci_bbp_write(rt2x00dev, 17, low_bound);
  700. return;
  701. }
  702. /*
  703. * Special mid-R17 for middle distance
  704. */
  705. if (rssi >= -74) {
  706. low_bound += 0x08;
  707. if (r17 != low_bound)
  708. rt61pci_bbp_write(rt2x00dev, 17, low_bound);
  709. return;
  710. }
  711. /*
  712. * Special case: Change up_bound based on the rssi.
  713. * Lower up_bound when rssi is weaker then -74 dBm.
  714. */
  715. up_bound -= 2 * (-74 - rssi);
  716. if (low_bound > up_bound)
  717. up_bound = low_bound;
  718. if (r17 > up_bound) {
  719. rt61pci_bbp_write(rt2x00dev, 17, up_bound);
  720. return;
  721. }
  722. dynamic_cca_tune:
  723. /*
  724. * r17 does not yet exceed upper limit, continue and base
  725. * the r17 tuning on the false CCA count.
  726. */
  727. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  728. if (++r17 > up_bound)
  729. r17 = up_bound;
  730. rt61pci_bbp_write(rt2x00dev, 17, r17);
  731. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  732. if (--r17 < low_bound)
  733. r17 = low_bound;
  734. rt61pci_bbp_write(rt2x00dev, 17, r17);
  735. }
  736. }
  737. /*
  738. * Firmware name function.
  739. */
  740. static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  741. {
  742. char *fw_name;
  743. switch (rt2x00dev->chip.rt) {
  744. case RT2561:
  745. fw_name = FIRMWARE_RT2561;
  746. break;
  747. case RT2561s:
  748. fw_name = FIRMWARE_RT2561s;
  749. break;
  750. case RT2661:
  751. fw_name = FIRMWARE_RT2661;
  752. break;
  753. default:
  754. fw_name = NULL;
  755. break;
  756. }
  757. return fw_name;
  758. }
  759. /*
  760. * Initialization functions.
  761. */
  762. static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  763. const size_t len)
  764. {
  765. int i;
  766. u32 reg;
  767. /*
  768. * Wait for stable hardware.
  769. */
  770. for (i = 0; i < 100; i++) {
  771. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  772. if (reg)
  773. break;
  774. msleep(1);
  775. }
  776. if (!reg) {
  777. ERROR(rt2x00dev, "Unstable hardware.\n");
  778. return -EBUSY;
  779. }
  780. /*
  781. * Prepare MCU and mailbox for firmware loading.
  782. */
  783. reg = 0;
  784. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  785. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  786. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  787. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  788. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
  789. /*
  790. * Write firmware to device.
  791. */
  792. reg = 0;
  793. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  794. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
  795. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  796. rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  797. data, len);
  798. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
  799. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  800. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
  801. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  802. for (i = 0; i < 100; i++) {
  803. rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
  804. if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
  805. break;
  806. msleep(1);
  807. }
  808. if (i == 100) {
  809. ERROR(rt2x00dev, "MCU Control register not ready.\n");
  810. return -EBUSY;
  811. }
  812. /*
  813. * Reset MAC and BBP registers.
  814. */
  815. reg = 0;
  816. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  817. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  818. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  819. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  820. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  821. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  822. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  823. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  824. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  825. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  826. return 0;
  827. }
  828. static void rt61pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  829. struct queue_entry *entry)
  830. {
  831. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  832. u32 word;
  833. rt2x00_desc_read(priv_rx->desc, 5, &word);
  834. rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS, priv_rx->dma);
  835. rt2x00_desc_write(priv_rx->desc, 5, word);
  836. rt2x00_desc_read(priv_rx->desc, 0, &word);
  837. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  838. rt2x00_desc_write(priv_rx->desc, 0, word);
  839. }
  840. static void rt61pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  841. struct queue_entry *entry)
  842. {
  843. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  844. u32 word;
  845. rt2x00_desc_read(priv_tx->desc, 1, &word);
  846. rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
  847. rt2x00_desc_write(priv_tx->desc, 1, word);
  848. rt2x00_desc_read(priv_tx->desc, 5, &word);
  849. rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid);
  850. rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, entry->entry_idx);
  851. rt2x00_desc_write(priv_tx->desc, 5, word);
  852. rt2x00_desc_read(priv_tx->desc, 6, &word);
  853. rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS, priv_tx->dma);
  854. rt2x00_desc_write(priv_tx->desc, 6, word);
  855. rt2x00_desc_read(priv_tx->desc, 0, &word);
  856. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  857. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  858. rt2x00_desc_write(priv_tx->desc, 0, word);
  859. }
  860. static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
  861. {
  862. struct queue_entry_priv_pci_rx *priv_rx;
  863. struct queue_entry_priv_pci_tx *priv_tx;
  864. u32 reg;
  865. /*
  866. * Initialize registers.
  867. */
  868. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
  869. rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
  870. rt2x00dev->tx[0].limit);
  871. rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
  872. rt2x00dev->tx[1].limit);
  873. rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
  874. rt2x00dev->tx[2].limit);
  875. rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
  876. rt2x00dev->tx[3].limit);
  877. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
  878. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
  879. rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
  880. rt2x00dev->tx[0].desc_size / 4);
  881. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
  882. priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
  883. rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
  884. rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER, priv_tx->dma);
  885. rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
  886. priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
  887. rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
  888. rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER, priv_tx->dma);
  889. rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
  890. priv_tx = rt2x00dev->tx[2].entries[0].priv_data;
  891. rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
  892. rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER, priv_tx->dma);
  893. rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
  894. priv_tx = rt2x00dev->tx[3].entries[0].priv_data;
  895. rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
  896. rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER, priv_tx->dma);
  897. rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
  898. rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
  899. rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
  900. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
  901. rt2x00dev->rx->desc_size / 4);
  902. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
  903. rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
  904. priv_rx = rt2x00dev->rx->entries[0].priv_data;
  905. rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
  906. rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER, priv_rx->dma);
  907. rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
  908. rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
  909. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
  910. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
  911. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
  912. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
  913. rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
  914. rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
  915. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
  916. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
  917. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
  918. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
  919. rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
  920. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  921. rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
  922. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  923. return 0;
  924. }
  925. static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
  926. {
  927. u32 reg;
  928. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  929. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  930. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  931. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  932. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  933. rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
  934. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  935. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  936. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  937. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  938. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  939. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  940. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  941. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  942. rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
  943. /*
  944. * CCK TXD BBP registers
  945. */
  946. rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
  947. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  948. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  949. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  950. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  951. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  952. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  953. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  954. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  955. rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
  956. /*
  957. * OFDM TXD BBP registers
  958. */
  959. rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
  960. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  961. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  962. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  963. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  964. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  965. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  966. rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
  967. rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
  968. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  969. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  970. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  971. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  972. rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
  973. rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
  974. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  975. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  976. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  977. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  978. rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
  979. rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  980. rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
  981. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  982. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  983. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  984. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
  985. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  986. return -EBUSY;
  987. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
  988. rt2x00pci_register_read(rt2x00dev, MAC_CSR14, &reg);
  989. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  990. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  991. rt2x00pci_register_write(rt2x00dev, MAC_CSR14, reg);
  992. /*
  993. * Invalidate all Shared Keys (SEC_CSR0),
  994. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  995. */
  996. rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  997. rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  998. rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  999. rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
  1000. rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
  1001. rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  1002. rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
  1003. rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
  1004. rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
  1005. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  1006. rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  1007. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  1008. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  1009. rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  1010. rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  1011. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  1012. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  1013. rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  1014. /*
  1015. * Clear all beacons
  1016. * For the Beacon base registers we only need to clear
  1017. * the first byte since that byte contains the VALID and OWNER
  1018. * bits which (when set to 0) will invalidate the entire beacon.
  1019. */
  1020. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1021. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1022. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1023. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1024. /*
  1025. * We must clear the error counters.
  1026. * These registers are cleared on read,
  1027. * so we may pass a useless variable to store the value.
  1028. */
  1029. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  1030. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  1031. rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
  1032. /*
  1033. * Reset MAC and BBP registers.
  1034. */
  1035. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1036. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  1037. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  1038. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1039. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1040. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  1041. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  1042. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1043. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1044. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  1045. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1046. return 0;
  1047. }
  1048. static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  1049. {
  1050. unsigned int i;
  1051. u16 eeprom;
  1052. u8 reg_id;
  1053. u8 value;
  1054. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1055. rt61pci_bbp_read(rt2x00dev, 0, &value);
  1056. if ((value != 0xff) && (value != 0x00))
  1057. goto continue_csr_init;
  1058. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  1059. udelay(REGISTER_BUSY_DELAY);
  1060. }
  1061. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1062. return -EACCES;
  1063. continue_csr_init:
  1064. rt61pci_bbp_write(rt2x00dev, 3, 0x00);
  1065. rt61pci_bbp_write(rt2x00dev, 15, 0x30);
  1066. rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
  1067. rt61pci_bbp_write(rt2x00dev, 22, 0x38);
  1068. rt61pci_bbp_write(rt2x00dev, 23, 0x06);
  1069. rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
  1070. rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
  1071. rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
  1072. rt61pci_bbp_write(rt2x00dev, 34, 0x12);
  1073. rt61pci_bbp_write(rt2x00dev, 37, 0x07);
  1074. rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
  1075. rt61pci_bbp_write(rt2x00dev, 41, 0x60);
  1076. rt61pci_bbp_write(rt2x00dev, 53, 0x10);
  1077. rt61pci_bbp_write(rt2x00dev, 54, 0x18);
  1078. rt61pci_bbp_write(rt2x00dev, 60, 0x10);
  1079. rt61pci_bbp_write(rt2x00dev, 61, 0x04);
  1080. rt61pci_bbp_write(rt2x00dev, 62, 0x04);
  1081. rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
  1082. rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
  1083. rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
  1084. rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
  1085. rt61pci_bbp_write(rt2x00dev, 99, 0x00);
  1086. rt61pci_bbp_write(rt2x00dev, 102, 0x16);
  1087. rt61pci_bbp_write(rt2x00dev, 107, 0x04);
  1088. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1089. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1090. if (eeprom != 0xffff && eeprom != 0x0000) {
  1091. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1092. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1093. rt61pci_bbp_write(rt2x00dev, reg_id, value);
  1094. }
  1095. }
  1096. return 0;
  1097. }
  1098. /*
  1099. * Device state switch handlers.
  1100. */
  1101. static void rt61pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  1102. enum dev_state state)
  1103. {
  1104. u32 reg;
  1105. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1106. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  1107. state == STATE_RADIO_RX_OFF);
  1108. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  1109. }
  1110. static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  1111. enum dev_state state)
  1112. {
  1113. int mask = (state == STATE_RADIO_IRQ_OFF);
  1114. u32 reg;
  1115. /*
  1116. * When interrupts are being enabled, the interrupt registers
  1117. * should clear the register to assure a clean state.
  1118. */
  1119. if (state == STATE_RADIO_IRQ_ON) {
  1120. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1121. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1122. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
  1123. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
  1124. }
  1125. /*
  1126. * Only toggle the interrupts bits we are going to use.
  1127. * Non-checked interrupt bits are disabled by default.
  1128. */
  1129. rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  1130. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
  1131. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
  1132. rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
  1133. rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
  1134. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  1135. rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
  1136. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
  1137. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
  1138. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
  1139. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
  1140. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
  1141. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
  1142. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
  1143. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
  1144. rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
  1145. }
  1146. static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  1147. {
  1148. u32 reg;
  1149. /*
  1150. * Initialize all registers.
  1151. */
  1152. if (rt61pci_init_queues(rt2x00dev) ||
  1153. rt61pci_init_registers(rt2x00dev) ||
  1154. rt61pci_init_bbp(rt2x00dev)) {
  1155. ERROR(rt2x00dev, "Register initialization failed.\n");
  1156. return -EIO;
  1157. }
  1158. /*
  1159. * Enable interrupts.
  1160. */
  1161. rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  1162. /*
  1163. * Enable RX.
  1164. */
  1165. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  1166. rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
  1167. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  1168. return 0;
  1169. }
  1170. static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  1171. {
  1172. u32 reg;
  1173. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  1174. /*
  1175. * Disable synchronisation.
  1176. */
  1177. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
  1178. /*
  1179. * Cancel RX and TX.
  1180. */
  1181. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1182. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
  1183. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
  1184. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
  1185. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
  1186. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1187. /*
  1188. * Disable interrupts.
  1189. */
  1190. rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  1191. }
  1192. static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  1193. {
  1194. u32 reg;
  1195. unsigned int i;
  1196. char put_to_sleep;
  1197. char current_state;
  1198. put_to_sleep = (state != STATE_AWAKE);
  1199. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1200. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1201. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1202. rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
  1203. /*
  1204. * Device is not guaranteed to be in the requested state yet.
  1205. * We must wait until the register indicates that the
  1206. * device has entered the correct state.
  1207. */
  1208. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1209. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1210. current_state =
  1211. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1212. if (current_state == !put_to_sleep)
  1213. return 0;
  1214. msleep(10);
  1215. }
  1216. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1217. "current device state %d.\n", !put_to_sleep, current_state);
  1218. return -EBUSY;
  1219. }
  1220. static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  1221. enum dev_state state)
  1222. {
  1223. int retval = 0;
  1224. switch (state) {
  1225. case STATE_RADIO_ON:
  1226. retval = rt61pci_enable_radio(rt2x00dev);
  1227. break;
  1228. case STATE_RADIO_OFF:
  1229. rt61pci_disable_radio(rt2x00dev);
  1230. break;
  1231. case STATE_RADIO_RX_ON:
  1232. case STATE_RADIO_RX_ON_LINK:
  1233. rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  1234. break;
  1235. case STATE_RADIO_RX_OFF:
  1236. case STATE_RADIO_RX_OFF_LINK:
  1237. rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  1238. break;
  1239. case STATE_DEEP_SLEEP:
  1240. case STATE_SLEEP:
  1241. case STATE_STANDBY:
  1242. case STATE_AWAKE:
  1243. retval = rt61pci_set_state(rt2x00dev, state);
  1244. break;
  1245. default:
  1246. retval = -ENOTSUPP;
  1247. break;
  1248. }
  1249. return retval;
  1250. }
  1251. /*
  1252. * TX descriptor initialization
  1253. */
  1254. static void rt61pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1255. struct sk_buff *skb,
  1256. struct txentry_desc *txdesc,
  1257. struct ieee80211_tx_control *control)
  1258. {
  1259. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1260. __le32 *txd = skbdesc->desc;
  1261. u32 word;
  1262. /*
  1263. * Start writing the descriptor words.
  1264. */
  1265. rt2x00_desc_read(txd, 1, &word);
  1266. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
  1267. rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
  1268. rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
  1269. rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
  1270. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1271. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1272. rt2x00_desc_write(txd, 1, word);
  1273. rt2x00_desc_read(txd, 2, &word);
  1274. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
  1275. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
  1276. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
  1277. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
  1278. rt2x00_desc_write(txd, 2, word);
  1279. rt2x00_desc_read(txd, 5, &word);
  1280. /* XXX: removed for now
  1281. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1282. TXPOWER_TO_DEV(control->power_level));
  1283. */
  1284. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1285. rt2x00_desc_write(txd, 5, word);
  1286. if (skbdesc->desc_len > TXINFO_SIZE) {
  1287. rt2x00_desc_read(txd, 11, &word);
  1288. rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, skbdesc->data_len);
  1289. rt2x00_desc_write(txd, 11, word);
  1290. }
  1291. rt2x00_desc_read(txd, 0, &word);
  1292. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1293. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1294. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1295. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1296. rt2x00_set_field32(&word, TXD_W0_ACK,
  1297. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1298. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1299. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1300. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1301. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  1302. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1303. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1304. !!(control->flags &
  1305. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1306. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1307. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
  1308. rt2x00_set_field32(&word, TXD_W0_BURST,
  1309. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1310. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1311. rt2x00_desc_write(txd, 0, word);
  1312. }
  1313. /*
  1314. * TX data initialization
  1315. */
  1316. static void rt61pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1317. const unsigned int queue)
  1318. {
  1319. u32 reg;
  1320. if (queue == RT2X00_BCN_QUEUE_BEACON) {
  1321. /*
  1322. * For Wi-Fi faily generated beacons between participating
  1323. * stations. Set TBTT phase adaptive adjustment step to 8us.
  1324. */
  1325. rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1326. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1327. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1328. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1329. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  1330. }
  1331. return;
  1332. }
  1333. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1334. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0,
  1335. (queue == IEEE80211_TX_QUEUE_DATA0));
  1336. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1,
  1337. (queue == IEEE80211_TX_QUEUE_DATA1));
  1338. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2,
  1339. (queue == IEEE80211_TX_QUEUE_DATA2));
  1340. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3,
  1341. (queue == IEEE80211_TX_QUEUE_DATA3));
  1342. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1343. }
  1344. /*
  1345. * RX control handlers
  1346. */
  1347. static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1348. {
  1349. u16 eeprom;
  1350. u8 offset;
  1351. u8 lna;
  1352. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1353. switch (lna) {
  1354. case 3:
  1355. offset = 90;
  1356. break;
  1357. case 2:
  1358. offset = 74;
  1359. break;
  1360. case 1:
  1361. offset = 64;
  1362. break;
  1363. default:
  1364. return 0;
  1365. }
  1366. if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
  1367. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1368. offset += 14;
  1369. if (lna == 3 || lna == 2)
  1370. offset += 10;
  1371. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1372. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1373. } else {
  1374. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1375. offset += 14;
  1376. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1377. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1378. }
  1379. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1380. }
  1381. static void rt61pci_fill_rxdone(struct queue_entry *entry,
  1382. struct rxdone_entry_desc *rxdesc)
  1383. {
  1384. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  1385. u32 word0;
  1386. u32 word1;
  1387. rt2x00_desc_read(priv_rx->desc, 0, &word0);
  1388. rt2x00_desc_read(priv_rx->desc, 1, &word1);
  1389. rxdesc->flags = 0;
  1390. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1391. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1392. /*
  1393. * Obtain the status about this packet.
  1394. */
  1395. rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1396. rxdesc->rssi = rt61pci_agc_to_rssi(entry->queue->rt2x00dev, word1);
  1397. rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1398. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1399. rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
  1400. }
  1401. /*
  1402. * Interrupt functions.
  1403. */
  1404. static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
  1405. {
  1406. struct data_queue *queue;
  1407. struct queue_entry *entry;
  1408. struct queue_entry *entry_done;
  1409. struct queue_entry_priv_pci_tx *priv_tx;
  1410. struct txdone_entry_desc txdesc;
  1411. u32 word;
  1412. u32 reg;
  1413. u32 old_reg;
  1414. int type;
  1415. int index;
  1416. /*
  1417. * During each loop we will compare the freshly read
  1418. * STA_CSR4 register value with the value read from
  1419. * the previous loop. If the 2 values are equal then
  1420. * we should stop processing because the chance it
  1421. * quite big that the device has been unplugged and
  1422. * we risk going into an endless loop.
  1423. */
  1424. old_reg = 0;
  1425. while (1) {
  1426. rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
  1427. if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
  1428. break;
  1429. if (old_reg == reg)
  1430. break;
  1431. old_reg = reg;
  1432. /*
  1433. * Skip this entry when it contains an invalid
  1434. * queue identication number.
  1435. */
  1436. type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
  1437. queue = rt2x00queue_get_queue(rt2x00dev, type);
  1438. if (unlikely(!queue))
  1439. continue;
  1440. /*
  1441. * Skip this entry when it contains an invalid
  1442. * index number.
  1443. */
  1444. index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
  1445. if (unlikely(index >= queue->limit))
  1446. continue;
  1447. entry = &queue->entries[index];
  1448. priv_tx = entry->priv_data;
  1449. rt2x00_desc_read(priv_tx->desc, 0, &word);
  1450. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1451. !rt2x00_get_field32(word, TXD_W0_VALID))
  1452. return;
  1453. entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1454. while (entry != entry_done) {
  1455. /* Catch up.
  1456. * Just report any entries we missed as failed.
  1457. */
  1458. WARNING(rt2x00dev,
  1459. "TX status report missed for entry %d\n",
  1460. entry_done->entry_idx);
  1461. txdesc.status = TX_FAIL_OTHER;
  1462. txdesc.retry = 0;
  1463. rt2x00pci_txdone(rt2x00dev, entry_done, &txdesc);
  1464. entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1465. }
  1466. /*
  1467. * Obtain the status about this packet.
  1468. */
  1469. txdesc.status = rt2x00_get_field32(reg, STA_CSR4_TX_RESULT);
  1470. txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
  1471. rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
  1472. }
  1473. }
  1474. static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
  1475. {
  1476. struct rt2x00_dev *rt2x00dev = dev_instance;
  1477. u32 reg_mcu;
  1478. u32 reg;
  1479. /*
  1480. * Get the interrupt sources & saved to local variable.
  1481. * Write register value back to clear pending interrupts.
  1482. */
  1483. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
  1484. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
  1485. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1486. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1487. if (!reg && !reg_mcu)
  1488. return IRQ_NONE;
  1489. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  1490. return IRQ_HANDLED;
  1491. /*
  1492. * Handle interrupts, walk through all bits
  1493. * and run the tasks, the bits are checked in order of
  1494. * priority.
  1495. */
  1496. /*
  1497. * 1 - Rx ring done interrupt.
  1498. */
  1499. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
  1500. rt2x00pci_rxdone(rt2x00dev);
  1501. /*
  1502. * 2 - Tx ring done interrupt.
  1503. */
  1504. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
  1505. rt61pci_txdone(rt2x00dev);
  1506. /*
  1507. * 3 - Handle MCU command done.
  1508. */
  1509. if (reg_mcu)
  1510. rt2x00pci_register_write(rt2x00dev,
  1511. M2H_CMD_DONE_CSR, 0xffffffff);
  1512. return IRQ_HANDLED;
  1513. }
  1514. /*
  1515. * Device probe functions.
  1516. */
  1517. static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1518. {
  1519. struct eeprom_93cx6 eeprom;
  1520. u32 reg;
  1521. u16 word;
  1522. u8 *mac;
  1523. s8 value;
  1524. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1525. eeprom.data = rt2x00dev;
  1526. eeprom.register_read = rt61pci_eepromregister_read;
  1527. eeprom.register_write = rt61pci_eepromregister_write;
  1528. eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
  1529. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1530. eeprom.reg_data_in = 0;
  1531. eeprom.reg_data_out = 0;
  1532. eeprom.reg_data_clock = 0;
  1533. eeprom.reg_chip_select = 0;
  1534. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1535. EEPROM_SIZE / sizeof(u16));
  1536. /*
  1537. * Start validation of the data that has been read.
  1538. */
  1539. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1540. if (!is_valid_ether_addr(mac)) {
  1541. DECLARE_MAC_BUF(macbuf);
  1542. random_ether_addr(mac);
  1543. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1544. }
  1545. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1546. if (word == 0xffff) {
  1547. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1548. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1549. ANTENNA_B);
  1550. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1551. ANTENNA_B);
  1552. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1553. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1554. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1555. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
  1556. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1557. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1558. }
  1559. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1560. if (word == 0xffff) {
  1561. rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
  1562. rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
  1563. rt2x00_set_field16(&word, EEPROM_NIC_TX_RX_FIXED, 0);
  1564. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1565. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1566. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1567. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1568. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1569. }
  1570. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1571. if (word == 0xffff) {
  1572. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1573. LED_MODE_DEFAULT);
  1574. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1575. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1576. }
  1577. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1578. if (word == 0xffff) {
  1579. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1580. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1581. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1582. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1583. }
  1584. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1585. if (word == 0xffff) {
  1586. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1587. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1588. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1589. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1590. } else {
  1591. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1592. if (value < -10 || value > 10)
  1593. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1594. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1595. if (value < -10 || value > 10)
  1596. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1597. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1598. }
  1599. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1600. if (word == 0xffff) {
  1601. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1602. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1603. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1604. EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
  1605. } else {
  1606. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1607. if (value < -10 || value > 10)
  1608. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1609. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1610. if (value < -10 || value > 10)
  1611. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1612. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1613. }
  1614. return 0;
  1615. }
  1616. static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1617. {
  1618. u32 reg;
  1619. u16 value;
  1620. u16 eeprom;
  1621. u16 device;
  1622. /*
  1623. * Read EEPROM word for configuration.
  1624. */
  1625. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1626. /*
  1627. * Identify RF chipset.
  1628. * To determine the RT chip we have to read the
  1629. * PCI header of the device.
  1630. */
  1631. pci_read_config_word(rt2x00dev_pci(rt2x00dev),
  1632. PCI_CONFIG_HEADER_DEVICE, &device);
  1633. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1634. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  1635. rt2x00_set_chip(rt2x00dev, device, value, reg);
  1636. if (!rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1637. !rt2x00_rf(&rt2x00dev->chip, RF5325) &&
  1638. !rt2x00_rf(&rt2x00dev->chip, RF2527) &&
  1639. !rt2x00_rf(&rt2x00dev->chip, RF2529)) {
  1640. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1641. return -ENODEV;
  1642. }
  1643. /*
  1644. * Determine number of antenna's.
  1645. */
  1646. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
  1647. __set_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags);
  1648. /*
  1649. * Identify default antenna configuration.
  1650. */
  1651. rt2x00dev->default_ant.tx =
  1652. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1653. rt2x00dev->default_ant.rx =
  1654. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1655. /*
  1656. * Read the Frame type.
  1657. */
  1658. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1659. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1660. /*
  1661. * Detect if this device has an hardware controlled radio.
  1662. */
  1663. #ifdef CONFIG_RT61PCI_RFKILL
  1664. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1665. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1666. #endif /* CONFIG_RT61PCI_RFKILL */
  1667. /*
  1668. * Read frequency offset and RF programming sequence.
  1669. */
  1670. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1671. if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
  1672. __set_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags);
  1673. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1674. /*
  1675. * Read external LNA informations.
  1676. */
  1677. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1678. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1679. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1680. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1681. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1682. /*
  1683. * When working with a RF2529 chip without double antenna
  1684. * the antenna settings should be gathered from the NIC
  1685. * eeprom word.
  1686. */
  1687. if (rt2x00_rf(&rt2x00dev->chip, RF2529) &&
  1688. !test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags)) {
  1689. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED)) {
  1690. case 0:
  1691. rt2x00dev->default_ant.tx = ANTENNA_B;
  1692. rt2x00dev->default_ant.rx = ANTENNA_A;
  1693. break;
  1694. case 1:
  1695. rt2x00dev->default_ant.tx = ANTENNA_B;
  1696. rt2x00dev->default_ant.rx = ANTENNA_B;
  1697. break;
  1698. case 2:
  1699. rt2x00dev->default_ant.tx = ANTENNA_A;
  1700. rt2x00dev->default_ant.rx = ANTENNA_A;
  1701. break;
  1702. case 3:
  1703. rt2x00dev->default_ant.tx = ANTENNA_A;
  1704. rt2x00dev->default_ant.rx = ANTENNA_B;
  1705. break;
  1706. }
  1707. if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
  1708. rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
  1709. if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
  1710. rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
  1711. }
  1712. /*
  1713. * Store led settings, for correct led behaviour.
  1714. * If the eeprom value is invalid,
  1715. * switch to default led mode.
  1716. */
  1717. #ifdef CONFIG_RT61PCI_LEDS
  1718. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1719. value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
  1720. switch (value) {
  1721. case LED_MODE_TXRX_ACTIVITY:
  1722. case LED_MODE_ASUS:
  1723. case LED_MODE_ALPHA:
  1724. case LED_MODE_DEFAULT:
  1725. rt2x00dev->led_flags =
  1726. LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC;
  1727. break;
  1728. case LED_MODE_SIGNAL_STRENGTH:
  1729. rt2x00dev->led_flags =
  1730. LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC |
  1731. LED_SUPPORT_QUALITY;
  1732. break;
  1733. }
  1734. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
  1735. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1736. rt2x00_get_field16(eeprom,
  1737. EEPROM_LED_POLARITY_GPIO_0));
  1738. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1739. rt2x00_get_field16(eeprom,
  1740. EEPROM_LED_POLARITY_GPIO_1));
  1741. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1742. rt2x00_get_field16(eeprom,
  1743. EEPROM_LED_POLARITY_GPIO_2));
  1744. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1745. rt2x00_get_field16(eeprom,
  1746. EEPROM_LED_POLARITY_GPIO_3));
  1747. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1748. rt2x00_get_field16(eeprom,
  1749. EEPROM_LED_POLARITY_GPIO_4));
  1750. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
  1751. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1752. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
  1753. rt2x00_get_field16(eeprom,
  1754. EEPROM_LED_POLARITY_RDY_G));
  1755. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
  1756. rt2x00_get_field16(eeprom,
  1757. EEPROM_LED_POLARITY_RDY_A));
  1758. #endif /* CONFIG_RT61PCI_LEDS */
  1759. return 0;
  1760. }
  1761. /*
  1762. * RF value list for RF5225 & RF5325
  1763. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
  1764. */
  1765. static const struct rf_channel rf_vals_noseq[] = {
  1766. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1767. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1768. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1769. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1770. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1771. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1772. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1773. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1774. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1775. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1776. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1777. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1778. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1779. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1780. /* 802.11 UNI / HyperLan 2 */
  1781. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1782. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1783. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1784. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1785. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1786. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1787. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1788. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1789. /* 802.11 HyperLan 2 */
  1790. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1791. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1792. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1793. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1794. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1795. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1796. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1797. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1798. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1799. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1800. /* 802.11 UNII */
  1801. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1802. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1803. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1804. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1805. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1806. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1807. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1808. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1809. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1810. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1811. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1812. };
  1813. /*
  1814. * RF value list for RF5225 & RF5325
  1815. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
  1816. */
  1817. static const struct rf_channel rf_vals_seq[] = {
  1818. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1819. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1820. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1821. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1822. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1823. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1824. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1825. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1826. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1827. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1828. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1829. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1830. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1831. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1832. /* 802.11 UNI / HyperLan 2 */
  1833. { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
  1834. { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
  1835. { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
  1836. { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
  1837. { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
  1838. { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
  1839. { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
  1840. { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
  1841. /* 802.11 HyperLan 2 */
  1842. { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
  1843. { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
  1844. { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
  1845. { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
  1846. { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
  1847. { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
  1848. { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
  1849. { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
  1850. { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
  1851. { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
  1852. /* 802.11 UNII */
  1853. { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
  1854. { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
  1855. { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
  1856. { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
  1857. { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
  1858. { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
  1859. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1860. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
  1861. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
  1862. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
  1863. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
  1864. };
  1865. static void rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1866. {
  1867. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1868. u8 *txpower;
  1869. unsigned int i;
  1870. /*
  1871. * Initialize all hw fields.
  1872. */
  1873. rt2x00dev->hw->flags =
  1874. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1875. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1876. rt2x00dev->hw->extra_tx_headroom = 0;
  1877. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1878. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1879. rt2x00dev->hw->queues = 4;
  1880. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1881. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1882. rt2x00_eeprom_addr(rt2x00dev,
  1883. EEPROM_MAC_ADDR_0));
  1884. /*
  1885. * Convert tx_power array in eeprom.
  1886. */
  1887. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1888. for (i = 0; i < 14; i++)
  1889. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1890. /*
  1891. * Initialize hw_mode information.
  1892. */
  1893. spec->num_modes = 2;
  1894. spec->num_rates = 12;
  1895. spec->tx_power_a = NULL;
  1896. spec->tx_power_bg = txpower;
  1897. spec->tx_power_default = DEFAULT_TXPOWER;
  1898. if (!test_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags)) {
  1899. spec->num_channels = 14;
  1900. spec->channels = rf_vals_noseq;
  1901. } else {
  1902. spec->num_channels = 14;
  1903. spec->channels = rf_vals_seq;
  1904. }
  1905. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1906. rt2x00_rf(&rt2x00dev->chip, RF5325)) {
  1907. spec->num_modes = 3;
  1908. spec->num_channels = ARRAY_SIZE(rf_vals_seq);
  1909. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1910. for (i = 0; i < 14; i++)
  1911. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1912. spec->tx_power_a = txpower;
  1913. }
  1914. }
  1915. static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1916. {
  1917. int retval;
  1918. /*
  1919. * Allocate eeprom data.
  1920. */
  1921. retval = rt61pci_validate_eeprom(rt2x00dev);
  1922. if (retval)
  1923. return retval;
  1924. retval = rt61pci_init_eeprom(rt2x00dev);
  1925. if (retval)
  1926. return retval;
  1927. /*
  1928. * Initialize hw specifications.
  1929. */
  1930. rt61pci_probe_hw_mode(rt2x00dev);
  1931. /*
  1932. * This device requires firmware.
  1933. */
  1934. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1935. __set_bit(DRIVER_REQUIRE_FIRMWARE_CRC_ITU_T, &rt2x00dev->flags);
  1936. /*
  1937. * Set the rssi offset.
  1938. */
  1939. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1940. return 0;
  1941. }
  1942. /*
  1943. * IEEE80211 stack callback functions.
  1944. */
  1945. static void rt61pci_configure_filter(struct ieee80211_hw *hw,
  1946. unsigned int changed_flags,
  1947. unsigned int *total_flags,
  1948. int mc_count,
  1949. struct dev_addr_list *mc_list)
  1950. {
  1951. struct rt2x00_dev *rt2x00dev = hw->priv;
  1952. u32 reg;
  1953. /*
  1954. * Mask off any flags we are going to ignore from
  1955. * the total_flags field.
  1956. */
  1957. *total_flags &=
  1958. FIF_ALLMULTI |
  1959. FIF_FCSFAIL |
  1960. FIF_PLCPFAIL |
  1961. FIF_CONTROL |
  1962. FIF_OTHER_BSS |
  1963. FIF_PROMISC_IN_BSS;
  1964. /*
  1965. * Apply some rules to the filters:
  1966. * - Some filters imply different filters to be set.
  1967. * - Some things we can't filter out at all.
  1968. */
  1969. if (mc_count)
  1970. *total_flags |= FIF_ALLMULTI;
  1971. if (*total_flags & FIF_OTHER_BSS ||
  1972. *total_flags & FIF_PROMISC_IN_BSS)
  1973. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1974. /*
  1975. * Check if there is any work left for us.
  1976. */
  1977. if (rt2x00dev->packet_filter == *total_flags)
  1978. return;
  1979. rt2x00dev->packet_filter = *total_flags;
  1980. /*
  1981. * Start configuration steps.
  1982. * Note that the version error will always be dropped
  1983. * and broadcast frames will always be accepted since
  1984. * there is no filter for it at this time.
  1985. */
  1986. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1987. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1988. !(*total_flags & FIF_FCSFAIL));
  1989. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1990. !(*total_flags & FIF_PLCPFAIL));
  1991. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1992. !(*total_flags & FIF_CONTROL));
  1993. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1994. !(*total_flags & FIF_PROMISC_IN_BSS));
  1995. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1996. !(*total_flags & FIF_PROMISC_IN_BSS));
  1997. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1998. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1999. !(*total_flags & FIF_ALLMULTI));
  2000. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BORADCAST, 0);
  2001. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  2002. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  2003. }
  2004. static int rt61pci_set_retry_limit(struct ieee80211_hw *hw,
  2005. u32 short_retry, u32 long_retry)
  2006. {
  2007. struct rt2x00_dev *rt2x00dev = hw->priv;
  2008. u32 reg;
  2009. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  2010. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  2011. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  2012. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  2013. return 0;
  2014. }
  2015. static u64 rt61pci_get_tsf(struct ieee80211_hw *hw)
  2016. {
  2017. struct rt2x00_dev *rt2x00dev = hw->priv;
  2018. u64 tsf;
  2019. u32 reg;
  2020. rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
  2021. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  2022. rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
  2023. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  2024. return tsf;
  2025. }
  2026. static void rt61pci_reset_tsf(struct ieee80211_hw *hw)
  2027. {
  2028. struct rt2x00_dev *rt2x00dev = hw->priv;
  2029. rt2x00pci_register_write(rt2x00dev, TXRX_CSR12, 0);
  2030. rt2x00pci_register_write(rt2x00dev, TXRX_CSR13, 0);
  2031. }
  2032. static int rt61pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  2033. struct ieee80211_tx_control *control)
  2034. {
  2035. struct rt2x00_dev *rt2x00dev = hw->priv;
  2036. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  2037. struct skb_frame_desc *skbdesc;
  2038. unsigned int beacon_base;
  2039. if (unlikely(!intf->beacon))
  2040. return -ENOBUFS;
  2041. /*
  2042. * We need to append the descriptor in front of the
  2043. * beacon frame.
  2044. */
  2045. if (skb_headroom(skb) < intf->beacon->queue->desc_size) {
  2046. if (pskb_expand_head(skb, intf->beacon->queue->desc_size,
  2047. 0, GFP_ATOMIC)) {
  2048. dev_kfree_skb(skb);
  2049. return -ENOMEM;
  2050. }
  2051. }
  2052. /*
  2053. * Add the descriptor in front of the skb.
  2054. */
  2055. skb_push(skb, intf->beacon->queue->desc_size);
  2056. memset(skb->data, 0, intf->beacon->queue->desc_size);
  2057. /*
  2058. * Fill in skb descriptor
  2059. */
  2060. skbdesc = get_skb_frame_desc(skb);
  2061. memset(skbdesc, 0, sizeof(*skbdesc));
  2062. skbdesc->data = skb->data + intf->beacon->queue->desc_size;
  2063. skbdesc->data_len = skb->len - intf->beacon->queue->desc_size;
  2064. skbdesc->desc = skb->data;
  2065. skbdesc->desc_len = intf->beacon->queue->desc_size;
  2066. skbdesc->entry = intf->beacon;
  2067. /*
  2068. * mac80211 doesn't provide the control->queue variable
  2069. * for beacons. Set our own queue identification so
  2070. * it can be used during descriptor initialization.
  2071. */
  2072. control->queue = RT2X00_BCN_QUEUE_BEACON;
  2073. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  2074. /*
  2075. * Write entire beacon with descriptor to register,
  2076. * and kick the beacon generator.
  2077. */
  2078. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  2079. rt2x00pci_register_multiwrite(rt2x00dev, beacon_base,
  2080. skb->data, skb->len);
  2081. rt61pci_kick_tx_queue(rt2x00dev, control->queue);
  2082. return 0;
  2083. }
  2084. static const struct ieee80211_ops rt61pci_mac80211_ops = {
  2085. .tx = rt2x00mac_tx,
  2086. .start = rt2x00mac_start,
  2087. .stop = rt2x00mac_stop,
  2088. .add_interface = rt2x00mac_add_interface,
  2089. .remove_interface = rt2x00mac_remove_interface,
  2090. .config = rt2x00mac_config,
  2091. .config_interface = rt2x00mac_config_interface,
  2092. .configure_filter = rt61pci_configure_filter,
  2093. .get_stats = rt2x00mac_get_stats,
  2094. .set_retry_limit = rt61pci_set_retry_limit,
  2095. .bss_info_changed = rt2x00mac_bss_info_changed,
  2096. .conf_tx = rt2x00mac_conf_tx,
  2097. .get_tx_stats = rt2x00mac_get_tx_stats,
  2098. .get_tsf = rt61pci_get_tsf,
  2099. .reset_tsf = rt61pci_reset_tsf,
  2100. .beacon_update = rt61pci_beacon_update,
  2101. };
  2102. static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
  2103. .irq_handler = rt61pci_interrupt,
  2104. .probe_hw = rt61pci_probe_hw,
  2105. .get_firmware_name = rt61pci_get_firmware_name,
  2106. .load_firmware = rt61pci_load_firmware,
  2107. .initialize = rt2x00pci_initialize,
  2108. .uninitialize = rt2x00pci_uninitialize,
  2109. .init_rxentry = rt61pci_init_rxentry,
  2110. .init_txentry = rt61pci_init_txentry,
  2111. .set_device_state = rt61pci_set_device_state,
  2112. .rfkill_poll = rt61pci_rfkill_poll,
  2113. .link_stats = rt61pci_link_stats,
  2114. .reset_tuner = rt61pci_reset_tuner,
  2115. .link_tuner = rt61pci_link_tuner,
  2116. .led_brightness = rt61pci_led_brightness,
  2117. .write_tx_desc = rt61pci_write_tx_desc,
  2118. .write_tx_data = rt2x00pci_write_tx_data,
  2119. .kick_tx_queue = rt61pci_kick_tx_queue,
  2120. .fill_rxdone = rt61pci_fill_rxdone,
  2121. .config_intf = rt61pci_config_intf,
  2122. .config_preamble = rt61pci_config_preamble,
  2123. .config = rt61pci_config,
  2124. };
  2125. static const struct data_queue_desc rt61pci_queue_rx = {
  2126. .entry_num = RX_ENTRIES,
  2127. .data_size = DATA_FRAME_SIZE,
  2128. .desc_size = RXD_DESC_SIZE,
  2129. .priv_size = sizeof(struct queue_entry_priv_pci_rx),
  2130. };
  2131. static const struct data_queue_desc rt61pci_queue_tx = {
  2132. .entry_num = TX_ENTRIES,
  2133. .data_size = DATA_FRAME_SIZE,
  2134. .desc_size = TXD_DESC_SIZE,
  2135. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  2136. };
  2137. static const struct data_queue_desc rt61pci_queue_bcn = {
  2138. .entry_num = 4 * BEACON_ENTRIES,
  2139. .data_size = MGMT_FRAME_SIZE,
  2140. .desc_size = TXINFO_SIZE,
  2141. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  2142. };
  2143. static const struct rt2x00_ops rt61pci_ops = {
  2144. .name = KBUILD_MODNAME,
  2145. .max_sta_intf = 1,
  2146. .max_ap_intf = 4,
  2147. .eeprom_size = EEPROM_SIZE,
  2148. .rf_size = RF_SIZE,
  2149. .rx = &rt61pci_queue_rx,
  2150. .tx = &rt61pci_queue_tx,
  2151. .bcn = &rt61pci_queue_bcn,
  2152. .lib = &rt61pci_rt2x00_ops,
  2153. .hw = &rt61pci_mac80211_ops,
  2154. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  2155. .debugfs = &rt61pci_rt2x00debug,
  2156. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  2157. };
  2158. /*
  2159. * RT61pci module information.
  2160. */
  2161. static struct pci_device_id rt61pci_device_table[] = {
  2162. /* RT2561s */
  2163. { PCI_DEVICE(0x1814, 0x0301), PCI_DEVICE_DATA(&rt61pci_ops) },
  2164. /* RT2561 v2 */
  2165. { PCI_DEVICE(0x1814, 0x0302), PCI_DEVICE_DATA(&rt61pci_ops) },
  2166. /* RT2661 */
  2167. { PCI_DEVICE(0x1814, 0x0401), PCI_DEVICE_DATA(&rt61pci_ops) },
  2168. { 0, }
  2169. };
  2170. MODULE_AUTHOR(DRV_PROJECT);
  2171. MODULE_VERSION(DRV_VERSION);
  2172. MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
  2173. MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
  2174. "PCI & PCMCIA chipset based cards");
  2175. MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
  2176. MODULE_FIRMWARE(FIRMWARE_RT2561);
  2177. MODULE_FIRMWARE(FIRMWARE_RT2561s);
  2178. MODULE_FIRMWARE(FIRMWARE_RT2661);
  2179. MODULE_LICENSE("GPL");
  2180. static struct pci_driver rt61pci_driver = {
  2181. .name = KBUILD_MODNAME,
  2182. .id_table = rt61pci_device_table,
  2183. .probe = rt2x00pci_probe,
  2184. .remove = __devexit_p(rt2x00pci_remove),
  2185. .suspend = rt2x00pci_suspend,
  2186. .resume = rt2x00pci_resume,
  2187. };
  2188. static int __init rt61pci_init(void)
  2189. {
  2190. return pci_register_driver(&rt61pci_driver);
  2191. }
  2192. static void __exit rt61pci_exit(void)
  2193. {
  2194. pci_unregister_driver(&rt61pci_driver);
  2195. }
  2196. module_init(rt61pci_init);
  2197. module_exit(rt61pci_exit);