wm8990.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. /* codec private data */
  30. struct wm8990_priv {
  31. enum snd_soc_control_type control_type;
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. static int wm8990_volatile_register(struct snd_soc_codec *codec,
  36. unsigned int reg)
  37. {
  38. switch (reg) {
  39. case WM8990_RESET:
  40. return 1;
  41. default:
  42. return 0;
  43. }
  44. }
  45. /*
  46. * wm8990 register cache. Note that register 0 is not included in the
  47. * cache.
  48. */
  49. static const u16 wm8990_reg[] = {
  50. 0x8990, /* R0 - Reset */
  51. 0x0000, /* R1 - Power Management (1) */
  52. 0x6000, /* R2 - Power Management (2) */
  53. 0x0000, /* R3 - Power Management (3) */
  54. 0x4050, /* R4 - Audio Interface (1) */
  55. 0x4000, /* R5 - Audio Interface (2) */
  56. 0x01C8, /* R6 - Clocking (1) */
  57. 0x0000, /* R7 - Clocking (2) */
  58. 0x0040, /* R8 - Audio Interface (3) */
  59. 0x0040, /* R9 - Audio Interface (4) */
  60. 0x0004, /* R10 - DAC CTRL */
  61. 0x00C0, /* R11 - Left DAC Digital Volume */
  62. 0x00C0, /* R12 - Right DAC Digital Volume */
  63. 0x0000, /* R13 - Digital Side Tone */
  64. 0x0100, /* R14 - ADC CTRL */
  65. 0x00C0, /* R15 - Left ADC Digital Volume */
  66. 0x00C0, /* R16 - Right ADC Digital Volume */
  67. 0x0000, /* R17 */
  68. 0x0000, /* R18 - GPIO CTRL 1 */
  69. 0x1000, /* R19 - GPIO1 & GPIO2 */
  70. 0x1010, /* R20 - GPIO3 & GPIO4 */
  71. 0x1010, /* R21 - GPIO5 & GPIO6 */
  72. 0x8000, /* R22 - GPIOCTRL 2 */
  73. 0x0800, /* R23 - GPIO_POL */
  74. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  75. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  76. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  77. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  78. 0x0000, /* R28 - Left Output Volume */
  79. 0x0000, /* R29 - Right Output Volume */
  80. 0x0066, /* R30 - Line Outputs Volume */
  81. 0x0022, /* R31 - Out3/4 Volume */
  82. 0x0079, /* R32 - Left OPGA Volume */
  83. 0x0079, /* R33 - Right OPGA Volume */
  84. 0x0003, /* R34 - Speaker Volume */
  85. 0x0003, /* R35 - ClassD1 */
  86. 0x0000, /* R36 */
  87. 0x0100, /* R37 - ClassD3 */
  88. 0x0079, /* R38 - ClassD4 */
  89. 0x0000, /* R39 - Input Mixer1 */
  90. 0x0000, /* R40 - Input Mixer2 */
  91. 0x0000, /* R41 - Input Mixer3 */
  92. 0x0000, /* R42 - Input Mixer4 */
  93. 0x0000, /* R43 - Input Mixer5 */
  94. 0x0000, /* R44 - Input Mixer6 */
  95. 0x0000, /* R45 - Output Mixer1 */
  96. 0x0000, /* R46 - Output Mixer2 */
  97. 0x0000, /* R47 - Output Mixer3 */
  98. 0x0000, /* R48 - Output Mixer4 */
  99. 0x0000, /* R49 - Output Mixer5 */
  100. 0x0000, /* R50 - Output Mixer6 */
  101. 0x0180, /* R51 - Out3/4 Mixer */
  102. 0x0000, /* R52 - Line Mixer1 */
  103. 0x0000, /* R53 - Line Mixer2 */
  104. 0x0000, /* R54 - Speaker Mixer */
  105. 0x0000, /* R55 - Additional Control */
  106. 0x0000, /* R56 - AntiPOP1 */
  107. 0x0000, /* R57 - AntiPOP2 */
  108. 0x0000, /* R58 - MICBIAS */
  109. 0x0000, /* R59 */
  110. 0x0008, /* R60 - PLL1 */
  111. 0x0031, /* R61 - PLL2 */
  112. 0x0026, /* R62 - PLL3 */
  113. 0x0000, /* R63 - Driver internal */
  114. };
  115. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  116. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  117. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  118. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  119. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  120. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  121. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  122. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  123. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  124. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  125. struct snd_ctl_elem_value *ucontrol)
  126. {
  127. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  128. struct soc_mixer_control *mc =
  129. (struct soc_mixer_control *)kcontrol->private_value;
  130. int reg = mc->reg;
  131. int ret;
  132. u16 val;
  133. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  134. if (ret < 0)
  135. return ret;
  136. /* now hit the volume update bits (always bit 8) */
  137. val = snd_soc_read(codec, reg);
  138. return snd_soc_write(codec, reg, val | 0x0100);
  139. }
  140. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  141. tlv_array) {\
  142. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  143. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  144. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  145. .tlv.p = (tlv_array), \
  146. .info = snd_soc_info_volsw, \
  147. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  148. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  149. static const char *wm8990_digital_sidetone[] =
  150. {"None", "Left ADC", "Right ADC", "Reserved"};
  151. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  152. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  153. WM8990_ADC_TO_DACL_SHIFT,
  154. WM8990_ADC_TO_DACL_MASK,
  155. wm8990_digital_sidetone);
  156. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  157. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  158. WM8990_ADC_TO_DACR_SHIFT,
  159. WM8990_ADC_TO_DACR_MASK,
  160. wm8990_digital_sidetone);
  161. static const char *wm8990_adcmode[] =
  162. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  163. static const struct soc_enum wm8990_right_adcmode_enum =
  164. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  165. WM8990_ADC_HPF_CUT_SHIFT,
  166. WM8990_ADC_HPF_CUT_MASK,
  167. wm8990_adcmode);
  168. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  169. /* INMIXL */
  170. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  171. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  172. /* INMIXR */
  173. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  174. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  175. /* LOMIX */
  176. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  177. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  178. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  179. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  180. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  181. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  183. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  184. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  185. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  186. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  187. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  188. /* ROMIX */
  189. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  190. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  191. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  192. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  193. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  194. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  195. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  196. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  197. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  198. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  199. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  200. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  201. /* LOUT */
  202. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  203. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  204. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  205. /* ROUT */
  206. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  207. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  208. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  209. /* LOPGA */
  210. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  211. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  212. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  213. WM8990_LOPGAZC_BIT, 1, 0),
  214. /* ROPGA */
  215. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  216. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  217. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  218. WM8990_ROPGAZC_BIT, 1, 0),
  219. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  220. WM8990_LONMUTE_BIT, 1, 0),
  221. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  222. WM8990_LOPMUTE_BIT, 1, 0),
  223. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  224. WM8990_LOATTN_BIT, 1, 0),
  225. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  226. WM8990_RONMUTE_BIT, 1, 0),
  227. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  228. WM8990_ROPMUTE_BIT, 1, 0),
  229. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  230. WM8990_ROATTN_BIT, 1, 0),
  231. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  232. WM8990_OUT3MUTE_BIT, 1, 0),
  233. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  234. WM8990_OUT3ATTN_BIT, 1, 0),
  235. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  236. WM8990_OUT4MUTE_BIT, 1, 0),
  237. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  238. WM8990_OUT4ATTN_BIT, 1, 0),
  239. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  240. WM8990_CDMODE_BIT, 1, 0),
  241. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  242. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  243. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  244. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  245. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  246. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  247. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  248. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  249. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  250. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  251. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  252. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  253. WM8990_DACL_VOL_SHIFT,
  254. WM8990_DACL_VOL_MASK,
  255. 0,
  256. out_dac_tlv),
  257. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  258. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  259. WM8990_DACR_VOL_SHIFT,
  260. WM8990_DACR_VOL_MASK,
  261. 0,
  262. out_dac_tlv),
  263. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  264. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  265. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  266. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  267. out_sidetone_tlv),
  268. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  269. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  270. out_sidetone_tlv),
  271. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  272. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  273. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  274. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  275. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  276. WM8990_ADCL_VOL_SHIFT,
  277. WM8990_ADCL_VOL_MASK,
  278. 0,
  279. in_adc_tlv),
  280. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  281. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  282. WM8990_ADCR_VOL_SHIFT,
  283. WM8990_ADCR_VOL_MASK,
  284. 0,
  285. in_adc_tlv),
  286. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  287. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  288. WM8990_LIN12VOL_SHIFT,
  289. WM8990_LIN12VOL_MASK,
  290. 0,
  291. in_pga_tlv),
  292. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  293. WM8990_LI12ZC_BIT, 1, 0),
  294. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  295. WM8990_LI12MUTE_BIT, 1, 0),
  296. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  297. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  298. WM8990_LIN34VOL_SHIFT,
  299. WM8990_LIN34VOL_MASK,
  300. 0,
  301. in_pga_tlv),
  302. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  303. WM8990_LI34ZC_BIT, 1, 0),
  304. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  305. WM8990_LI34MUTE_BIT, 1, 0),
  306. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  307. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  308. WM8990_RIN12VOL_SHIFT,
  309. WM8990_RIN12VOL_MASK,
  310. 0,
  311. in_pga_tlv),
  312. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  313. WM8990_RI12ZC_BIT, 1, 0),
  314. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  315. WM8990_RI12MUTE_BIT, 1, 0),
  316. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  317. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  318. WM8990_RIN34VOL_SHIFT,
  319. WM8990_RIN34VOL_MASK,
  320. 0,
  321. in_pga_tlv),
  322. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  323. WM8990_RI34ZC_BIT, 1, 0),
  324. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  325. WM8990_RI34MUTE_BIT, 1, 0),
  326. };
  327. /*
  328. * _DAPM_ Controls
  329. */
  330. static int inmixer_event(struct snd_soc_dapm_widget *w,
  331. struct snd_kcontrol *kcontrol, int event)
  332. {
  333. u16 reg, fakepower;
  334. reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
  335. fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
  336. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  337. (1 << WM8990_AINLMUX_PWR_BIT))) {
  338. reg |= WM8990_AINL_ENA;
  339. } else {
  340. reg &= ~WM8990_AINL_ENA;
  341. }
  342. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  343. (1 << WM8990_AINRMUX_PWR_BIT))) {
  344. reg |= WM8990_AINR_ENA;
  345. } else {
  346. reg &= ~WM8990_AINL_ENA;
  347. }
  348. snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  349. return 0;
  350. }
  351. static int outmixer_event(struct snd_soc_dapm_widget *w,
  352. struct snd_kcontrol *kcontrol, int event)
  353. {
  354. u32 reg_shift = kcontrol->private_value & 0xfff;
  355. int ret = 0;
  356. u16 reg;
  357. switch (reg_shift) {
  358. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  359. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  360. if (reg & WM8990_LDLO) {
  361. printk(KERN_WARNING
  362. "Cannot set as Output Mixer 1 LDLO Set\n");
  363. ret = -1;
  364. }
  365. break;
  366. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  367. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  368. if (reg & WM8990_RDRO) {
  369. printk(KERN_WARNING
  370. "Cannot set as Output Mixer 2 RDRO Set\n");
  371. ret = -1;
  372. }
  373. break;
  374. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  375. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  376. if (reg & WM8990_LDSPK) {
  377. printk(KERN_WARNING
  378. "Cannot set as Speaker Mixer LDSPK Set\n");
  379. ret = -1;
  380. }
  381. break;
  382. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  383. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  384. if (reg & WM8990_RDSPK) {
  385. printk(KERN_WARNING
  386. "Cannot set as Speaker Mixer RDSPK Set\n");
  387. ret = -1;
  388. }
  389. break;
  390. }
  391. return ret;
  392. }
  393. /* INMIX dB values */
  394. static const unsigned int in_mix_tlv[] = {
  395. TLV_DB_RANGE_HEAD(1),
  396. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  397. };
  398. /* Left In PGA Connections */
  399. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  400. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  401. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  402. };
  403. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  404. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  405. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  406. };
  407. /* Right In PGA Connections */
  408. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  409. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  410. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  411. };
  412. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  413. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  414. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  415. };
  416. /* INMIXL */
  417. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  418. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  419. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  420. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  421. 7, 0, in_mix_tlv),
  422. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  423. 1, 0),
  424. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  425. 1, 0),
  426. };
  427. /* INMIXR */
  428. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  429. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  430. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  431. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  432. 7, 0, in_mix_tlv),
  433. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  434. 1, 0),
  435. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  436. 1, 0),
  437. };
  438. /* AINLMUX */
  439. static const char *wm8990_ainlmux[] =
  440. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  441. static const struct soc_enum wm8990_ainlmux_enum =
  442. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  443. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  444. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  445. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  446. /* DIFFINL */
  447. /* AINRMUX */
  448. static const char *wm8990_ainrmux[] =
  449. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  450. static const struct soc_enum wm8990_ainrmux_enum =
  451. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  452. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  453. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  454. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  455. /* RXVOICE */
  456. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  457. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  458. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  459. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  460. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  461. };
  462. /* LOMIX */
  463. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  464. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  465. WM8990_LRBLO_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  467. WM8990_LLBLO_BIT, 1, 0),
  468. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  469. WM8990_LRI3LO_BIT, 1, 0),
  470. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  471. WM8990_LLI3LO_BIT, 1, 0),
  472. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  473. WM8990_LR12LO_BIT, 1, 0),
  474. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  475. WM8990_LL12LO_BIT, 1, 0),
  476. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  477. WM8990_LDLO_BIT, 1, 0),
  478. };
  479. /* ROMIX */
  480. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  481. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  482. WM8990_RLBRO_BIT, 1, 0),
  483. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  484. WM8990_RRBRO_BIT, 1, 0),
  485. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  486. WM8990_RLI3RO_BIT, 1, 0),
  487. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  488. WM8990_RRI3RO_BIT, 1, 0),
  489. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  490. WM8990_RL12RO_BIT, 1, 0),
  491. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  492. WM8990_RR12RO_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  494. WM8990_RDRO_BIT, 1, 0),
  495. };
  496. /* LONMIX */
  497. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  498. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  499. WM8990_LLOPGALON_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  501. WM8990_LROPGALON_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  503. WM8990_LOPLON_BIT, 1, 0),
  504. };
  505. /* LOPMIX */
  506. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  507. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  508. WM8990_LR12LOP_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  510. WM8990_LL12LOP_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  512. WM8990_LLOPGALOP_BIT, 1, 0),
  513. };
  514. /* RONMIX */
  515. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  516. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  517. WM8990_RROPGARON_BIT, 1, 0),
  518. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  519. WM8990_RLOPGARON_BIT, 1, 0),
  520. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  521. WM8990_ROPRON_BIT, 1, 0),
  522. };
  523. /* ROPMIX */
  524. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  525. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  526. WM8990_RL12ROP_BIT, 1, 0),
  527. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  528. WM8990_RR12ROP_BIT, 1, 0),
  529. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  530. WM8990_RROPGAROP_BIT, 1, 0),
  531. };
  532. /* OUT3MIX */
  533. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  534. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  535. WM8990_LI4O3_BIT, 1, 0),
  536. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  537. WM8990_LPGAO3_BIT, 1, 0),
  538. };
  539. /* OUT4MIX */
  540. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  541. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  542. WM8990_RPGAO4_BIT, 1, 0),
  543. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  544. WM8990_RI4O4_BIT, 1, 0),
  545. };
  546. /* SPKMIX */
  547. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  548. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  549. WM8990_LI2SPK_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  551. WM8990_LB2SPK_BIT, 1, 0),
  552. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  553. WM8990_LOPGASPK_BIT, 1, 0),
  554. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  555. WM8990_LDSPK_BIT, 1, 0),
  556. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  557. WM8990_RDSPK_BIT, 1, 0),
  558. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  559. WM8990_ROPGASPK_BIT, 1, 0),
  560. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  561. WM8990_RL12ROP_BIT, 1, 0),
  562. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  563. WM8990_RI2SPK_BIT, 1, 0),
  564. };
  565. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  566. /* Input Side */
  567. /* Input Lines */
  568. SND_SOC_DAPM_INPUT("LIN1"),
  569. SND_SOC_DAPM_INPUT("LIN2"),
  570. SND_SOC_DAPM_INPUT("LIN3"),
  571. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  572. SND_SOC_DAPM_INPUT("RIN3"),
  573. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  574. SND_SOC_DAPM_INPUT("RIN1"),
  575. SND_SOC_DAPM_INPUT("RIN2"),
  576. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  577. /* DACs */
  578. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  579. WM8990_ADCL_ENA_BIT, 0),
  580. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  581. WM8990_ADCR_ENA_BIT, 0),
  582. /* Input PGAs */
  583. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  584. 0, &wm8990_dapm_lin12_pga_controls[0],
  585. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  586. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  587. 0, &wm8990_dapm_lin34_pga_controls[0],
  588. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  589. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  590. 0, &wm8990_dapm_rin12_pga_controls[0],
  591. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  592. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  593. 0, &wm8990_dapm_rin34_pga_controls[0],
  594. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  595. /* INMIXL */
  596. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  597. &wm8990_dapm_inmixl_controls[0],
  598. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  599. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  600. /* AINLMUX */
  601. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  602. &wm8990_dapm_ainlmux_controls, inmixer_event,
  603. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  604. /* INMIXR */
  605. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  606. &wm8990_dapm_inmixr_controls[0],
  607. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  608. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  609. /* AINRMUX */
  610. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  611. &wm8990_dapm_ainrmux_controls, inmixer_event,
  612. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  613. /* Output Side */
  614. /* DACs */
  615. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  616. WM8990_DACL_ENA_BIT, 0),
  617. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  618. WM8990_DACR_ENA_BIT, 0),
  619. /* LOMIX */
  620. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  621. 0, &wm8990_dapm_lomix_controls[0],
  622. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  623. outmixer_event, SND_SOC_DAPM_PRE_REG),
  624. /* LONMIX */
  625. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  626. &wm8990_dapm_lonmix_controls[0],
  627. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  628. /* LOPMIX */
  629. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  630. &wm8990_dapm_lopmix_controls[0],
  631. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  632. /* OUT3MIX */
  633. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  634. &wm8990_dapm_out3mix_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  636. /* SPKMIX */
  637. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  638. &wm8990_dapm_spkmix_controls[0],
  639. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  640. SND_SOC_DAPM_PRE_REG),
  641. /* OUT4MIX */
  642. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  643. &wm8990_dapm_out4mix_controls[0],
  644. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  645. /* ROPMIX */
  646. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  647. &wm8990_dapm_ropmix_controls[0],
  648. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  649. /* RONMIX */
  650. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  651. &wm8990_dapm_ronmix_controls[0],
  652. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  653. /* ROMIX */
  654. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  655. 0, &wm8990_dapm_romix_controls[0],
  656. ARRAY_SIZE(wm8990_dapm_romix_controls),
  657. outmixer_event, SND_SOC_DAPM_PRE_REG),
  658. /* LOUT PGA */
  659. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  660. NULL, 0),
  661. /* ROUT PGA */
  662. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  663. NULL, 0),
  664. /* LOPGA */
  665. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  666. NULL, 0),
  667. /* ROPGA */
  668. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  669. NULL, 0),
  670. /* MICBIAS */
  671. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  672. WM8990_MICBIAS_ENA_BIT, 0),
  673. SND_SOC_DAPM_OUTPUT("LON"),
  674. SND_SOC_DAPM_OUTPUT("LOP"),
  675. SND_SOC_DAPM_OUTPUT("OUT3"),
  676. SND_SOC_DAPM_OUTPUT("LOUT"),
  677. SND_SOC_DAPM_OUTPUT("SPKN"),
  678. SND_SOC_DAPM_OUTPUT("SPKP"),
  679. SND_SOC_DAPM_OUTPUT("ROUT"),
  680. SND_SOC_DAPM_OUTPUT("OUT4"),
  681. SND_SOC_DAPM_OUTPUT("ROP"),
  682. SND_SOC_DAPM_OUTPUT("RON"),
  683. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  684. };
  685. static const struct snd_soc_dapm_route audio_map[] = {
  686. /* Make DACs turn on when playing even if not mixed into any outputs */
  687. {"Internal DAC Sink", NULL, "Left DAC"},
  688. {"Internal DAC Sink", NULL, "Right DAC"},
  689. /* Make ADCs turn on when recording even if not mixed from any inputs */
  690. {"Left ADC", NULL, "Internal ADC Source"},
  691. {"Right ADC", NULL, "Internal ADC Source"},
  692. /* Input Side */
  693. /* LIN12 PGA */
  694. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  695. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  696. /* LIN34 PGA */
  697. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  698. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  699. /* INMIXL */
  700. {"INMIXL", "Record Left Volume", "LOMIX"},
  701. {"INMIXL", "LIN2 Volume", "LIN2"},
  702. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  703. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  704. /* AINLMUX */
  705. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  706. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  707. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  708. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  709. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  710. /* ADC */
  711. {"Left ADC", NULL, "AINLMUX"},
  712. /* RIN12 PGA */
  713. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  714. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  715. /* RIN34 PGA */
  716. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  717. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  718. /* INMIXL */
  719. {"INMIXR", "Record Right Volume", "ROMIX"},
  720. {"INMIXR", "RIN2 Volume", "RIN2"},
  721. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  722. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  723. /* AINRMUX */
  724. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  725. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  726. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  727. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  728. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  729. /* ADC */
  730. {"Right ADC", NULL, "AINRMUX"},
  731. /* LOMIX */
  732. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  733. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  734. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  735. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  736. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  737. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  738. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  739. /* ROMIX */
  740. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  741. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  742. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  743. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  744. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  745. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  746. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  747. /* SPKMIX */
  748. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  749. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  750. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  751. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  752. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  753. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  754. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  755. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  756. /* LONMIX */
  757. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  758. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  759. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  760. /* LOPMIX */
  761. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  762. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  763. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  764. /* OUT3MIX */
  765. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  766. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  767. /* OUT4MIX */
  768. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  769. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  770. /* RONMIX */
  771. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  772. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  773. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  774. /* ROPMIX */
  775. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  776. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  777. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  778. /* Out Mixer PGAs */
  779. {"LOPGA", NULL, "LOMIX"},
  780. {"ROPGA", NULL, "ROMIX"},
  781. {"LOUT PGA", NULL, "LOMIX"},
  782. {"ROUT PGA", NULL, "ROMIX"},
  783. /* Output Pins */
  784. {"LON", NULL, "LONMIX"},
  785. {"LOP", NULL, "LOPMIX"},
  786. {"OUT3", NULL, "OUT3MIX"},
  787. {"LOUT", NULL, "LOUT PGA"},
  788. {"SPKN", NULL, "SPKMIX"},
  789. {"ROUT", NULL, "ROUT PGA"},
  790. {"OUT4", NULL, "OUT4MIX"},
  791. {"ROP", NULL, "ROPMIX"},
  792. {"RON", NULL, "RONMIX"},
  793. };
  794. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  795. {
  796. struct snd_soc_dapm_context *dapm = &codec->dapm;
  797. snd_soc_dapm_new_controls(dapm, wm8990_dapm_widgets,
  798. ARRAY_SIZE(wm8990_dapm_widgets));
  799. /* set up the WM8990 audio map */
  800. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  801. return 0;
  802. }
  803. /* PLL divisors */
  804. struct _pll_div {
  805. u32 div2;
  806. u32 n;
  807. u32 k;
  808. };
  809. /* The size in bits of the pll divide multiplied by 10
  810. * to allow rounding later */
  811. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  812. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  813. unsigned int source)
  814. {
  815. u64 Kpart;
  816. unsigned int K, Ndiv, Nmod;
  817. Ndiv = target / source;
  818. if (Ndiv < 6) {
  819. source >>= 1;
  820. pll_div->div2 = 1;
  821. Ndiv = target / source;
  822. } else
  823. pll_div->div2 = 0;
  824. if ((Ndiv < 6) || (Ndiv > 12))
  825. printk(KERN_WARNING
  826. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  827. pll_div->n = Ndiv;
  828. Nmod = target % source;
  829. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  830. do_div(Kpart, source);
  831. K = Kpart & 0xFFFFFFFF;
  832. /* Check if we need to round */
  833. if ((K % 10) >= 5)
  834. K += 5;
  835. /* Move down to proper range now rounding is done */
  836. K /= 10;
  837. pll_div->k = K;
  838. }
  839. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  840. int source, unsigned int freq_in, unsigned int freq_out)
  841. {
  842. u16 reg;
  843. struct snd_soc_codec *codec = codec_dai->codec;
  844. struct _pll_div pll_div;
  845. if (freq_in && freq_out) {
  846. pll_factors(&pll_div, freq_out * 4, freq_in);
  847. /* Turn on PLL */
  848. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  849. reg |= WM8990_PLL_ENA;
  850. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  851. /* sysclk comes from PLL */
  852. reg = snd_soc_read(codec, WM8990_CLOCKING_2);
  853. snd_soc_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  854. /* set up N , fractional mode and pre-divisor if necessary */
  855. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  856. (pll_div.div2?WM8990_PRESCALE:0));
  857. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  858. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  859. } else {
  860. /* Turn on PLL */
  861. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  862. reg &= ~WM8990_PLL_ENA;
  863. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  864. }
  865. return 0;
  866. }
  867. /*
  868. * Clock after PLL and dividers
  869. */
  870. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  871. int clk_id, unsigned int freq, int dir)
  872. {
  873. struct snd_soc_codec *codec = codec_dai->codec;
  874. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  875. wm8990->sysclk = freq;
  876. return 0;
  877. }
  878. /*
  879. * Set's ADC and Voice DAC format.
  880. */
  881. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  882. unsigned int fmt)
  883. {
  884. struct snd_soc_codec *codec = codec_dai->codec;
  885. u16 audio1, audio3;
  886. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  887. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  888. /* set master/slave audio interface */
  889. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  890. case SND_SOC_DAIFMT_CBS_CFS:
  891. audio3 &= ~WM8990_AIF_MSTR1;
  892. break;
  893. case SND_SOC_DAIFMT_CBM_CFM:
  894. audio3 |= WM8990_AIF_MSTR1;
  895. break;
  896. default:
  897. return -EINVAL;
  898. }
  899. audio1 &= ~WM8990_AIF_FMT_MASK;
  900. /* interface format */
  901. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  902. case SND_SOC_DAIFMT_I2S:
  903. audio1 |= WM8990_AIF_TMF_I2S;
  904. audio1 &= ~WM8990_AIF_LRCLK_INV;
  905. break;
  906. case SND_SOC_DAIFMT_RIGHT_J:
  907. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  908. audio1 &= ~WM8990_AIF_LRCLK_INV;
  909. break;
  910. case SND_SOC_DAIFMT_LEFT_J:
  911. audio1 |= WM8990_AIF_TMF_LEFTJ;
  912. audio1 &= ~WM8990_AIF_LRCLK_INV;
  913. break;
  914. case SND_SOC_DAIFMT_DSP_A:
  915. audio1 |= WM8990_AIF_TMF_DSP;
  916. audio1 &= ~WM8990_AIF_LRCLK_INV;
  917. break;
  918. case SND_SOC_DAIFMT_DSP_B:
  919. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  920. break;
  921. default:
  922. return -EINVAL;
  923. }
  924. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  925. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  926. return 0;
  927. }
  928. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  929. int div_id, int div)
  930. {
  931. struct snd_soc_codec *codec = codec_dai->codec;
  932. u16 reg;
  933. switch (div_id) {
  934. case WM8990_MCLK_DIV:
  935. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  936. ~WM8990_MCLK_DIV_MASK;
  937. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  938. break;
  939. case WM8990_DACCLK_DIV:
  940. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  941. ~WM8990_DAC_CLKDIV_MASK;
  942. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  943. break;
  944. case WM8990_ADCCLK_DIV:
  945. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  946. ~WM8990_ADC_CLKDIV_MASK;
  947. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  948. break;
  949. case WM8990_BCLK_DIV:
  950. reg = snd_soc_read(codec, WM8990_CLOCKING_1) &
  951. ~WM8990_BCLK_DIV_MASK;
  952. snd_soc_write(codec, WM8990_CLOCKING_1, reg | div);
  953. break;
  954. default:
  955. return -EINVAL;
  956. }
  957. return 0;
  958. }
  959. /*
  960. * Set PCM DAI bit size and sample rate.
  961. */
  962. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  963. struct snd_pcm_hw_params *params,
  964. struct snd_soc_dai *dai)
  965. {
  966. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  967. struct snd_soc_codec *codec = rtd->codec;
  968. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  969. audio1 &= ~WM8990_AIF_WL_MASK;
  970. /* bit size */
  971. switch (params_format(params)) {
  972. case SNDRV_PCM_FORMAT_S16_LE:
  973. break;
  974. case SNDRV_PCM_FORMAT_S20_3LE:
  975. audio1 |= WM8990_AIF_WL_20BITS;
  976. break;
  977. case SNDRV_PCM_FORMAT_S24_LE:
  978. audio1 |= WM8990_AIF_WL_24BITS;
  979. break;
  980. case SNDRV_PCM_FORMAT_S32_LE:
  981. audio1 |= WM8990_AIF_WL_32BITS;
  982. break;
  983. }
  984. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  985. return 0;
  986. }
  987. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  988. {
  989. struct snd_soc_codec *codec = dai->codec;
  990. u16 val;
  991. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  992. if (mute)
  993. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  994. else
  995. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  996. return 0;
  997. }
  998. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  999. enum snd_soc_bias_level level)
  1000. {
  1001. int ret;
  1002. u16 val;
  1003. switch (level) {
  1004. case SND_SOC_BIAS_ON:
  1005. break;
  1006. case SND_SOC_BIAS_PREPARE:
  1007. /* VMID=2*50k */
  1008. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  1009. ~WM8990_VMID_MODE_MASK;
  1010. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1011. break;
  1012. case SND_SOC_BIAS_STANDBY:
  1013. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1014. ret = snd_soc_cache_sync(codec);
  1015. if (ret < 0) {
  1016. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1017. return ret;
  1018. }
  1019. /* Enable all output discharge bits */
  1020. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1021. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1022. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1023. WM8990_DIS_ROUT);
  1024. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1025. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1026. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1027. WM8990_VMIDTOG);
  1028. /* Delay to allow output caps to discharge */
  1029. msleep(300);
  1030. /* Disable VMIDTOG */
  1031. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1032. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1033. /* disable all output discharge bits */
  1034. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  1035. /* Enable outputs */
  1036. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1037. msleep(50);
  1038. /* Enable VMID at 2x50k */
  1039. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1040. msleep(100);
  1041. /* Enable VREF */
  1042. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1043. msleep(600);
  1044. /* Enable BUFIOEN */
  1045. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1046. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1047. WM8990_BUFIOEN);
  1048. /* Disable outputs */
  1049. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1050. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1051. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1052. /* Enable workaround for ADC clocking issue. */
  1053. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1054. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  1055. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1056. }
  1057. /* VMID=2*250k */
  1058. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  1059. ~WM8990_VMID_MODE_MASK;
  1060. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1061. break;
  1062. case SND_SOC_BIAS_OFF:
  1063. /* Enable POBCTRL and SOFT_ST */
  1064. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1065. WM8990_POBCTRL | WM8990_BUFIOEN);
  1066. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1067. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1068. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1069. WM8990_BUFIOEN);
  1070. /* mute DAC */
  1071. val = snd_soc_read(codec, WM8990_DAC_CTRL);
  1072. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1073. /* Enable any disabled outputs */
  1074. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1075. /* Disable VMID */
  1076. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1077. msleep(300);
  1078. /* Enable all output discharge bits */
  1079. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1080. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1081. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1082. WM8990_DIS_ROUT);
  1083. /* Disable VREF */
  1084. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1085. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1086. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1087. break;
  1088. }
  1089. codec->dapm.bias_level = level;
  1090. return 0;
  1091. }
  1092. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1093. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1094. SNDRV_PCM_RATE_48000)
  1095. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1096. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1097. /*
  1098. * The WM8990 supports 2 different and mutually exclusive DAI
  1099. * configurations.
  1100. *
  1101. * 1. ADC/DAC on Primary Interface
  1102. * 2. ADC on Primary Interface/DAC on secondary
  1103. */
  1104. static struct snd_soc_dai_ops wm8990_dai_ops = {
  1105. .hw_params = wm8990_hw_params,
  1106. .digital_mute = wm8990_mute,
  1107. .set_fmt = wm8990_set_dai_fmt,
  1108. .set_clkdiv = wm8990_set_dai_clkdiv,
  1109. .set_pll = wm8990_set_dai_pll,
  1110. .set_sysclk = wm8990_set_dai_sysclk,
  1111. };
  1112. static struct snd_soc_dai_driver wm8990_dai = {
  1113. /* ADC/DAC on primary */
  1114. .name = "wm8990-hifi",
  1115. .playback = {
  1116. .stream_name = "Playback",
  1117. .channels_min = 1,
  1118. .channels_max = 2,
  1119. .rates = WM8990_RATES,
  1120. .formats = WM8990_FORMATS,},
  1121. .capture = {
  1122. .stream_name = "Capture",
  1123. .channels_min = 1,
  1124. .channels_max = 2,
  1125. .rates = WM8990_RATES,
  1126. .formats = WM8990_FORMATS,},
  1127. .ops = &wm8990_dai_ops,
  1128. };
  1129. static int wm8990_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1130. {
  1131. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1132. return 0;
  1133. }
  1134. static int wm8990_resume(struct snd_soc_codec *codec)
  1135. {
  1136. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1137. return 0;
  1138. }
  1139. /*
  1140. * initialise the WM8990 driver
  1141. * register the mixer and dsp interfaces with the kernel
  1142. */
  1143. static int wm8990_probe(struct snd_soc_codec *codec)
  1144. {
  1145. int ret;
  1146. u16 reg;
  1147. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1148. if (ret < 0) {
  1149. printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
  1150. return ret;
  1151. }
  1152. wm8990_reset(codec);
  1153. /* charge output caps */
  1154. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1155. reg = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_4);
  1156. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1157. reg = snd_soc_read(codec, WM8990_GPIO1_GPIO2) &
  1158. ~WM8990_GPIO1_SEL_MASK;
  1159. snd_soc_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1160. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  1161. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1162. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1163. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1164. snd_soc_add_controls(codec, wm8990_snd_controls,
  1165. ARRAY_SIZE(wm8990_snd_controls));
  1166. wm8990_add_widgets(codec);
  1167. return 0;
  1168. }
  1169. /* power down chip */
  1170. static int wm8990_remove(struct snd_soc_codec *codec)
  1171. {
  1172. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1173. return 0;
  1174. }
  1175. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1176. .probe = wm8990_probe,
  1177. .remove = wm8990_remove,
  1178. .suspend = wm8990_suspend,
  1179. .resume = wm8990_resume,
  1180. .set_bias_level = wm8990_set_bias_level,
  1181. .reg_cache_size = ARRAY_SIZE(wm8990_reg),
  1182. .reg_word_size = sizeof(u16),
  1183. .reg_cache_default = wm8990_reg,
  1184. .volatile_register = wm8990_volatile_register,
  1185. };
  1186. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1187. static __devinit int wm8990_i2c_probe(struct i2c_client *i2c,
  1188. const struct i2c_device_id *id)
  1189. {
  1190. struct wm8990_priv *wm8990;
  1191. int ret;
  1192. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1193. if (wm8990 == NULL)
  1194. return -ENOMEM;
  1195. i2c_set_clientdata(i2c, wm8990);
  1196. ret = snd_soc_register_codec(&i2c->dev,
  1197. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1198. if (ret < 0)
  1199. kfree(wm8990);
  1200. return ret;
  1201. }
  1202. static __devexit int wm8990_i2c_remove(struct i2c_client *client)
  1203. {
  1204. snd_soc_unregister_codec(&client->dev);
  1205. kfree(i2c_get_clientdata(client));
  1206. return 0;
  1207. }
  1208. static const struct i2c_device_id wm8990_i2c_id[] = {
  1209. { "wm8990", 0 },
  1210. { }
  1211. };
  1212. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1213. static struct i2c_driver wm8990_i2c_driver = {
  1214. .driver = {
  1215. .name = "wm8990-codec",
  1216. .owner = THIS_MODULE,
  1217. },
  1218. .probe = wm8990_i2c_probe,
  1219. .remove = __devexit_p(wm8990_i2c_remove),
  1220. .id_table = wm8990_i2c_id,
  1221. };
  1222. #endif
  1223. static int __init wm8990_modinit(void)
  1224. {
  1225. int ret = 0;
  1226. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1227. ret = i2c_add_driver(&wm8990_i2c_driver);
  1228. if (ret != 0) {
  1229. printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
  1230. ret);
  1231. }
  1232. #endif
  1233. return ret;
  1234. }
  1235. module_init(wm8990_modinit);
  1236. static void __exit wm8990_exit(void)
  1237. {
  1238. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1239. i2c_del_driver(&wm8990_i2c_driver);
  1240. #endif
  1241. }
  1242. module_exit(wm8990_exit);
  1243. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1244. MODULE_AUTHOR("Liam Girdwood");
  1245. MODULE_LICENSE("GPL");