core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Copyright 1999 - 2003 ARM Limited
  3. * Copyright 2000 Deep Blue Solutions Ltd
  4. * Copyright 2008 Cavium Networks
  5. *
  6. * This file is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License, Version 2, as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/clockchips.h>
  13. #include <linux/io.h>
  14. #include <linux/irqchip/arm-gic.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/usb/ehci_pdriver.h>
  18. #include <linux/usb/ohci_pdriver.h>
  19. #include <asm/mach/arch.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/mach/time.h>
  22. #include <asm/mach/irq.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include "cns3xxx.h"
  25. #include "core.h"
  26. #include "pm.h"
  27. static struct map_desc cns3xxx_io_desc[] __initdata = {
  28. {
  29. .virtual = CNS3XXX_TC11MP_TWD_BASE_VIRT,
  30. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_TWD_BASE),
  31. .length = SZ_4K,
  32. .type = MT_DEVICE,
  33. }, {
  34. .virtual = CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT,
  35. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_GIC_CPU_BASE),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT,
  40. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_GIC_DIST_BASE),
  41. .length = SZ_4K,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = CNS3XXX_TIMER1_2_3_BASE_VIRT,
  45. .pfn = __phys_to_pfn(CNS3XXX_TIMER1_2_3_BASE),
  46. .length = SZ_4K,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = CNS3XXX_GPIOA_BASE_VIRT,
  50. .pfn = __phys_to_pfn(CNS3XXX_GPIOA_BASE),
  51. .length = SZ_4K,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = CNS3XXX_GPIOB_BASE_VIRT,
  55. .pfn = __phys_to_pfn(CNS3XXX_GPIOB_BASE),
  56. .length = SZ_4K,
  57. .type = MT_DEVICE,
  58. }, {
  59. .virtual = CNS3XXX_MISC_BASE_VIRT,
  60. .pfn = __phys_to_pfn(CNS3XXX_MISC_BASE),
  61. .length = SZ_4K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = CNS3XXX_PM_BASE_VIRT,
  65. .pfn = __phys_to_pfn(CNS3XXX_PM_BASE),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. },
  69. };
  70. void __init cns3xxx_map_io(void)
  71. {
  72. iotable_init(cns3xxx_io_desc, ARRAY_SIZE(cns3xxx_io_desc));
  73. }
  74. /* used by entry-macro.S */
  75. void __init cns3xxx_init_irq(void)
  76. {
  77. gic_init(0, 29, IOMEM(CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT),
  78. IOMEM(CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT));
  79. }
  80. void cns3xxx_power_off(void)
  81. {
  82. u32 __iomem *pm_base = IOMEM(CNS3XXX_PM_BASE_VIRT);
  83. u32 clkctrl;
  84. printk(KERN_INFO "powering system down...\n");
  85. clkctrl = readl(pm_base + PM_SYS_CLK_CTRL_OFFSET);
  86. clkctrl &= 0xfffff1ff;
  87. clkctrl |= (0x5 << 9); /* Hibernate */
  88. writel(clkctrl, pm_base + PM_SYS_CLK_CTRL_OFFSET);
  89. }
  90. /*
  91. * Timer
  92. */
  93. static void __iomem *cns3xxx_tmr1;
  94. static void cns3xxx_timer_set_mode(enum clock_event_mode mode,
  95. struct clock_event_device *clk)
  96. {
  97. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  98. int pclk = cns3xxx_cpu_clock() / 8;
  99. int reload;
  100. switch (mode) {
  101. case CLOCK_EVT_MODE_PERIODIC:
  102. reload = pclk * 20 / (3 * HZ) * 0x25000;
  103. writel(reload, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  104. ctrl |= (1 << 0) | (1 << 2) | (1 << 9);
  105. break;
  106. case CLOCK_EVT_MODE_ONESHOT:
  107. /* period set, and timer enabled in 'next_event' hook */
  108. ctrl |= (1 << 2) | (1 << 9);
  109. break;
  110. case CLOCK_EVT_MODE_UNUSED:
  111. case CLOCK_EVT_MODE_SHUTDOWN:
  112. default:
  113. ctrl = 0;
  114. }
  115. writel(ctrl, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  116. }
  117. static int cns3xxx_timer_set_next_event(unsigned long evt,
  118. struct clock_event_device *unused)
  119. {
  120. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  121. writel(evt, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  122. writel(ctrl | (1 << 0), cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  123. return 0;
  124. }
  125. static struct clock_event_device cns3xxx_tmr1_clockevent = {
  126. .name = "cns3xxx timer1",
  127. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  128. .set_mode = cns3xxx_timer_set_mode,
  129. .set_next_event = cns3xxx_timer_set_next_event,
  130. .rating = 350,
  131. .cpumask = cpu_all_mask,
  132. };
  133. static void __init cns3xxx_clockevents_init(unsigned int timer_irq)
  134. {
  135. cns3xxx_tmr1_clockevent.irq = timer_irq;
  136. clockevents_config_and_register(&cns3xxx_tmr1_clockevent,
  137. (cns3xxx_cpu_clock() >> 3) * 1000000,
  138. 0xf, 0xffffffff);
  139. }
  140. /*
  141. * IRQ handler for the timer
  142. */
  143. static irqreturn_t cns3xxx_timer_interrupt(int irq, void *dev_id)
  144. {
  145. struct clock_event_device *evt = &cns3xxx_tmr1_clockevent;
  146. u32 __iomem *stat = cns3xxx_tmr1 + TIMER1_2_INTERRUPT_STATUS_OFFSET;
  147. u32 val;
  148. /* Clear the interrupt */
  149. val = readl(stat);
  150. writel(val & ~(1 << 2), stat);
  151. evt->event_handler(evt);
  152. return IRQ_HANDLED;
  153. }
  154. static struct irqaction cns3xxx_timer_irq = {
  155. .name = "timer",
  156. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  157. .handler = cns3xxx_timer_interrupt,
  158. };
  159. /*
  160. * Set up the clock source and clock events devices
  161. */
  162. static void __init __cns3xxx_timer_init(unsigned int timer_irq)
  163. {
  164. u32 val;
  165. u32 irq_mask;
  166. /*
  167. * Initialise to a known state (all timers off)
  168. */
  169. /* disable timer1 and timer2 */
  170. writel(0, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  171. /* stop free running timer3 */
  172. writel(0, cns3xxx_tmr1 + TIMER_FREERUN_CONTROL_OFFSET);
  173. /* timer1 */
  174. writel(0x5C800, cns3xxx_tmr1 + TIMER1_COUNTER_OFFSET);
  175. writel(0x5C800, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  176. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V1_OFFSET);
  177. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V2_OFFSET);
  178. /* mask irq, non-mask timer1 overflow */
  179. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  180. irq_mask &= ~(1 << 2);
  181. irq_mask |= 0x03;
  182. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  183. /* down counter */
  184. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  185. val |= (1 << 9);
  186. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  187. /* timer2 */
  188. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V1_OFFSET);
  189. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V2_OFFSET);
  190. /* mask irq */
  191. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  192. irq_mask |= ((1 << 3) | (1 << 4) | (1 << 5));
  193. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  194. /* down counter */
  195. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  196. val |= (1 << 10);
  197. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  198. /* Make irqs happen for the system timer */
  199. setup_irq(timer_irq, &cns3xxx_timer_irq);
  200. cns3xxx_clockevents_init(timer_irq);
  201. }
  202. void __init cns3xxx_timer_init(void)
  203. {
  204. cns3xxx_tmr1 = IOMEM(CNS3XXX_TIMER1_2_3_BASE_VIRT);
  205. __cns3xxx_timer_init(IRQ_CNS3XXX_TIMER0);
  206. }
  207. #ifdef CONFIG_CACHE_L2X0
  208. void __init cns3xxx_l2x0_init(void)
  209. {
  210. void __iomem *base = ioremap(CNS3XXX_L2C_BASE, SZ_4K);
  211. u32 val;
  212. if (WARN_ON(!base))
  213. return;
  214. /*
  215. * Tag RAM Control register
  216. *
  217. * bit[10:8] - 1 cycle of write accesses latency
  218. * bit[6:4] - 1 cycle of read accesses latency
  219. * bit[3:0] - 1 cycle of setup latency
  220. *
  221. * 1 cycle of latency for setup, read and write accesses
  222. */
  223. val = readl(base + L2X0_TAG_LATENCY_CTRL);
  224. val &= 0xfffff888;
  225. writel(val, base + L2X0_TAG_LATENCY_CTRL);
  226. /*
  227. * Data RAM Control register
  228. *
  229. * bit[10:8] - 1 cycles of write accesses latency
  230. * bit[6:4] - 1 cycles of read accesses latency
  231. * bit[3:0] - 1 cycle of setup latency
  232. *
  233. * 1 cycle of latency for setup, read and write accesses
  234. */
  235. val = readl(base + L2X0_DATA_LATENCY_CTRL);
  236. val &= 0xfffff888;
  237. writel(val, base + L2X0_DATA_LATENCY_CTRL);
  238. /* 32 KiB, 8-way, parity disable */
  239. l2x0_init(base, 0x00540000, 0xfe000fff);
  240. }
  241. #endif /* CONFIG_CACHE_L2X0 */
  242. static int csn3xxx_usb_power_on(struct platform_device *pdev)
  243. {
  244. /*
  245. * EHCI and OHCI share the same clock and power,
  246. * resetting twice would cause the 1st controller been reset.
  247. * Therefore only do power up at the first up device, and
  248. * power down at the last down device.
  249. *
  250. * Set USB AHB INCR length to 16
  251. */
  252. if (atomic_inc_return(&usb_pwr_ref) == 1) {
  253. cns3xxx_pwr_power_up(1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_USB);
  254. cns3xxx_pwr_clk_en(1 << PM_CLK_GATE_REG_OFFSET_USB_HOST);
  255. cns3xxx_pwr_soft_rst(1 << PM_SOFT_RST_REG_OFFST_USB_HOST);
  256. __raw_writel((__raw_readl(MISC_CHIP_CONFIG_REG) | (0X2 << 24)),
  257. MISC_CHIP_CONFIG_REG);
  258. }
  259. return 0;
  260. }
  261. static void csn3xxx_usb_power_off(struct platform_device *pdev)
  262. {
  263. /*
  264. * EHCI and OHCI share the same clock and power,
  265. * resetting twice would cause the 1st controller been reset.
  266. * Therefore only do power up at the first up device, and
  267. * power down at the last down device.
  268. */
  269. if (atomic_dec_return(&usb_pwr_ref) == 0)
  270. cns3xxx_pwr_clk_dis(1 << PM_CLK_GATE_REG_OFFSET_USB_HOST);
  271. }
  272. static struct usb_ehci_pdata cns3xxx_usb_ehci_pdata = {
  273. .power_on = csn3xxx_usb_power_on,
  274. .power_off = csn3xxx_usb_power_off,
  275. };
  276. static struct usb_ohci_pdata cns3xxx_usb_ohci_pdata = {
  277. .num_ports = 1,
  278. .power_on = csn3xxx_usb_power_on,
  279. .power_off = csn3xxx_usb_power_off,
  280. };
  281. static struct of_dev_auxdata cns3xxx_auxdata[] __initconst = {
  282. { "intel,usb-ehci", CNS3XXX_USB_BASE, "ehci-platform", &cns3xxx_usb_ehci_pdata },
  283. { "intel,usb-ohci", CNS3XXX_USB_OHCI_BASE, "ohci-platform", &cns3xxx_usb_ohci_pdata },
  284. { "cavium,cns3420-ahci", CNS3XXX_SATA2_BASE, "ahci", NULL },
  285. { "cavium,cns3420-sdhci", CNS3XXX_SDIO_BASE, "ahci", NULL },
  286. {},
  287. };
  288. static void __init cns3xxx_init(void)
  289. {
  290. struct device_node *dn;
  291. cns3xxx_l2x0_init();
  292. dn = of_find_compatible_node(NULL, NULL, "cavium,cns3420-ahci");
  293. if (of_device_is_available(dn)) {
  294. u32 tmp;
  295. tmp = __raw_readl(MISC_SATA_POWER_MODE);
  296. tmp |= 0x1 << 16; /* Disable SATA PHY 0 from SLUMBER Mode */
  297. tmp |= 0x1 << 17; /* Disable SATA PHY 1 from SLUMBER Mode */
  298. __raw_writel(tmp, MISC_SATA_POWER_MODE);
  299. /* Enable SATA PHY */
  300. cns3xxx_pwr_power_up(0x1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY0);
  301. cns3xxx_pwr_power_up(0x1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY1);
  302. /* Enable SATA Clock */
  303. cns3xxx_pwr_clk_en(0x1 << PM_CLK_GATE_REG_OFFSET_SATA);
  304. /* De-Asscer SATA Reset */
  305. cns3xxx_pwr_soft_rst(CNS3XXX_PWR_SOFTWARE_RST(SATA));
  306. }
  307. dn = of_find_compatible_node(NULL, NULL, "cavium,cns3420-sdhci");
  308. if (of_device_is_available(dn)) {
  309. u32 __iomem *gpioa = IOMEM(CNS3XXX_MISC_BASE_VIRT + 0x0014);
  310. u32 gpioa_pins = __raw_readl(gpioa);
  311. /* MMC/SD pins share with GPIOA */
  312. gpioa_pins |= 0x1fff0004;
  313. __raw_writel(gpioa_pins, gpioa);
  314. cns3xxx_pwr_clk_en(CNS3XXX_PWR_CLK_EN(SDIO));
  315. cns3xxx_pwr_soft_rst(CNS3XXX_PWR_SOFTWARE_RST(SDIO));
  316. }
  317. pm_power_off = cns3xxx_power_off;
  318. of_platform_populate(NULL, of_default_bus_match_table,
  319. cns3xxx_auxdata, NULL);
  320. }
  321. static const char *cns3xxx_dt_compat[] __initdata = {
  322. "cavium,cns3410",
  323. "cavium,cns3420",
  324. NULL,
  325. };
  326. DT_MACHINE_START(CNS3XXX_DT, "Cavium Networks CNS3xxx")
  327. .dt_compat = cns3xxx_dt_compat,
  328. .nr_irqs = NR_IRQS_CNS3XXX,
  329. .map_io = cns3xxx_map_io,
  330. .init_irq = cns3xxx_init_irq,
  331. .init_time = cns3xxx_timer_init,
  332. .init_machine = cns3xxx_init,
  333. .restart = cns3xxx_restart,
  334. MACHINE_END