main.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/err.h>
  24. #include <linux/wl12xx.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #define WL12XX_TX_HW_BLOCK_SPARE_DEFAULT 1
  35. #define WL12XX_TX_HW_BLOCK_GEM_SPARE 2
  36. #define WL12XX_TX_HW_BLOCK_SIZE 252
  37. static const u8 wl12xx_rate_to_idx_2ghz[] = {
  38. /* MCS rates are used only with 11n */
  39. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  40. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  41. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  42. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  43. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  44. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  45. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  46. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  47. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  48. 11, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  49. 10, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  50. 9, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  51. 8, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  52. /* TI-specific rate */
  53. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  54. 7, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  55. 6, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  56. 3, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  57. 5, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  58. 4, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  59. 2, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  60. 1, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  61. 0 /* WL12XX_CONF_HW_RXTX_RATE_1 */
  62. };
  63. static const u8 wl12xx_rate_to_idx_5ghz[] = {
  64. /* MCS rates are used only with 11n */
  65. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  66. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  67. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  68. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  69. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  70. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  71. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  72. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  73. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  74. 7, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  75. 6, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  76. 5, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  77. 4, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  78. /* TI-specific rate */
  79. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  80. 3, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  81. 2, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  82. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  83. 1, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  84. 0, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  85. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  86. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  87. CONF_HW_RXTX_RATE_UNSUPPORTED /* WL12XX_CONF_HW_RXTX_RATE_1 */
  88. };
  89. static const u8 *wl12xx_band_rate_to_idx[] = {
  90. [IEEE80211_BAND_2GHZ] = wl12xx_rate_to_idx_2ghz,
  91. [IEEE80211_BAND_5GHZ] = wl12xx_rate_to_idx_5ghz
  92. };
  93. enum wl12xx_hw_rates {
  94. WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI = 0,
  95. WL12XX_CONF_HW_RXTX_RATE_MCS7,
  96. WL12XX_CONF_HW_RXTX_RATE_MCS6,
  97. WL12XX_CONF_HW_RXTX_RATE_MCS5,
  98. WL12XX_CONF_HW_RXTX_RATE_MCS4,
  99. WL12XX_CONF_HW_RXTX_RATE_MCS3,
  100. WL12XX_CONF_HW_RXTX_RATE_MCS2,
  101. WL12XX_CONF_HW_RXTX_RATE_MCS1,
  102. WL12XX_CONF_HW_RXTX_RATE_MCS0,
  103. WL12XX_CONF_HW_RXTX_RATE_54,
  104. WL12XX_CONF_HW_RXTX_RATE_48,
  105. WL12XX_CONF_HW_RXTX_RATE_36,
  106. WL12XX_CONF_HW_RXTX_RATE_24,
  107. WL12XX_CONF_HW_RXTX_RATE_22,
  108. WL12XX_CONF_HW_RXTX_RATE_18,
  109. WL12XX_CONF_HW_RXTX_RATE_12,
  110. WL12XX_CONF_HW_RXTX_RATE_11,
  111. WL12XX_CONF_HW_RXTX_RATE_9,
  112. WL12XX_CONF_HW_RXTX_RATE_6,
  113. WL12XX_CONF_HW_RXTX_RATE_5_5,
  114. WL12XX_CONF_HW_RXTX_RATE_2,
  115. WL12XX_CONF_HW_RXTX_RATE_1,
  116. WL12XX_CONF_HW_RXTX_RATE_MAX,
  117. };
  118. static struct wlcore_partition_set wl12xx_ptable[PART_TABLE_LEN] = {
  119. [PART_DOWN] = {
  120. .mem = {
  121. .start = 0x00000000,
  122. .size = 0x000177c0
  123. },
  124. .reg = {
  125. .start = REGISTERS_BASE,
  126. .size = 0x00008800
  127. },
  128. .mem2 = {
  129. .start = 0x00000000,
  130. .size = 0x00000000
  131. },
  132. .mem3 = {
  133. .start = 0x00000000,
  134. .size = 0x00000000
  135. },
  136. },
  137. [PART_BOOT] = { /* in wl12xx we can use a mix of work and down
  138. * partition here */
  139. .mem = {
  140. .start = 0x00040000,
  141. .size = 0x00014fc0
  142. },
  143. .reg = {
  144. .start = REGISTERS_BASE,
  145. .size = 0x00008800
  146. },
  147. .mem2 = {
  148. .start = 0x00000000,
  149. .size = 0x00000000
  150. },
  151. .mem3 = {
  152. .start = 0x00000000,
  153. .size = 0x00000000
  154. },
  155. },
  156. [PART_WORK] = {
  157. .mem = {
  158. .start = 0x00040000,
  159. .size = 0x00014fc0
  160. },
  161. .reg = {
  162. .start = REGISTERS_BASE,
  163. .size = 0x0000a000
  164. },
  165. .mem2 = {
  166. .start = 0x003004f8,
  167. .size = 0x00000004
  168. },
  169. .mem3 = {
  170. .start = 0x00040404,
  171. .size = 0x00000000
  172. },
  173. },
  174. [PART_DRPW] = {
  175. .mem = {
  176. .start = 0x00040000,
  177. .size = 0x00014fc0
  178. },
  179. .reg = {
  180. .start = DRPW_BASE,
  181. .size = 0x00006000
  182. },
  183. .mem2 = {
  184. .start = 0x00000000,
  185. .size = 0x00000000
  186. },
  187. .mem3 = {
  188. .start = 0x00000000,
  189. .size = 0x00000000
  190. }
  191. }
  192. };
  193. static const int wl12xx_rtable[REG_TABLE_LEN] = {
  194. [REG_ECPU_CONTROL] = WL12XX_REG_ECPU_CONTROL,
  195. [REG_INTERRUPT_NO_CLEAR] = WL12XX_REG_INTERRUPT_NO_CLEAR,
  196. [REG_INTERRUPT_ACK] = WL12XX_REG_INTERRUPT_ACK,
  197. [REG_COMMAND_MAILBOX_PTR] = WL12XX_REG_COMMAND_MAILBOX_PTR,
  198. [REG_EVENT_MAILBOX_PTR] = WL12XX_REG_EVENT_MAILBOX_PTR,
  199. [REG_INTERRUPT_TRIG] = WL12XX_REG_INTERRUPT_TRIG,
  200. [REG_INTERRUPT_MASK] = WL12XX_REG_INTERRUPT_MASK,
  201. [REG_PC_ON_RECOVERY] = WL12XX_SCR_PAD4,
  202. [REG_CHIP_ID_B] = WL12XX_CHIP_ID_B,
  203. [REG_CMD_MBOX_ADDRESS] = WL12XX_CMD_MBOX_ADDRESS,
  204. /* data access memory addresses, used with partition translation */
  205. [REG_SLV_MEM_DATA] = WL1271_SLV_MEM_DATA,
  206. [REG_SLV_REG_DATA] = WL1271_SLV_REG_DATA,
  207. /* raw data access memory addresses */
  208. [REG_RAW_FW_STATUS_ADDR] = FW_STATUS_ADDR,
  209. };
  210. /* TODO: maybe move to a new header file? */
  211. #define WL127X_FW_NAME_MULTI "ti-connectivity/wl127x-fw-4-mr.bin"
  212. #define WL127X_FW_NAME_SINGLE "ti-connectivity/wl127x-fw-4-sr.bin"
  213. #define WL127X_PLT_FW_NAME "ti-connectivity/wl127x-fw-4-plt.bin"
  214. #define WL128X_FW_NAME_MULTI "ti-connectivity/wl128x-fw-4-mr.bin"
  215. #define WL128X_FW_NAME_SINGLE "ti-connectivity/wl128x-fw-4-sr.bin"
  216. #define WL128X_PLT_FW_NAME "ti-connectivity/wl128x-fw-4-plt.bin"
  217. static void wl127x_prepare_read(struct wl1271 *wl, u32 rx_desc, u32 len)
  218. {
  219. if (wl->chip.id != CHIP_ID_1283_PG20) {
  220. struct wl1271_acx_mem_map *wl_mem_map = wl->target_mem_map;
  221. struct wl1271_rx_mem_pool_addr rx_mem_addr;
  222. /*
  223. * Choose the block we want to read
  224. * For aggregated packets, only the first memory block
  225. * should be retrieved. The FW takes care of the rest.
  226. */
  227. u32 mem_block = rx_desc & RX_MEM_BLOCK_MASK;
  228. rx_mem_addr.addr = (mem_block << 8) +
  229. le32_to_cpu(wl_mem_map->packet_memory_pool_start);
  230. rx_mem_addr.addr_extra = rx_mem_addr.addr + 4;
  231. wl1271_write(wl, WL1271_SLV_REG_DATA,
  232. &rx_mem_addr, sizeof(rx_mem_addr), false);
  233. }
  234. }
  235. static int wl12xx_identify_chip(struct wl1271 *wl)
  236. {
  237. int ret = 0;
  238. switch (wl->chip.id) {
  239. case CHIP_ID_1271_PG10:
  240. wl1271_warning("chip id 0x%x (1271 PG10) support is obsolete",
  241. wl->chip.id);
  242. wl->quirks |= WLCORE_QUIRK_NO_BLOCKSIZE_ALIGNMENT |
  243. WLCORE_QUIRK_LEGACY_NVS;
  244. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  245. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  246. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  247. /* read data preparation is only needed by wl127x */
  248. wl->ops->prepare_read = wl127x_prepare_read;
  249. break;
  250. case CHIP_ID_1271_PG20:
  251. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1271 PG20)",
  252. wl->chip.id);
  253. wl->quirks |= WLCORE_QUIRK_NO_BLOCKSIZE_ALIGNMENT |
  254. WLCORE_QUIRK_LEGACY_NVS;
  255. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  256. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  257. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  258. /* read data preparation is only needed by wl127x */
  259. wl->ops->prepare_read = wl127x_prepare_read;
  260. break;
  261. case CHIP_ID_1283_PG20:
  262. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1283 PG20)",
  263. wl->chip.id);
  264. wl->plt_fw_name = WL128X_PLT_FW_NAME;
  265. wl->sr_fw_name = WL128X_FW_NAME_SINGLE;
  266. wl->mr_fw_name = WL128X_FW_NAME_MULTI;
  267. break;
  268. case CHIP_ID_1283_PG10:
  269. default:
  270. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  271. ret = -ENODEV;
  272. goto out;
  273. }
  274. out:
  275. return ret;
  276. }
  277. static void wl12xx_top_reg_write(struct wl1271 *wl, int addr, u16 val)
  278. {
  279. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  280. addr = (addr >> 1) + 0x30000;
  281. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  282. /* write value to OCP_POR_WDATA */
  283. wl1271_write32(wl, WL12XX_OCP_DATA_WRITE, val);
  284. /* write 1 to OCP_CMD */
  285. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_WRITE);
  286. }
  287. static u16 wl12xx_top_reg_read(struct wl1271 *wl, int addr)
  288. {
  289. u32 val;
  290. int timeout = OCP_CMD_LOOP;
  291. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  292. addr = (addr >> 1) + 0x30000;
  293. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  294. /* write 2 to OCP_CMD */
  295. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_READ);
  296. /* poll for data ready */
  297. do {
  298. val = wl1271_read32(wl, WL12XX_OCP_DATA_READ);
  299. } while (!(val & OCP_READY_MASK) && --timeout);
  300. if (!timeout) {
  301. wl1271_warning("Top register access timed out.");
  302. return 0xffff;
  303. }
  304. /* check data status and return if OK */
  305. if ((val & OCP_STATUS_MASK) == OCP_STATUS_OK)
  306. return val & 0xffff;
  307. else {
  308. wl1271_warning("Top register access returned error.");
  309. return 0xffff;
  310. }
  311. }
  312. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  313. {
  314. u16 spare_reg;
  315. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  316. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  317. if (spare_reg == 0xFFFF)
  318. return -EFAULT;
  319. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  320. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  321. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  322. wl12xx_top_reg_write(wl, SYS_CLK_CFG_REG,
  323. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  324. /* Delay execution for 15msec, to let the HW settle */
  325. mdelay(15);
  326. return 0;
  327. }
  328. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  329. {
  330. u16 tcxo_detection;
  331. tcxo_detection = wl12xx_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  332. if (tcxo_detection & TCXO_DET_FAILED)
  333. return false;
  334. return true;
  335. }
  336. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  337. {
  338. u16 fref_detection;
  339. fref_detection = wl12xx_top_reg_read(wl, FREF_CLK_DETECT_REG);
  340. if (fref_detection & FREF_CLK_DETECT_FAIL)
  341. return false;
  342. return true;
  343. }
  344. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  345. {
  346. wl12xx_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  347. wl12xx_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  348. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  349. return 0;
  350. }
  351. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  352. {
  353. u16 spare_reg;
  354. u16 pll_config;
  355. u8 input_freq;
  356. /* Mask bits [3:1] in the sys_clk_cfg register */
  357. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  358. if (spare_reg == 0xFFFF)
  359. return -EFAULT;
  360. spare_reg |= BIT(2);
  361. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  362. /* Handle special cases of the TCXO clock */
  363. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  364. wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  365. return wl128x_manually_configure_mcs_pll(wl);
  366. /* Set the input frequency according to the selected clock source */
  367. input_freq = (clk & 1) + 1;
  368. pll_config = wl12xx_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  369. if (pll_config == 0xFFFF)
  370. return -EFAULT;
  371. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  372. pll_config |= MCS_PLL_ENABLE_HP;
  373. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  374. return 0;
  375. }
  376. /*
  377. * WL128x has two clocks input - TCXO and FREF.
  378. * TCXO is the main clock of the device, while FREF is used to sync
  379. * between the GPS and the cellular modem.
  380. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  381. * as the WLAN/BT main clock.
  382. */
  383. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  384. {
  385. u16 sys_clk_cfg;
  386. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  387. if (wl->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  388. wl->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  389. if (!wl128x_switch_tcxo_to_fref(wl))
  390. return -EINVAL;
  391. goto fref_clk;
  392. }
  393. /* Query the HW, to determine which clock source we should use */
  394. sys_clk_cfg = wl12xx_top_reg_read(wl, SYS_CLK_CFG_REG);
  395. if (sys_clk_cfg == 0xFFFF)
  396. return -EINVAL;
  397. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  398. goto fref_clk;
  399. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  400. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  401. wl->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  402. if (!wl128x_switch_tcxo_to_fref(wl))
  403. return -EINVAL;
  404. goto fref_clk;
  405. }
  406. /* TCXO clock is selected */
  407. if (!wl128x_is_tcxo_valid(wl))
  408. return -EINVAL;
  409. *selected_clock = wl->tcxo_clock;
  410. goto config_mcs_pll;
  411. fref_clk:
  412. /* FREF clock is selected */
  413. if (!wl128x_is_fref_valid(wl))
  414. return -EINVAL;
  415. *selected_clock = wl->ref_clock;
  416. config_mcs_pll:
  417. return wl128x_configure_mcs_pll(wl, *selected_clock);
  418. }
  419. static int wl127x_boot_clk(struct wl1271 *wl)
  420. {
  421. u32 pause;
  422. u32 clk;
  423. if (WL127X_PG_GET_MAJOR(wl->hw_pg_ver) < 3)
  424. wl->quirks |= WLCORE_QUIRK_END_OF_TRANSACTION;
  425. if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
  426. wl->ref_clock == CONF_REF_CLK_38_4_E ||
  427. wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  428. /* ref clk: 19.2/38.4/38.4-XTAL */
  429. clk = 0x3;
  430. else if (wl->ref_clock == CONF_REF_CLK_26_E ||
  431. wl->ref_clock == CONF_REF_CLK_52_E)
  432. /* ref clk: 26/52 */
  433. clk = 0x5;
  434. else
  435. return -EINVAL;
  436. if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
  437. u16 val;
  438. /* Set clock type (open drain) */
  439. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_TYPE);
  440. val &= FREF_CLK_TYPE_BITS;
  441. wl12xx_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  442. /* Set clock pull mode (no pull) */
  443. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_PULL);
  444. val |= NO_PULL;
  445. wl12xx_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  446. } else {
  447. u16 val;
  448. /* Set clock polarity */
  449. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  450. val &= FREF_CLK_POLARITY_BITS;
  451. val |= CLK_REQ_OUTN_SEL;
  452. wl12xx_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  453. }
  454. wl1271_write32(wl, WL12XX_PLL_PARAMETERS, clk);
  455. pause = wl1271_read32(wl, WL12XX_PLL_PARAMETERS);
  456. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  457. pause &= ~(WU_COUNTER_PAUSE_VAL);
  458. pause |= WU_COUNTER_PAUSE_VAL;
  459. wl1271_write32(wl, WL12XX_WU_COUNTER_PAUSE, pause);
  460. return 0;
  461. }
  462. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  463. {
  464. unsigned long timeout;
  465. u32 boot_data;
  466. /* perform soft reset */
  467. wl1271_write32(wl, WL12XX_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  468. /* SOFT_RESET is self clearing */
  469. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  470. while (1) {
  471. boot_data = wl1271_read32(wl, WL12XX_SLV_SOFT_RESET);
  472. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  473. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  474. break;
  475. if (time_after(jiffies, timeout)) {
  476. /* 1.2 check pWhalBus->uSelfClearTime if the
  477. * timeout was reached */
  478. wl1271_error("soft reset timeout");
  479. return -1;
  480. }
  481. udelay(SOFT_RESET_STALL_TIME);
  482. }
  483. /* disable Rx/Tx */
  484. wl1271_write32(wl, WL12XX_ENABLE, 0x0);
  485. /* disable auto calibration on start*/
  486. wl1271_write32(wl, WL12XX_SPARE_A2, 0xffff);
  487. return 0;
  488. }
  489. static int wl12xx_pre_boot(struct wl1271 *wl)
  490. {
  491. int ret = 0;
  492. u32 clk;
  493. int selected_clock = -1;
  494. if (wl->chip.id == CHIP_ID_1283_PG20) {
  495. ret = wl128x_boot_clk(wl, &selected_clock);
  496. if (ret < 0)
  497. goto out;
  498. } else {
  499. ret = wl127x_boot_clk(wl);
  500. if (ret < 0)
  501. goto out;
  502. }
  503. /* Continue the ELP wake up sequence */
  504. wl1271_write32(wl, WL12XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  505. udelay(500);
  506. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  507. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  508. to be used by DRPw FW. The RTRIM value will be added by the FW
  509. before taking DRPw out of reset */
  510. clk = wl1271_read32(wl, WL12XX_DRPW_SCRATCH_START);
  511. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  512. if (wl->chip.id == CHIP_ID_1283_PG20)
  513. clk |= ((selected_clock & 0x3) << 1) << 4;
  514. else
  515. clk |= (wl->ref_clock << 1) << 4;
  516. wl1271_write32(wl, WL12XX_DRPW_SCRATCH_START, clk);
  517. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  518. /* Disable interrupts */
  519. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  520. ret = wl1271_boot_soft_reset(wl);
  521. if (ret < 0)
  522. goto out;
  523. out:
  524. return ret;
  525. }
  526. static void wl12xx_pre_upload(struct wl1271 *wl)
  527. {
  528. u32 tmp;
  529. /* write firmware's last address (ie. it's length) to
  530. * ACX_EEPROMLESS_IND_REG */
  531. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  532. wl1271_write32(wl, WL12XX_EEPROMLESS_IND, WL12XX_EEPROMLESS_IND);
  533. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  534. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  535. /* 6. read the EEPROM parameters */
  536. tmp = wl1271_read32(wl, WL12XX_SCR_PAD2);
  537. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  538. * to upload_fw) */
  539. if (wl->chip.id == CHIP_ID_1283_PG20)
  540. wl12xx_top_reg_write(wl, SDIO_IO_DS, HCI_IO_DS_6MA);
  541. }
  542. static void wl12xx_enable_interrupts(struct wl1271 *wl)
  543. {
  544. u32 polarity;
  545. polarity = wl12xx_top_reg_read(wl, OCP_REG_POLARITY);
  546. /* We use HIGH polarity, so unset the LOW bit */
  547. polarity &= ~POLARITY_LOW;
  548. wl12xx_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  549. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  550. wlcore_enable_interrupts(wl);
  551. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  552. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  553. wl1271_write32(wl, WL12XX_HI_CFG, HI_CFG_DEF_VAL);
  554. }
  555. static int wl12xx_boot(struct wl1271 *wl)
  556. {
  557. int ret;
  558. ret = wl12xx_pre_boot(wl);
  559. if (ret < 0)
  560. goto out;
  561. ret = wlcore_boot_upload_nvs(wl);
  562. if (ret < 0)
  563. goto out;
  564. wl12xx_pre_upload(wl);
  565. ret = wlcore_boot_upload_firmware(wl);
  566. if (ret < 0)
  567. goto out;
  568. ret = wlcore_boot_run_firmware(wl);
  569. if (ret < 0)
  570. goto out;
  571. wl12xx_enable_interrupts(wl);
  572. out:
  573. return ret;
  574. }
  575. static void wl12xx_trigger_cmd(struct wl1271 *wl)
  576. {
  577. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_CMD);
  578. }
  579. static void wl12xx_ack_event(struct wl1271 *wl)
  580. {
  581. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_EVENT_ACK);
  582. }
  583. static u32 wl12xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  584. {
  585. u32 blk_size = WL12XX_TX_HW_BLOCK_SIZE;
  586. u32 align_len = wlcore_calc_packet_alignment(wl, len);
  587. return (align_len + blk_size - 1) / blk_size + spare_blks;
  588. }
  589. static void
  590. wl12xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  591. u32 blks, u32 spare_blks)
  592. {
  593. if (wl->chip.id == CHIP_ID_1283_PG20) {
  594. desc->wl128x_mem.total_mem_blocks = blks;
  595. } else {
  596. desc->wl127x_mem.extra_blocks = spare_blks;
  597. desc->wl127x_mem.total_mem_blocks = blks;
  598. }
  599. }
  600. static void
  601. wl12xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  602. struct sk_buff *skb)
  603. {
  604. u32 aligned_len = wlcore_calc_packet_alignment(wl, skb->len);
  605. if (wl->chip.id == CHIP_ID_1283_PG20) {
  606. desc->wl128x_mem.extra_bytes = aligned_len - skb->len;
  607. desc->length = cpu_to_le16(aligned_len >> 2);
  608. wl1271_debug(DEBUG_TX,
  609. "tx_fill_hdr: hlid: %d len: %d life: %d mem: %d extra: %d",
  610. desc->hlid,
  611. le16_to_cpu(desc->length),
  612. le16_to_cpu(desc->life_time),
  613. desc->wl128x_mem.total_mem_blocks,
  614. desc->wl128x_mem.extra_bytes);
  615. } else {
  616. /* calculate number of padding bytes */
  617. int pad = aligned_len - skb->len;
  618. desc->tx_attr |=
  619. cpu_to_le16(pad << TX_HW_ATTR_OFST_LAST_WORD_PAD);
  620. /* Store the aligned length in terms of words */
  621. desc->length = cpu_to_le16(aligned_len >> 2);
  622. wl1271_debug(DEBUG_TX,
  623. "tx_fill_hdr: pad: %d hlid: %d len: %d life: %d mem: %d",
  624. pad, desc->hlid,
  625. le16_to_cpu(desc->length),
  626. le16_to_cpu(desc->life_time),
  627. desc->wl127x_mem.total_mem_blocks);
  628. }
  629. }
  630. static enum wl_rx_buf_align
  631. wl12xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  632. {
  633. if (rx_desc & RX_BUF_UNALIGNED_PAYLOAD)
  634. return WLCORE_RX_BUF_UNALIGNED;
  635. return WLCORE_RX_BUF_ALIGNED;
  636. }
  637. static u32 wl12xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  638. u32 data_len)
  639. {
  640. struct wl1271_rx_descriptor *desc = rx_data;
  641. /* invalid packet */
  642. if (data_len < sizeof(*desc) ||
  643. data_len < sizeof(*desc) + desc->pad_len)
  644. return 0;
  645. return data_len - sizeof(*desc) - desc->pad_len;
  646. }
  647. static bool wl12xx_mac_in_fuse(struct wl1271 *wl)
  648. {
  649. bool supported = false;
  650. u8 major, minor;
  651. if (wl->chip.id == CHIP_ID_1283_PG20) {
  652. major = WL128X_PG_GET_MAJOR(wl->hw_pg_ver);
  653. minor = WL128X_PG_GET_MINOR(wl->hw_pg_ver);
  654. /* in wl128x we have the MAC address if the PG is >= (2, 1) */
  655. if (major > 2 || (major == 2 && minor >= 1))
  656. supported = true;
  657. } else {
  658. major = WL127X_PG_GET_MAJOR(wl->hw_pg_ver);
  659. minor = WL127X_PG_GET_MINOR(wl->hw_pg_ver);
  660. /* in wl127x we have the MAC address if the PG is >= (3, 1) */
  661. if (major == 3 && minor >= 1)
  662. supported = true;
  663. }
  664. wl1271_debug(DEBUG_PROBE,
  665. "PG Ver major = %d minor = %d, MAC %s present",
  666. major, minor, supported ? "is" : "is not");
  667. return supported;
  668. }
  669. static void wl12xx_get_fuse_mac(struct wl1271 *wl)
  670. {
  671. u32 mac1, mac2;
  672. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  673. mac1 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_1);
  674. mac2 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_2);
  675. /* these are the two parts of the BD_ADDR */
  676. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  677. ((mac1 & 0xff000000) >> 24);
  678. wl->fuse_nic_addr = mac1 & 0xffffff;
  679. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  680. }
  681. static s8 wl12xx_get_pg_ver(struct wl1271 *wl)
  682. {
  683. u32 die_info;
  684. if (wl->chip.id == CHIP_ID_1283_PG20)
  685. die_info = wl12xx_top_reg_read(wl, WL128X_REG_FUSE_DATA_2_1);
  686. else
  687. die_info = wl12xx_top_reg_read(wl, WL127X_REG_FUSE_DATA_2_1);
  688. return (s8) (die_info & PG_VER_MASK) >> PG_VER_OFFSET;
  689. }
  690. static void wl12xx_get_mac(struct wl1271 *wl)
  691. {
  692. if (wl12xx_mac_in_fuse(wl))
  693. wl12xx_get_fuse_mac(wl);
  694. }
  695. static struct wlcore_ops wl12xx_ops = {
  696. .identify_chip = wl12xx_identify_chip,
  697. .boot = wl12xx_boot,
  698. .trigger_cmd = wl12xx_trigger_cmd,
  699. .ack_event = wl12xx_ack_event,
  700. .calc_tx_blocks = wl12xx_calc_tx_blocks,
  701. .set_tx_desc_blocks = wl12xx_set_tx_desc_blocks,
  702. .set_tx_desc_data_len = wl12xx_set_tx_desc_data_len,
  703. .get_rx_buf_align = wl12xx_get_rx_buf_align,
  704. .get_rx_packet_len = wl12xx_get_rx_packet_len,
  705. .get_pg_ver = wl12xx_get_pg_ver,
  706. .get_mac = wl12xx_get_mac,
  707. };
  708. struct wl12xx_priv {
  709. };
  710. static int __devinit wl12xx_probe(struct platform_device *pdev)
  711. {
  712. struct wl1271 *wl;
  713. struct ieee80211_hw *hw;
  714. struct wl12xx_priv *priv;
  715. hw = wlcore_alloc_hw(sizeof(*priv));
  716. if (IS_ERR(hw)) {
  717. wl1271_error("can't allocate hw");
  718. return PTR_ERR(hw);
  719. }
  720. wl = hw->priv;
  721. wl->ops = &wl12xx_ops;
  722. wl->ptable = wl12xx_ptable;
  723. wl->rtable = wl12xx_rtable;
  724. wl->num_tx_desc = 16;
  725. wl->normal_tx_spare = WL12XX_TX_HW_BLOCK_SPARE_DEFAULT;
  726. wl->gem_tx_spare = WL12XX_TX_HW_BLOCK_GEM_SPARE;
  727. wl->band_rate_to_idx = wl12xx_band_rate_to_idx;
  728. wl->hw_tx_rate_tbl_size = WL12XX_CONF_HW_RXTX_RATE_MAX;
  729. wl->hw_min_ht_rate = WL12XX_CONF_HW_RXTX_RATE_MCS0;
  730. return wlcore_probe(wl, pdev);
  731. }
  732. static const struct platform_device_id wl12xx_id_table[] __devinitconst = {
  733. { "wl12xx", 0 },
  734. { } /* Terminating Entry */
  735. };
  736. MODULE_DEVICE_TABLE(platform, wl12xx_id_table);
  737. static struct platform_driver wl12xx_driver = {
  738. .probe = wl12xx_probe,
  739. .remove = __devexit_p(wlcore_remove),
  740. .id_table = wl12xx_id_table,
  741. .driver = {
  742. .name = "wl12xx_driver",
  743. .owner = THIS_MODULE,
  744. }
  745. };
  746. static int __init wl12xx_init(void)
  747. {
  748. return platform_driver_register(&wl12xx_driver);
  749. }
  750. module_init(wl12xx_init);
  751. static void __exit wl12xx_exit(void)
  752. {
  753. platform_driver_unregister(&wl12xx_driver);
  754. }
  755. module_exit(wl12xx_exit);
  756. MODULE_LICENSE("GPL v2");
  757. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  758. MODULE_FIRMWARE(WL127X_FW_NAME_SINGLE);
  759. MODULE_FIRMWARE(WL127X_FW_NAME_MULTI);
  760. MODULE_FIRMWARE(WL127X_PLT_FW_NAME);
  761. MODULE_FIRMWARE(WL128X_FW_NAME_SINGLE);
  762. MODULE_FIRMWARE(WL128X_FW_NAME_MULTI);
  763. MODULE_FIRMWARE(WL128X_PLT_FW_NAME);