rv770.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "avivod.h"
  35. #include "atom.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. for (i = 0; i < rdev->gart.num_gpu_pages; i++)
  55. r600_gart_clear_page(rdev, i);
  56. /* Setup L2 cache */
  57. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  58. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  59. EFFECTIVE_L2_QUEUE_SIZE(7));
  60. WREG32(VM_L2_CNTL2, 0);
  61. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  62. /* Setup TLB control */
  63. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  64. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  65. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  66. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  67. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  69. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  73. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  76. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  77. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  78. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  79. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  80. (u32)(rdev->dummy_page.addr >> 12));
  81. for (i = 1; i < 7; i++)
  82. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  83. r600_pcie_gart_tlb_flush(rdev);
  84. rdev->gart.ready = true;
  85. return 0;
  86. }
  87. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  88. {
  89. u32 tmp;
  90. int i;
  91. /* Disable all tables */
  92. for (i = 0; i < 7; i++)
  93. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  94. /* Setup L2 cache */
  95. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  96. EFFECTIVE_L2_QUEUE_SIZE(7));
  97. WREG32(VM_L2_CNTL2, 0);
  98. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  99. /* Setup TLB control */
  100. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  101. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  103. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  107. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  108. if (rdev->gart.table.vram.robj) {
  109. radeon_object_kunmap(rdev->gart.table.vram.robj);
  110. radeon_object_unpin(rdev->gart.table.vram.robj);
  111. }
  112. }
  113. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  114. {
  115. rv770_pcie_gart_disable(rdev);
  116. radeon_gart_table_vram_free(rdev);
  117. radeon_gart_fini(rdev);
  118. }
  119. /*
  120. * MC
  121. */
  122. static void rv770_mc_resume(struct radeon_device *rdev)
  123. {
  124. u32 d1vga_control, d2vga_control;
  125. u32 vga_render_control, vga_hdp_control;
  126. u32 d1crtc_control, d2crtc_control;
  127. u32 new_d1grph_primary, new_d1grph_secondary;
  128. u32 new_d2grph_primary, new_d2grph_secondary;
  129. u64 old_vram_start;
  130. u32 tmp;
  131. int i, j;
  132. /* Initialize HDP */
  133. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  134. WREG32((0x2c14 + j), 0x00000000);
  135. WREG32((0x2c18 + j), 0x00000000);
  136. WREG32((0x2c1c + j), 0x00000000);
  137. WREG32((0x2c20 + j), 0x00000000);
  138. WREG32((0x2c24 + j), 0x00000000);
  139. }
  140. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  141. d1vga_control = RREG32(D1VGA_CONTROL);
  142. d2vga_control = RREG32(D2VGA_CONTROL);
  143. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  144. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  145. d1crtc_control = RREG32(D1CRTC_CONTROL);
  146. d2crtc_control = RREG32(D2CRTC_CONTROL);
  147. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  148. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  149. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  150. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  151. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  152. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  153. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  154. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  155. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  156. /* Stop all video */
  157. WREG32(D1VGA_CONTROL, 0);
  158. WREG32(D2VGA_CONTROL, 0);
  159. WREG32(VGA_RENDER_CONTROL, 0);
  160. WREG32(D1CRTC_UPDATE_LOCK, 1);
  161. WREG32(D2CRTC_UPDATE_LOCK, 1);
  162. WREG32(D1CRTC_CONTROL, 0);
  163. WREG32(D2CRTC_CONTROL, 0);
  164. WREG32(D1CRTC_UPDATE_LOCK, 0);
  165. WREG32(D2CRTC_UPDATE_LOCK, 0);
  166. mdelay(1);
  167. if (r600_mc_wait_for_idle(rdev)) {
  168. printk(KERN_WARNING "[drm] MC not idle !\n");
  169. }
  170. /* Lockout access through VGA aperture*/
  171. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  172. /* Update configuration */
  173. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  174. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  175. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  176. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  177. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  178. WREG32(MC_VM_FB_LOCATION, tmp);
  179. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  180. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  181. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  182. if (rdev->flags & RADEON_IS_AGP) {
  183. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  184. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  185. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  186. } else {
  187. WREG32(MC_VM_AGP_BASE, 0);
  188. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  189. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  190. }
  191. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  192. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  193. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  194. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  195. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  196. /* Unlock host access */
  197. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  198. mdelay(1);
  199. if (r600_mc_wait_for_idle(rdev)) {
  200. printk(KERN_WARNING "[drm] MC not idle !\n");
  201. }
  202. /* Restore video state */
  203. WREG32(D1CRTC_UPDATE_LOCK, 1);
  204. WREG32(D2CRTC_UPDATE_LOCK, 1);
  205. WREG32(D1CRTC_CONTROL, d1crtc_control);
  206. WREG32(D2CRTC_CONTROL, d2crtc_control);
  207. WREG32(D1CRTC_UPDATE_LOCK, 0);
  208. WREG32(D2CRTC_UPDATE_LOCK, 0);
  209. WREG32(D1VGA_CONTROL, d1vga_control);
  210. WREG32(D2VGA_CONTROL, d2vga_control);
  211. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  212. /* we need to own VRAM, so turn off the VGA renderer here
  213. * to stop it overwriting our objects */
  214. radeon_avivo_vga_render_disable(rdev);
  215. }
  216. /*
  217. * CP.
  218. */
  219. void r700_cp_stop(struct radeon_device *rdev)
  220. {
  221. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  222. }
  223. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  224. {
  225. const __be32 *fw_data;
  226. int i;
  227. if (!rdev->me_fw || !rdev->pfp_fw)
  228. return -EINVAL;
  229. r700_cp_stop(rdev);
  230. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  231. /* Reset cp */
  232. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  233. RREG32(GRBM_SOFT_RESET);
  234. mdelay(15);
  235. WREG32(GRBM_SOFT_RESET, 0);
  236. fw_data = (const __be32 *)rdev->pfp_fw->data;
  237. WREG32(CP_PFP_UCODE_ADDR, 0);
  238. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  239. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  240. WREG32(CP_PFP_UCODE_ADDR, 0);
  241. fw_data = (const __be32 *)rdev->me_fw->data;
  242. WREG32(CP_ME_RAM_WADDR, 0);
  243. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  244. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  245. WREG32(CP_PFP_UCODE_ADDR, 0);
  246. WREG32(CP_ME_RAM_WADDR, 0);
  247. WREG32(CP_ME_RAM_RADDR, 0);
  248. return 0;
  249. }
  250. /*
  251. * Core functions
  252. */
  253. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  254. u32 num_backends,
  255. u32 backend_disable_mask)
  256. {
  257. u32 backend_map = 0;
  258. u32 enabled_backends_mask;
  259. u32 enabled_backends_count;
  260. u32 cur_pipe;
  261. u32 swizzle_pipe[R7XX_MAX_PIPES];
  262. u32 cur_backend;
  263. u32 i;
  264. if (num_tile_pipes > R7XX_MAX_PIPES)
  265. num_tile_pipes = R7XX_MAX_PIPES;
  266. if (num_tile_pipes < 1)
  267. num_tile_pipes = 1;
  268. if (num_backends > R7XX_MAX_BACKENDS)
  269. num_backends = R7XX_MAX_BACKENDS;
  270. if (num_backends < 1)
  271. num_backends = 1;
  272. enabled_backends_mask = 0;
  273. enabled_backends_count = 0;
  274. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  275. if (((backend_disable_mask >> i) & 1) == 0) {
  276. enabled_backends_mask |= (1 << i);
  277. ++enabled_backends_count;
  278. }
  279. if (enabled_backends_count == num_backends)
  280. break;
  281. }
  282. if (enabled_backends_count == 0) {
  283. enabled_backends_mask = 1;
  284. enabled_backends_count = 1;
  285. }
  286. if (enabled_backends_count != num_backends)
  287. num_backends = enabled_backends_count;
  288. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  289. switch (num_tile_pipes) {
  290. case 1:
  291. swizzle_pipe[0] = 0;
  292. break;
  293. case 2:
  294. swizzle_pipe[0] = 0;
  295. swizzle_pipe[1] = 1;
  296. break;
  297. case 3:
  298. swizzle_pipe[0] = 0;
  299. swizzle_pipe[1] = 2;
  300. swizzle_pipe[2] = 1;
  301. break;
  302. case 4:
  303. swizzle_pipe[0] = 0;
  304. swizzle_pipe[1] = 2;
  305. swizzle_pipe[2] = 3;
  306. swizzle_pipe[3] = 1;
  307. break;
  308. case 5:
  309. swizzle_pipe[0] = 0;
  310. swizzle_pipe[1] = 2;
  311. swizzle_pipe[2] = 4;
  312. swizzle_pipe[3] = 1;
  313. swizzle_pipe[4] = 3;
  314. break;
  315. case 6:
  316. swizzle_pipe[0] = 0;
  317. swizzle_pipe[1] = 2;
  318. swizzle_pipe[2] = 4;
  319. swizzle_pipe[3] = 5;
  320. swizzle_pipe[4] = 3;
  321. swizzle_pipe[5] = 1;
  322. break;
  323. case 7:
  324. swizzle_pipe[0] = 0;
  325. swizzle_pipe[1] = 2;
  326. swizzle_pipe[2] = 4;
  327. swizzle_pipe[3] = 6;
  328. swizzle_pipe[4] = 3;
  329. swizzle_pipe[5] = 1;
  330. swizzle_pipe[6] = 5;
  331. break;
  332. case 8:
  333. swizzle_pipe[0] = 0;
  334. swizzle_pipe[1] = 2;
  335. swizzle_pipe[2] = 4;
  336. swizzle_pipe[3] = 6;
  337. swizzle_pipe[4] = 3;
  338. swizzle_pipe[5] = 1;
  339. swizzle_pipe[6] = 7;
  340. swizzle_pipe[7] = 5;
  341. break;
  342. }
  343. cur_backend = 0;
  344. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  345. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  346. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  347. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  348. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  349. }
  350. return backend_map;
  351. }
  352. static void rv770_gpu_init(struct radeon_device *rdev)
  353. {
  354. int i, j, num_qd_pipes;
  355. u32 sx_debug_1;
  356. u32 smx_dc_ctl0;
  357. u32 num_gs_verts_per_thread;
  358. u32 vgt_gs_per_es;
  359. u32 gs_prim_buffer_depth = 0;
  360. u32 sq_ms_fifo_sizes;
  361. u32 sq_config;
  362. u32 sq_thread_resource_mgmt;
  363. u32 hdp_host_path_cntl;
  364. u32 sq_dyn_gpr_size_simd_ab_0;
  365. u32 backend_map;
  366. u32 gb_tiling_config = 0;
  367. u32 cc_rb_backend_disable = 0;
  368. u32 cc_gc_shader_pipe_config = 0;
  369. u32 mc_arb_ramcfg;
  370. u32 db_debug4;
  371. /* setup chip specs */
  372. switch (rdev->family) {
  373. case CHIP_RV770:
  374. rdev->config.rv770.max_pipes = 4;
  375. rdev->config.rv770.max_tile_pipes = 8;
  376. rdev->config.rv770.max_simds = 10;
  377. rdev->config.rv770.max_backends = 4;
  378. rdev->config.rv770.max_gprs = 256;
  379. rdev->config.rv770.max_threads = 248;
  380. rdev->config.rv770.max_stack_entries = 512;
  381. rdev->config.rv770.max_hw_contexts = 8;
  382. rdev->config.rv770.max_gs_threads = 16 * 2;
  383. rdev->config.rv770.sx_max_export_size = 128;
  384. rdev->config.rv770.sx_max_export_pos_size = 16;
  385. rdev->config.rv770.sx_max_export_smx_size = 112;
  386. rdev->config.rv770.sq_num_cf_insts = 2;
  387. rdev->config.rv770.sx_num_of_sets = 7;
  388. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  389. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  390. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  391. break;
  392. case CHIP_RV730:
  393. rdev->config.rv770.max_pipes = 2;
  394. rdev->config.rv770.max_tile_pipes = 4;
  395. rdev->config.rv770.max_simds = 8;
  396. rdev->config.rv770.max_backends = 2;
  397. rdev->config.rv770.max_gprs = 128;
  398. rdev->config.rv770.max_threads = 248;
  399. rdev->config.rv770.max_stack_entries = 256;
  400. rdev->config.rv770.max_hw_contexts = 8;
  401. rdev->config.rv770.max_gs_threads = 16 * 2;
  402. rdev->config.rv770.sx_max_export_size = 256;
  403. rdev->config.rv770.sx_max_export_pos_size = 32;
  404. rdev->config.rv770.sx_max_export_smx_size = 224;
  405. rdev->config.rv770.sq_num_cf_insts = 2;
  406. rdev->config.rv770.sx_num_of_sets = 7;
  407. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  408. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  409. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  410. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  411. rdev->config.rv770.sx_max_export_pos_size -= 16;
  412. rdev->config.rv770.sx_max_export_smx_size += 16;
  413. }
  414. break;
  415. case CHIP_RV710:
  416. rdev->config.rv770.max_pipes = 2;
  417. rdev->config.rv770.max_tile_pipes = 2;
  418. rdev->config.rv770.max_simds = 2;
  419. rdev->config.rv770.max_backends = 1;
  420. rdev->config.rv770.max_gprs = 256;
  421. rdev->config.rv770.max_threads = 192;
  422. rdev->config.rv770.max_stack_entries = 256;
  423. rdev->config.rv770.max_hw_contexts = 4;
  424. rdev->config.rv770.max_gs_threads = 8 * 2;
  425. rdev->config.rv770.sx_max_export_size = 128;
  426. rdev->config.rv770.sx_max_export_pos_size = 16;
  427. rdev->config.rv770.sx_max_export_smx_size = 112;
  428. rdev->config.rv770.sq_num_cf_insts = 1;
  429. rdev->config.rv770.sx_num_of_sets = 7;
  430. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  431. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  432. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  433. break;
  434. case CHIP_RV740:
  435. rdev->config.rv770.max_pipes = 4;
  436. rdev->config.rv770.max_tile_pipes = 4;
  437. rdev->config.rv770.max_simds = 8;
  438. rdev->config.rv770.max_backends = 4;
  439. rdev->config.rv770.max_gprs = 256;
  440. rdev->config.rv770.max_threads = 248;
  441. rdev->config.rv770.max_stack_entries = 512;
  442. rdev->config.rv770.max_hw_contexts = 8;
  443. rdev->config.rv770.max_gs_threads = 16 * 2;
  444. rdev->config.rv770.sx_max_export_size = 256;
  445. rdev->config.rv770.sx_max_export_pos_size = 32;
  446. rdev->config.rv770.sx_max_export_smx_size = 224;
  447. rdev->config.rv770.sq_num_cf_insts = 2;
  448. rdev->config.rv770.sx_num_of_sets = 7;
  449. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  450. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  451. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  452. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  453. rdev->config.rv770.sx_max_export_pos_size -= 16;
  454. rdev->config.rv770.sx_max_export_smx_size += 16;
  455. }
  456. break;
  457. default:
  458. break;
  459. }
  460. /* Initialize HDP */
  461. j = 0;
  462. for (i = 0; i < 32; i++) {
  463. WREG32((0x2c14 + j), 0x00000000);
  464. WREG32((0x2c18 + j), 0x00000000);
  465. WREG32((0x2c1c + j), 0x00000000);
  466. WREG32((0x2c20 + j), 0x00000000);
  467. WREG32((0x2c24 + j), 0x00000000);
  468. j += 0x18;
  469. }
  470. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  471. /* setup tiling, simd, pipe config */
  472. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  473. switch (rdev->config.rv770.max_tile_pipes) {
  474. case 1:
  475. gb_tiling_config |= PIPE_TILING(0);
  476. break;
  477. case 2:
  478. gb_tiling_config |= PIPE_TILING(1);
  479. break;
  480. case 4:
  481. gb_tiling_config |= PIPE_TILING(2);
  482. break;
  483. case 8:
  484. gb_tiling_config |= PIPE_TILING(3);
  485. break;
  486. default:
  487. break;
  488. }
  489. if (rdev->family == CHIP_RV770)
  490. gb_tiling_config |= BANK_TILING(1);
  491. else
  492. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  493. gb_tiling_config |= GROUP_SIZE(0);
  494. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  495. gb_tiling_config |= ROW_TILING(3);
  496. gb_tiling_config |= SAMPLE_SPLIT(3);
  497. } else {
  498. gb_tiling_config |=
  499. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  500. gb_tiling_config |=
  501. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  502. }
  503. gb_tiling_config |= BANK_SWAPS(1);
  504. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  505. rdev->config.rv770.max_backends,
  506. (0xff << rdev->config.rv770.max_backends) & 0xff);
  507. gb_tiling_config |= BACKEND_MAP(backend_map);
  508. cc_gc_shader_pipe_config =
  509. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  510. cc_gc_shader_pipe_config |=
  511. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  512. cc_rb_backend_disable =
  513. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  514. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  515. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  516. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  517. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  518. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  519. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  520. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  521. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  522. WREG32(CGTS_TCC_DISABLE, 0);
  523. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  524. WREG32(CGTS_USER_TCC_DISABLE, 0);
  525. num_qd_pipes =
  526. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  527. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  528. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  529. /* set HW defaults for 3D engine */
  530. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  531. ROQ_IB2_START(0x2b)));
  532. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  533. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  534. SYNC_GRADIENT |
  535. SYNC_WALKER |
  536. SYNC_ALIGNER));
  537. sx_debug_1 = RREG32(SX_DEBUG_1);
  538. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  539. WREG32(SX_DEBUG_1, sx_debug_1);
  540. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  541. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  542. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  543. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  544. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  545. GS_FLUSH_CTL(4) |
  546. ACK_FLUSH_CTL(3) |
  547. SYNC_FLUSH_CTL));
  548. if (rdev->family == CHIP_RV770)
  549. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  550. else {
  551. db_debug4 = RREG32(DB_DEBUG4);
  552. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  553. WREG32(DB_DEBUG4, db_debug4);
  554. }
  555. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  556. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  557. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  558. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  559. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  560. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  561. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  562. WREG32(VGT_NUM_INSTANCES, 1);
  563. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  564. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  565. WREG32(CP_PERFMON_CNTL, 0);
  566. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  567. DONE_FIFO_HIWATER(0xe0) |
  568. ALU_UPDATE_FIFO_HIWATER(0x8));
  569. switch (rdev->family) {
  570. case CHIP_RV770:
  571. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  572. break;
  573. case CHIP_RV730:
  574. case CHIP_RV710:
  575. case CHIP_RV740:
  576. default:
  577. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  578. break;
  579. }
  580. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  581. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  582. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  583. */
  584. sq_config = RREG32(SQ_CONFIG);
  585. sq_config &= ~(PS_PRIO(3) |
  586. VS_PRIO(3) |
  587. GS_PRIO(3) |
  588. ES_PRIO(3));
  589. sq_config |= (DX9_CONSTS |
  590. VC_ENABLE |
  591. EXPORT_SRC_C |
  592. PS_PRIO(0) |
  593. VS_PRIO(1) |
  594. GS_PRIO(2) |
  595. ES_PRIO(3));
  596. if (rdev->family == CHIP_RV710)
  597. /* no vertex cache */
  598. sq_config &= ~VC_ENABLE;
  599. WREG32(SQ_CONFIG, sq_config);
  600. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  601. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  602. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  603. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  604. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  605. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  606. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  607. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  608. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  609. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  610. else
  611. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  612. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  613. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  614. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  615. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  616. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  617. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  618. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  619. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  620. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  625. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  626. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  627. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  628. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  629. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  630. FORCE_EOV_MAX_REZ_CNT(255)));
  631. if (rdev->family == CHIP_RV710)
  632. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  633. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  634. else
  635. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  636. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  637. switch (rdev->family) {
  638. case CHIP_RV770:
  639. case CHIP_RV730:
  640. case CHIP_RV740:
  641. gs_prim_buffer_depth = 384;
  642. break;
  643. case CHIP_RV710:
  644. gs_prim_buffer_depth = 128;
  645. break;
  646. default:
  647. break;
  648. }
  649. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  650. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  651. /* Max value for this is 256 */
  652. if (vgt_gs_per_es > 256)
  653. vgt_gs_per_es = 256;
  654. WREG32(VGT_ES_PER_GS, 128);
  655. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  656. WREG32(VGT_GS_PER_VS, 2);
  657. /* more default values. 2D/3D driver should adjust as needed */
  658. WREG32(VGT_GS_VERTEX_REUSE, 16);
  659. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  660. WREG32(VGT_STRMOUT_EN, 0);
  661. WREG32(SX_MISC, 0);
  662. WREG32(PA_SC_MODE_CNTL, 0);
  663. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  664. WREG32(PA_SC_AA_CONFIG, 0);
  665. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  666. WREG32(PA_SC_LINE_STIPPLE, 0);
  667. WREG32(SPI_INPUT_Z, 0);
  668. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  669. WREG32(CB_COLOR7_FRAG, 0);
  670. /* clear render buffer base addresses */
  671. WREG32(CB_COLOR0_BASE, 0);
  672. WREG32(CB_COLOR1_BASE, 0);
  673. WREG32(CB_COLOR2_BASE, 0);
  674. WREG32(CB_COLOR3_BASE, 0);
  675. WREG32(CB_COLOR4_BASE, 0);
  676. WREG32(CB_COLOR5_BASE, 0);
  677. WREG32(CB_COLOR6_BASE, 0);
  678. WREG32(CB_COLOR7_BASE, 0);
  679. WREG32(TCP_CNTL, 0);
  680. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  681. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  682. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  683. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  684. NUM_CLIP_SEQ(3)));
  685. }
  686. int rv770_mc_init(struct radeon_device *rdev)
  687. {
  688. fixed20_12 a;
  689. u32 tmp;
  690. int r;
  691. /* Get VRAM informations */
  692. /* FIXME: Don't know how to determine vram width, need to check
  693. * vram_width usage
  694. */
  695. rdev->mc.vram_width = 128;
  696. rdev->mc.vram_is_ddr = true;
  697. /* Could aper size report 0 ? */
  698. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  699. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  700. /* Setup GPU memory space */
  701. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  702. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  703. if (rdev->flags & RADEON_IS_AGP) {
  704. r = radeon_agp_init(rdev);
  705. if (r)
  706. return r;
  707. /* gtt_size is setup by radeon_agp_init */
  708. rdev->mc.gtt_location = rdev->mc.agp_base;
  709. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  710. /* Try to put vram before or after AGP because we
  711. * we want SYSTEM_APERTURE to cover both VRAM and
  712. * AGP so that GPU can catch out of VRAM/AGP access
  713. */
  714. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  715. /* Enought place before */
  716. rdev->mc.vram_location = rdev->mc.gtt_location -
  717. rdev->mc.mc_vram_size;
  718. } else if (tmp > rdev->mc.mc_vram_size) {
  719. /* Enought place after */
  720. rdev->mc.vram_location = rdev->mc.gtt_location +
  721. rdev->mc.gtt_size;
  722. } else {
  723. /* Try to setup VRAM then AGP might not
  724. * not work on some card
  725. */
  726. rdev->mc.vram_location = 0x00000000UL;
  727. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  728. }
  729. } else {
  730. rdev->mc.vram_location = 0x00000000UL;
  731. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  732. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  733. }
  734. rdev->mc.vram_start = rdev->mc.vram_location;
  735. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  736. rdev->mc.gtt_start = rdev->mc.gtt_location;
  737. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  738. /* FIXME: we should enforce default clock in case GPU is not in
  739. * default setup
  740. */
  741. a.full = rfixed_const(100);
  742. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  743. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  744. return 0;
  745. }
  746. int rv770_gpu_reset(struct radeon_device *rdev)
  747. {
  748. /* FIXME: implement */
  749. return 0;
  750. }
  751. static int rv770_startup(struct radeon_device *rdev)
  752. {
  753. int r;
  754. rv770_mc_resume(rdev);
  755. r = rv770_pcie_gart_enable(rdev);
  756. if (r)
  757. return r;
  758. rv770_gpu_init(rdev);
  759. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  760. &rdev->r600_blit.shader_gpu_addr);
  761. if (r) {
  762. DRM_ERROR("failed to pin blit object %d\n", r);
  763. return r;
  764. }
  765. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  766. if (r)
  767. return r;
  768. r = rv770_cp_load_microcode(rdev);
  769. if (r)
  770. return r;
  771. r = r600_cp_resume(rdev);
  772. if (r)
  773. return r;
  774. r = r600_wb_init(rdev);
  775. if (r)
  776. return r;
  777. return 0;
  778. }
  779. int rv770_resume(struct radeon_device *rdev)
  780. {
  781. int r;
  782. if (radeon_gpu_reset(rdev)) {
  783. /* FIXME: what do we want to do here ? */
  784. }
  785. /* post card */
  786. if (rdev->is_atom_bios) {
  787. atom_asic_init(rdev->mode_info.atom_context);
  788. } else {
  789. radeon_combios_asic_init(rdev->ddev);
  790. }
  791. /* Initialize clocks */
  792. r = radeon_clocks_init(rdev);
  793. if (r) {
  794. return r;
  795. }
  796. r = rv770_startup(rdev);
  797. if (r) {
  798. DRM_ERROR("r600 startup failed on resume\n");
  799. return r;
  800. }
  801. r = radeon_ib_test(rdev);
  802. if (r) {
  803. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  804. return r;
  805. }
  806. return r;
  807. }
  808. int rv770_suspend(struct radeon_device *rdev)
  809. {
  810. /* FIXME: we should wait for ring to be empty */
  811. r700_cp_stop(rdev);
  812. rdev->cp.ready = false;
  813. rv770_pcie_gart_disable(rdev);
  814. /* unpin shaders bo */
  815. radeon_object_unpin(rdev->r600_blit.shader_obj);
  816. return 0;
  817. }
  818. /* Plan is to move initialization in that function and use
  819. * helper function so that radeon_device_init pretty much
  820. * do nothing more than calling asic specific function. This
  821. * should also allow to remove a bunch of callback function
  822. * like vram_info.
  823. */
  824. int rv770_init(struct radeon_device *rdev)
  825. {
  826. int r;
  827. rdev->new_init_path = true;
  828. r = radeon_dummy_page_init(rdev);
  829. if (r)
  830. return r;
  831. /* This don't do much */
  832. r = radeon_gem_init(rdev);
  833. if (r)
  834. return r;
  835. /* Read BIOS */
  836. if (!radeon_get_bios(rdev)) {
  837. if (ASIC_IS_AVIVO(rdev))
  838. return -EINVAL;
  839. }
  840. /* Must be an ATOMBIOS */
  841. if (!rdev->is_atom_bios)
  842. return -EINVAL;
  843. r = radeon_atombios_init(rdev);
  844. if (r)
  845. return r;
  846. /* Post card if necessary */
  847. if (!r600_card_posted(rdev) && rdev->bios) {
  848. DRM_INFO("GPU not posted. posting now...\n");
  849. atom_asic_init(rdev->mode_info.atom_context);
  850. }
  851. /* Initialize scratch registers */
  852. r600_scratch_init(rdev);
  853. /* Initialize surface registers */
  854. radeon_surface_init(rdev);
  855. radeon_get_clock_info(rdev->ddev);
  856. r = radeon_clocks_init(rdev);
  857. if (r)
  858. return r;
  859. /* Fence driver */
  860. r = radeon_fence_driver_init(rdev);
  861. if (r)
  862. return r;
  863. r = rv770_mc_init(rdev);
  864. if (r) {
  865. if (rdev->flags & RADEON_IS_AGP) {
  866. /* Retry with disabling AGP */
  867. rv770_fini(rdev);
  868. rdev->flags &= ~RADEON_IS_AGP;
  869. return rv770_init(rdev);
  870. }
  871. return r;
  872. }
  873. /* Memory manager */
  874. r = radeon_object_init(rdev);
  875. if (r)
  876. return r;
  877. rdev->cp.ring_obj = NULL;
  878. r600_ring_init(rdev, 1024 * 1024);
  879. if (!rdev->me_fw || !rdev->pfp_fw) {
  880. r = r600_cp_init_microcode(rdev);
  881. if (r) {
  882. DRM_ERROR("Failed to load firmware!\n");
  883. return r;
  884. }
  885. }
  886. r = r600_pcie_gart_init(rdev);
  887. if (r)
  888. return r;
  889. rdev->accel_working = true;
  890. r = r600_blit_init(rdev);
  891. if (r) {
  892. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  893. rdev->accel_working = false;
  894. }
  895. r = rv770_startup(rdev);
  896. if (r) {
  897. if (rdev->flags & RADEON_IS_AGP) {
  898. /* Retry with disabling AGP */
  899. rv770_fini(rdev);
  900. rdev->flags &= ~RADEON_IS_AGP;
  901. return rv770_init(rdev);
  902. }
  903. rdev->accel_working = false;
  904. }
  905. if (rdev->accel_working) {
  906. r = radeon_ib_pool_init(rdev);
  907. if (r) {
  908. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  909. rdev->accel_working = false;
  910. }
  911. r = radeon_ib_test(rdev);
  912. if (r) {
  913. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  914. rdev->accel_working = false;
  915. }
  916. }
  917. return 0;
  918. }
  919. void rv770_fini(struct radeon_device *rdev)
  920. {
  921. r600_blit_fini(rdev);
  922. radeon_ring_fini(rdev);
  923. rv770_pcie_gart_fini(rdev);
  924. radeon_gem_fini(rdev);
  925. radeon_fence_driver_fini(rdev);
  926. radeon_clocks_fini(rdev);
  927. #if __OS_HAS_AGP
  928. if (rdev->flags & RADEON_IS_AGP)
  929. radeon_agp_fini(rdev);
  930. #endif
  931. radeon_object_fini(rdev);
  932. if (rdev->is_atom_bios) {
  933. radeon_atombios_fini(rdev);
  934. } else {
  935. radeon_combios_fini(rdev);
  936. }
  937. kfree(rdev->bios);
  938. rdev->bios = NULL;
  939. radeon_dummy_page_fini(rdev);
  940. }