rt2400pci.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. /*
  23. * Set enviroment defines for rt2x00.h
  24. */
  25. #define DRV_NAME "rt2400pci"
  26. #include <linux/delay.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/init.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/eeprom_93cx6.h>
  33. #include "rt2x00.h"
  34. #include "rt2x00pci.h"
  35. #include "rt2400pci.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2x00pci_register_read and rt2x00pci_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. */
  49. static u32 rt2400pci_bbp_check(const struct rt2x00_dev *rt2x00dev)
  50. {
  51. u32 reg;
  52. unsigned int i;
  53. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  54. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  55. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  56. break;
  57. udelay(REGISTER_BUSY_DELAY);
  58. }
  59. return reg;
  60. }
  61. static void rt2400pci_bbp_write(const struct rt2x00_dev *rt2x00dev,
  62. const unsigned int word, const u8 value)
  63. {
  64. u32 reg;
  65. /*
  66. * Wait until the BBP becomes ready.
  67. */
  68. reg = rt2400pci_bbp_check(rt2x00dev);
  69. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  70. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  71. return;
  72. }
  73. /*
  74. * Write the data into the BBP.
  75. */
  76. reg = 0;
  77. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  78. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  79. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  80. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  81. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  82. }
  83. static void rt2400pci_bbp_read(const struct rt2x00_dev *rt2x00dev,
  84. const unsigned int word, u8 *value)
  85. {
  86. u32 reg;
  87. /*
  88. * Wait until the BBP becomes ready.
  89. */
  90. reg = rt2400pci_bbp_check(rt2x00dev);
  91. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  92. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  93. return;
  94. }
  95. /*
  96. * Write the request into the BBP.
  97. */
  98. reg = 0;
  99. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  100. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  101. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  102. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  103. /*
  104. * Wait until the BBP becomes ready.
  105. */
  106. reg = rt2400pci_bbp_check(rt2x00dev);
  107. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  108. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  109. *value = 0xff;
  110. return;
  111. }
  112. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  113. }
  114. static void rt2400pci_rf_write(const struct rt2x00_dev *rt2x00dev,
  115. const unsigned int word, const u32 value)
  116. {
  117. u32 reg;
  118. unsigned int i;
  119. if (!word)
  120. return;
  121. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  122. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  123. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  124. goto rf_write;
  125. udelay(REGISTER_BUSY_DELAY);
  126. }
  127. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  128. return;
  129. rf_write:
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  132. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  133. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  134. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  135. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  136. rt2x00_rf_write(rt2x00dev, word, value);
  137. }
  138. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  139. {
  140. struct rt2x00_dev *rt2x00dev = eeprom->data;
  141. u32 reg;
  142. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  143. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  144. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  145. eeprom->reg_data_clock =
  146. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  147. eeprom->reg_chip_select =
  148. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  149. }
  150. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  151. {
  152. struct rt2x00_dev *rt2x00dev = eeprom->data;
  153. u32 reg = 0;
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  155. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  156. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  157. !!eeprom->reg_data_clock);
  158. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  159. !!eeprom->reg_chip_select);
  160. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  161. }
  162. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  163. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  164. static void rt2400pci_read_csr(const struct rt2x00_dev *rt2x00dev,
  165. const unsigned int word, u32 *data)
  166. {
  167. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  168. }
  169. static void rt2400pci_write_csr(const struct rt2x00_dev *rt2x00dev,
  170. const unsigned int word, u32 data)
  171. {
  172. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  173. }
  174. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  175. .owner = THIS_MODULE,
  176. .csr = {
  177. .read = rt2400pci_read_csr,
  178. .write = rt2400pci_write_csr,
  179. .word_size = sizeof(u32),
  180. .word_count = CSR_REG_SIZE / sizeof(u32),
  181. },
  182. .eeprom = {
  183. .read = rt2x00_eeprom_read,
  184. .write = rt2x00_eeprom_write,
  185. .word_size = sizeof(u16),
  186. .word_count = EEPROM_SIZE / sizeof(u16),
  187. },
  188. .bbp = {
  189. .read = rt2400pci_bbp_read,
  190. .write = rt2400pci_bbp_write,
  191. .word_size = sizeof(u8),
  192. .word_count = BBP_SIZE / sizeof(u8),
  193. },
  194. .rf = {
  195. .read = rt2x00_rf_read,
  196. .write = rt2400pci_rf_write,
  197. .word_size = sizeof(u32),
  198. .word_count = RF_SIZE / sizeof(u32),
  199. },
  200. };
  201. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  202. #ifdef CONFIG_RT2400PCI_RFKILL
  203. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  204. {
  205. u32 reg;
  206. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  207. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  208. }
  209. #endif /* CONFIG_RT2400PCI_RFKILL */
  210. /*
  211. * Configuration handlers.
  212. */
  213. static void rt2400pci_config_mac_addr(struct rt2x00_dev *rt2x00dev, u8 *addr)
  214. {
  215. __le32 reg[2];
  216. memset(&reg, 0, sizeof(reg));
  217. memcpy(&reg, addr, ETH_ALEN);
  218. /*
  219. * The MAC address is passed to us as an array of bytes,
  220. * that array is little endian, so no need for byte ordering.
  221. */
  222. rt2x00pci_register_multiwrite(rt2x00dev, CSR3, &reg, sizeof(reg));
  223. }
  224. static void rt2400pci_config_bssid(struct rt2x00_dev *rt2x00dev, u8 *bssid)
  225. {
  226. __le32 reg[2];
  227. memset(&reg, 0, sizeof(reg));
  228. memcpy(&reg, bssid, ETH_ALEN);
  229. /*
  230. * The BSSID is passed to us as an array of bytes,
  231. * that array is little endian, so no need for byte ordering.
  232. */
  233. rt2x00pci_register_multiwrite(rt2x00dev, CSR5, &reg, sizeof(reg));
  234. }
  235. static void rt2400pci_config_type(struct rt2x00_dev *rt2x00dev, int type)
  236. {
  237. struct interface *intf = &rt2x00dev->interface;
  238. u32 reg;
  239. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  240. /*
  241. * Enable beacon config
  242. */
  243. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  244. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD,
  245. PREAMBLE + get_duration(IEEE80211_HEADER, 2));
  246. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  247. /*
  248. * Enable synchronisation.
  249. */
  250. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  251. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  252. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  253. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  254. if (is_interface_type(intf, IEEE80211_IF_TYPE_IBSS) ||
  255. is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  256. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 2);
  257. else if (is_interface_type(intf, IEEE80211_IF_TYPE_STA))
  258. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 1);
  259. else
  260. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  261. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  262. }
  263. static void rt2400pci_config_rate(struct rt2x00_dev *rt2x00dev, const int rate)
  264. {
  265. struct ieee80211_conf *conf = &rt2x00dev->hw->conf;
  266. u32 reg;
  267. u32 preamble;
  268. u16 value;
  269. if (DEVICE_GET_RATE_FIELD(rate, PREAMBLE))
  270. preamble = SHORT_PREAMBLE;
  271. else
  272. preamble = PREAMBLE;
  273. reg = DEVICE_GET_RATE_FIELD(rate, RATEMASK) & DEV_BASIC_RATEMASK;
  274. rt2x00pci_register_write(rt2x00dev, ARCSR1, reg);
  275. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  276. value = ((conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME) ?
  277. SHORT_DIFS : DIFS) +
  278. PLCP + preamble + get_duration(ACK_SIZE, 10);
  279. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, value);
  280. value = SIFS + PLCP + preamble + get_duration(ACK_SIZE, 10);
  281. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, value);
  282. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  283. preamble = DEVICE_GET_RATE_FIELD(rate, PREAMBLE) ? 0x08 : 0x00;
  284. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  285. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00 | preamble);
  286. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  287. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  288. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  289. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  290. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble);
  291. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  292. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  293. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  294. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  295. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble);
  296. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  297. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  298. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  299. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  300. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble);
  301. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  302. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  303. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  304. }
  305. static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  306. const int phymode)
  307. {
  308. struct ieee80211_hw_mode *mode;
  309. struct ieee80211_rate *rate;
  310. rt2x00dev->curr_hwmode = HWMODE_B;
  311. mode = &rt2x00dev->hwmodes[rt2x00dev->curr_hwmode];
  312. rate = &mode->rates[mode->num_rates - 1];
  313. rt2400pci_config_rate(rt2x00dev, rate->val2);
  314. }
  315. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  316. const int index, const int channel)
  317. {
  318. struct rf_channel reg;
  319. /*
  320. * Fill rf_reg structure.
  321. */
  322. memcpy(&reg, &rt2x00dev->spec.channels[index], sizeof(reg));
  323. /*
  324. * Switch on tuning bits.
  325. */
  326. rt2x00_set_field32(&reg.rf1, RF1_TUNER, 1);
  327. rt2x00_set_field32(&reg.rf3, RF3_TUNER, 1);
  328. rt2400pci_rf_write(rt2x00dev, 1, reg.rf1);
  329. rt2400pci_rf_write(rt2x00dev, 2, reg.rf2);
  330. rt2400pci_rf_write(rt2x00dev, 3, reg.rf3);
  331. /*
  332. * RF2420 chipset don't need any additional actions.
  333. */
  334. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  335. return;
  336. /*
  337. * For the RT2421 chipsets we need to write an invalid
  338. * reference clock rate to activate auto_tune.
  339. * After that we set the value back to the correct channel.
  340. */
  341. rt2400pci_rf_write(rt2x00dev, 1, reg.rf1);
  342. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  343. rt2400pci_rf_write(rt2x00dev, 3, reg.rf3);
  344. msleep(1);
  345. rt2400pci_rf_write(rt2x00dev, 1, reg.rf1);
  346. rt2400pci_rf_write(rt2x00dev, 2, reg.rf2);
  347. rt2400pci_rf_write(rt2x00dev, 3, reg.rf3);
  348. msleep(1);
  349. /*
  350. * Switch off tuning bits.
  351. */
  352. rt2x00_set_field32(&reg.rf1, RF1_TUNER, 0);
  353. rt2x00_set_field32(&reg.rf3, RF3_TUNER, 0);
  354. rt2400pci_rf_write(rt2x00dev, 1, reg.rf1);
  355. rt2400pci_rf_write(rt2x00dev, 3, reg.rf3);
  356. /*
  357. * Clear false CRC during channel switch.
  358. */
  359. rt2x00pci_register_read(rt2x00dev, CNT0, &reg.rf1);
  360. }
  361. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  362. {
  363. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  364. }
  365. static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  366. int antenna_tx, int antenna_rx)
  367. {
  368. u8 r1;
  369. u8 r4;
  370. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  371. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  372. /*
  373. * Configure the TX antenna.
  374. */
  375. switch (antenna_tx) {
  376. case ANTENNA_SW_DIVERSITY:
  377. case ANTENNA_HW_DIVERSITY:
  378. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  379. break;
  380. case ANTENNA_A:
  381. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  382. break;
  383. case ANTENNA_B:
  384. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  385. break;
  386. }
  387. /*
  388. * Configure the RX antenna.
  389. */
  390. switch (antenna_rx) {
  391. case ANTENNA_SW_DIVERSITY:
  392. case ANTENNA_HW_DIVERSITY:
  393. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  394. break;
  395. case ANTENNA_A:
  396. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  397. break;
  398. case ANTENNA_B:
  399. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  400. break;
  401. }
  402. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  403. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  404. }
  405. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  406. int short_slot_time, int beacon_int)
  407. {
  408. u32 reg;
  409. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  410. rt2x00_set_field32(&reg, CSR11_SLOT_TIME,
  411. short_slot_time ? SHORT_SLOT_TIME : SLOT_TIME);
  412. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  413. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  414. rt2x00_set_field32(&reg, CSR18_SIFS, SIFS);
  415. rt2x00_set_field32(&reg, CSR18_PIFS,
  416. short_slot_time ? SHORT_PIFS : PIFS);
  417. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  418. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  419. rt2x00_set_field32(&reg, CSR19_DIFS,
  420. short_slot_time ? SHORT_DIFS : DIFS);
  421. rt2x00_set_field32(&reg, CSR19_EIFS, EIFS);
  422. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  423. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  424. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  425. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  426. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  427. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  428. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, beacon_int * 16);
  429. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, beacon_int * 16);
  430. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  431. }
  432. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  433. const unsigned int flags,
  434. struct ieee80211_conf *conf)
  435. {
  436. int short_slot_time = conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME;
  437. if (flags & CONFIG_UPDATE_PHYMODE)
  438. rt2400pci_config_phymode(rt2x00dev, conf->phymode);
  439. if (flags & CONFIG_UPDATE_CHANNEL)
  440. rt2400pci_config_channel(rt2x00dev, conf->channel_val,
  441. conf->channel);
  442. if (flags & CONFIG_UPDATE_TXPOWER)
  443. rt2400pci_config_txpower(rt2x00dev, conf->power_level);
  444. if (flags & CONFIG_UPDATE_ANTENNA)
  445. rt2400pci_config_antenna(rt2x00dev, conf->antenna_sel_tx,
  446. conf->antenna_sel_rx);
  447. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  448. rt2400pci_config_duration(rt2x00dev, short_slot_time,
  449. conf->beacon_int);
  450. }
  451. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  452. struct ieee80211_tx_queue_params *params)
  453. {
  454. u32 reg;
  455. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  456. rt2x00_set_field32(&reg, CSR11_CWMIN, params->cw_min);
  457. rt2x00_set_field32(&reg, CSR11_CWMAX, params->cw_max);
  458. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  459. }
  460. /*
  461. * LED functions.
  462. */
  463. static void rt2400pci_enable_led(struct rt2x00_dev *rt2x00dev)
  464. {
  465. u32 reg;
  466. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  467. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, 70);
  468. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, 30);
  469. if (rt2x00dev->led_mode == LED_MODE_TXRX_ACTIVITY) {
  470. rt2x00_set_field32(&reg, LEDCSR_LINK, 1);
  471. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 0);
  472. } else if (rt2x00dev->led_mode == LED_MODE_ASUS) {
  473. rt2x00_set_field32(&reg, LEDCSR_LINK, 0);
  474. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 1);
  475. } else {
  476. rt2x00_set_field32(&reg, LEDCSR_LINK, 1);
  477. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 1);
  478. }
  479. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  480. }
  481. static void rt2400pci_disable_led(struct rt2x00_dev *rt2x00dev)
  482. {
  483. u32 reg;
  484. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  485. rt2x00_set_field32(&reg, LEDCSR_LINK, 0);
  486. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 0);
  487. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  488. }
  489. /*
  490. * Link tuning
  491. */
  492. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev)
  493. {
  494. u32 reg;
  495. u8 bbp;
  496. /*
  497. * Update FCS error count from register.
  498. */
  499. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  500. rt2x00dev->link.rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  501. /*
  502. * Update False CCA count from register.
  503. */
  504. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  505. rt2x00dev->link.false_cca = bbp;
  506. }
  507. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  508. {
  509. rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
  510. rt2x00dev->link.vgc_level = 0x08;
  511. }
  512. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  513. {
  514. u8 reg;
  515. /*
  516. * The link tuner should not run longer then 60 seconds,
  517. * and should run once every 2 seconds.
  518. */
  519. if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
  520. return;
  521. /*
  522. * Base r13 link tuning on the false cca count.
  523. */
  524. rt2400pci_bbp_read(rt2x00dev, 13, &reg);
  525. if (rt2x00dev->link.false_cca > 512 && reg < 0x20) {
  526. rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
  527. rt2x00dev->link.vgc_level = reg;
  528. } else if (rt2x00dev->link.false_cca < 100 && reg > 0x08) {
  529. rt2400pci_bbp_write(rt2x00dev, 13, --reg);
  530. rt2x00dev->link.vgc_level = reg;
  531. }
  532. }
  533. /*
  534. * Initialization functions.
  535. */
  536. static void rt2400pci_init_rxring(struct rt2x00_dev *rt2x00dev)
  537. {
  538. struct data_ring *ring = rt2x00dev->rx;
  539. struct data_desc *rxd;
  540. unsigned int i;
  541. u32 word;
  542. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  543. for (i = 0; i < ring->stats.limit; i++) {
  544. rxd = ring->entry[i].priv;
  545. rt2x00_desc_read(rxd, 2, &word);
  546. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH,
  547. ring->data_size);
  548. rt2x00_desc_write(rxd, 2, word);
  549. rt2x00_desc_read(rxd, 1, &word);
  550. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS,
  551. ring->entry[i].data_dma);
  552. rt2x00_desc_write(rxd, 1, word);
  553. rt2x00_desc_read(rxd, 0, &word);
  554. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  555. rt2x00_desc_write(rxd, 0, word);
  556. }
  557. rt2x00_ring_index_clear(rt2x00dev->rx);
  558. }
  559. static void rt2400pci_init_txring(struct rt2x00_dev *rt2x00dev, const int queue)
  560. {
  561. struct data_ring *ring = rt2x00lib_get_ring(rt2x00dev, queue);
  562. struct data_desc *txd;
  563. unsigned int i;
  564. u32 word;
  565. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  566. for (i = 0; i < ring->stats.limit; i++) {
  567. txd = ring->entry[i].priv;
  568. rt2x00_desc_read(txd, 1, &word);
  569. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS,
  570. ring->entry[i].data_dma);
  571. rt2x00_desc_write(txd, 1, word);
  572. rt2x00_desc_read(txd, 2, &word);
  573. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH,
  574. ring->data_size);
  575. rt2x00_desc_write(txd, 2, word);
  576. rt2x00_desc_read(txd, 0, &word);
  577. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  578. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  579. rt2x00_desc_write(txd, 0, word);
  580. }
  581. rt2x00_ring_index_clear(ring);
  582. }
  583. static int rt2400pci_init_rings(struct rt2x00_dev *rt2x00dev)
  584. {
  585. u32 reg;
  586. /*
  587. * Initialize rings.
  588. */
  589. rt2400pci_init_rxring(rt2x00dev);
  590. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  591. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  592. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_AFTER_BEACON);
  593. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  594. /*
  595. * Initialize registers.
  596. */
  597. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  598. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE,
  599. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].desc_size);
  600. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD,
  601. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].stats.limit);
  602. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM,
  603. rt2x00dev->bcn[1].stats.limit);
  604. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO,
  605. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].stats.limit);
  606. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  607. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  608. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  609. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].data_dma);
  610. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  611. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  612. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  613. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].data_dma);
  614. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  615. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  616. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  617. rt2x00dev->bcn[1].data_dma);
  618. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  619. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  620. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  621. rt2x00dev->bcn[0].data_dma);
  622. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  623. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  624. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  625. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->stats.limit);
  626. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  627. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  628. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  629. rt2x00dev->rx->data_dma);
  630. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  631. return 0;
  632. }
  633. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  634. {
  635. u32 reg;
  636. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  637. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  638. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  639. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  640. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  641. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  642. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  643. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  644. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  645. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  646. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  647. (rt2x00dev->rx->data_size / 128));
  648. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  649. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  650. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  651. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  652. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  653. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  654. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  655. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  656. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  657. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  658. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  659. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  660. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  661. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  662. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  663. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  664. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  665. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  666. return -EBUSY;
  667. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  668. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  669. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  670. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  671. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  672. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  673. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  674. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  675. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  676. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  677. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  678. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  679. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  680. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  681. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  682. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  683. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  684. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  685. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  686. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  687. /*
  688. * We must clear the FCS and FIFO error count.
  689. * These registers are cleared on read,
  690. * so we may pass a useless variable to store the value.
  691. */
  692. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  693. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  694. return 0;
  695. }
  696. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  697. {
  698. unsigned int i;
  699. u16 eeprom;
  700. u8 reg_id;
  701. u8 value;
  702. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  703. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  704. if ((value != 0xff) && (value != 0x00))
  705. goto continue_csr_init;
  706. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  707. udelay(REGISTER_BUSY_DELAY);
  708. }
  709. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  710. return -EACCES;
  711. continue_csr_init:
  712. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  713. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  714. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  715. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  716. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  717. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  718. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  719. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  720. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  721. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  722. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  723. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  724. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  725. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  726. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  727. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  728. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  729. if (eeprom != 0xffff && eeprom != 0x0000) {
  730. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  731. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  732. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  733. reg_id, value);
  734. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  735. }
  736. }
  737. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  738. return 0;
  739. }
  740. /*
  741. * Device state switch handlers.
  742. */
  743. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  744. enum dev_state state)
  745. {
  746. u32 reg;
  747. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  748. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  749. state == STATE_RADIO_RX_OFF);
  750. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  751. }
  752. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  753. enum dev_state state)
  754. {
  755. int mask = (state == STATE_RADIO_IRQ_OFF);
  756. u32 reg;
  757. /*
  758. * When interrupts are being enabled, the interrupt registers
  759. * should clear the register to assure a clean state.
  760. */
  761. if (state == STATE_RADIO_IRQ_ON) {
  762. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  763. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  764. }
  765. /*
  766. * Only toggle the interrupts bits we are going to use.
  767. * Non-checked interrupt bits are disabled by default.
  768. */
  769. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  770. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  771. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  772. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  773. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  774. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  775. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  776. }
  777. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  778. {
  779. /*
  780. * Initialize all registers.
  781. */
  782. if (rt2400pci_init_rings(rt2x00dev) ||
  783. rt2400pci_init_registers(rt2x00dev) ||
  784. rt2400pci_init_bbp(rt2x00dev)) {
  785. ERROR(rt2x00dev, "Register initialization failed.\n");
  786. return -EIO;
  787. }
  788. /*
  789. * Enable interrupts.
  790. */
  791. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  792. /*
  793. * Enable LED
  794. */
  795. rt2400pci_enable_led(rt2x00dev);
  796. return 0;
  797. }
  798. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  799. {
  800. u32 reg;
  801. /*
  802. * Disable LED
  803. */
  804. rt2400pci_disable_led(rt2x00dev);
  805. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  806. /*
  807. * Disable synchronisation.
  808. */
  809. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  810. /*
  811. * Cancel RX and TX.
  812. */
  813. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  814. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  815. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  816. /*
  817. * Disable interrupts.
  818. */
  819. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  820. }
  821. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  822. enum dev_state state)
  823. {
  824. u32 reg;
  825. unsigned int i;
  826. char put_to_sleep;
  827. char bbp_state;
  828. char rf_state;
  829. put_to_sleep = (state != STATE_AWAKE);
  830. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  831. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  832. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  833. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  834. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  835. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  836. /*
  837. * Device is not guaranteed to be in the requested state yet.
  838. * We must wait until the register indicates that the
  839. * device has entered the correct state.
  840. */
  841. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  842. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  843. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  844. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  845. if (bbp_state == state && rf_state == state)
  846. return 0;
  847. msleep(10);
  848. }
  849. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  850. "current device state: bbp %d and rf %d.\n",
  851. state, bbp_state, rf_state);
  852. return -EBUSY;
  853. }
  854. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  855. enum dev_state state)
  856. {
  857. int retval = 0;
  858. switch (state) {
  859. case STATE_RADIO_ON:
  860. retval = rt2400pci_enable_radio(rt2x00dev);
  861. break;
  862. case STATE_RADIO_OFF:
  863. rt2400pci_disable_radio(rt2x00dev);
  864. break;
  865. case STATE_RADIO_RX_ON:
  866. case STATE_RADIO_RX_OFF:
  867. rt2400pci_toggle_rx(rt2x00dev, state);
  868. break;
  869. case STATE_DEEP_SLEEP:
  870. case STATE_SLEEP:
  871. case STATE_STANDBY:
  872. case STATE_AWAKE:
  873. retval = rt2400pci_set_state(rt2x00dev, state);
  874. break;
  875. default:
  876. retval = -ENOTSUPP;
  877. break;
  878. }
  879. return retval;
  880. }
  881. /*
  882. * TX descriptor initialization
  883. */
  884. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  885. struct data_desc *txd,
  886. struct txdata_entry_desc *desc,
  887. struct ieee80211_hdr *ieee80211hdr,
  888. unsigned int length,
  889. struct ieee80211_tx_control *control)
  890. {
  891. u32 word;
  892. u32 signal = 0;
  893. u32 service = 0;
  894. u32 length_high = 0;
  895. u32 length_low = 0;
  896. /*
  897. * The PLCP values should be treated as if they
  898. * were BBP values.
  899. */
  900. rt2x00_set_field32(&signal, BBPCSR_VALUE, desc->signal);
  901. rt2x00_set_field32(&signal, BBPCSR_REGNUM, 5);
  902. rt2x00_set_field32(&signal, BBPCSR_BUSY, 1);
  903. rt2x00_set_field32(&service, BBPCSR_VALUE, desc->service);
  904. rt2x00_set_field32(&service, BBPCSR_REGNUM, 6);
  905. rt2x00_set_field32(&service, BBPCSR_BUSY, 1);
  906. rt2x00_set_field32(&length_high, BBPCSR_VALUE, desc->length_high);
  907. rt2x00_set_field32(&length_high, BBPCSR_REGNUM, 7);
  908. rt2x00_set_field32(&length_high, BBPCSR_BUSY, 1);
  909. rt2x00_set_field32(&length_low, BBPCSR_VALUE, desc->length_low);
  910. rt2x00_set_field32(&length_low, BBPCSR_REGNUM, 8);
  911. rt2x00_set_field32(&length_low, BBPCSR_BUSY, 1);
  912. /*
  913. * Start writing the descriptor words.
  914. */
  915. rt2x00_desc_read(txd, 2, &word);
  916. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, length);
  917. rt2x00_desc_write(txd, 2, word);
  918. rt2x00_desc_read(txd, 3, &word);
  919. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, signal);
  920. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, service);
  921. rt2x00_desc_write(txd, 3, word);
  922. rt2x00_desc_read(txd, 4, &word);
  923. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, length_low);
  924. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, length_high);
  925. rt2x00_desc_write(txd, 4, word);
  926. rt2x00_desc_read(txd, 0, &word);
  927. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  928. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  929. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  930. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  931. rt2x00_set_field32(&word, TXD_W0_ACK,
  932. !(control->flags & IEEE80211_TXCTL_NO_ACK));
  933. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  934. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  935. rt2x00_set_field32(&word, TXD_W0_RTS,
  936. test_bit(ENTRY_TXD_RTS_FRAME, &desc->flags));
  937. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  938. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  939. !!(control->flags &
  940. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  941. rt2x00_desc_write(txd, 0, word);
  942. }
  943. /*
  944. * TX data initialization
  945. */
  946. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  947. unsigned int queue)
  948. {
  949. u32 reg;
  950. if (queue == IEEE80211_TX_QUEUE_BEACON) {
  951. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  952. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  953. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  954. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  955. }
  956. return;
  957. }
  958. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  959. if (queue == IEEE80211_TX_QUEUE_DATA0)
  960. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
  961. else if (queue == IEEE80211_TX_QUEUE_DATA1)
  962. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
  963. else if (queue == IEEE80211_TX_QUEUE_AFTER_BEACON)
  964. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
  965. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  966. }
  967. /*
  968. * RX control handlers
  969. */
  970. static void rt2400pci_fill_rxdone(struct data_entry *entry,
  971. struct rxdata_entry_desc *desc)
  972. {
  973. struct data_desc *rxd = entry->priv;
  974. u32 word0;
  975. u32 word2;
  976. rt2x00_desc_read(rxd, 0, &word0);
  977. rt2x00_desc_read(rxd, 2, &word2);
  978. desc->flags = 0;
  979. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  980. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  981. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  982. desc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  983. /*
  984. * Obtain the status about this packet.
  985. */
  986. desc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  987. desc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  988. entry->ring->rt2x00dev->rssi_offset;
  989. desc->ofdm = 0;
  990. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  991. }
  992. /*
  993. * Interrupt functions.
  994. */
  995. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev, const int queue)
  996. {
  997. struct data_ring *ring = rt2x00lib_get_ring(rt2x00dev, queue);
  998. struct data_entry *entry;
  999. struct data_desc *txd;
  1000. u32 word;
  1001. int tx_status;
  1002. int retry;
  1003. while (!rt2x00_ring_empty(ring)) {
  1004. entry = rt2x00_get_data_entry_done(ring);
  1005. txd = entry->priv;
  1006. rt2x00_desc_read(txd, 0, &word);
  1007. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1008. !rt2x00_get_field32(word, TXD_W0_VALID))
  1009. break;
  1010. /*
  1011. * Obtain the status about this packet.
  1012. */
  1013. tx_status = rt2x00_get_field32(word, TXD_W0_RESULT);
  1014. retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1015. rt2x00lib_txdone(entry, tx_status, retry);
  1016. /*
  1017. * Make this entry available for reuse.
  1018. */
  1019. entry->flags = 0;
  1020. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  1021. rt2x00_desc_write(txd, 0, word);
  1022. rt2x00_ring_index_done_inc(ring);
  1023. }
  1024. /*
  1025. * If the data ring was full before the txdone handler
  1026. * we must make sure the packet queue in the mac80211 stack
  1027. * is reenabled when the txdone handler has finished.
  1028. */
  1029. entry = ring->entry;
  1030. if (!rt2x00_ring_full(ring))
  1031. ieee80211_wake_queue(rt2x00dev->hw,
  1032. entry->tx_status.control.queue);
  1033. }
  1034. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1035. {
  1036. struct rt2x00_dev *rt2x00dev = dev_instance;
  1037. u32 reg;
  1038. /*
  1039. * Get the interrupt sources & saved to local variable.
  1040. * Write register value back to clear pending interrupts.
  1041. */
  1042. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1043. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1044. if (!reg)
  1045. return IRQ_NONE;
  1046. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  1047. return IRQ_HANDLED;
  1048. /*
  1049. * Handle interrupts, walk through all bits
  1050. * and run the tasks, the bits are checked in order of
  1051. * priority.
  1052. */
  1053. /*
  1054. * 1 - Beacon timer expired interrupt.
  1055. */
  1056. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1057. rt2x00lib_beacondone(rt2x00dev);
  1058. /*
  1059. * 2 - Rx ring done interrupt.
  1060. */
  1061. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1062. rt2x00pci_rxdone(rt2x00dev);
  1063. /*
  1064. * 3 - Atim ring transmit done interrupt.
  1065. */
  1066. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1067. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_AFTER_BEACON);
  1068. /*
  1069. * 4 - Priority ring transmit done interrupt.
  1070. */
  1071. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1072. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  1073. /*
  1074. * 5 - Tx ring transmit done interrupt.
  1075. */
  1076. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1077. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  1078. return IRQ_HANDLED;
  1079. }
  1080. /*
  1081. * Device probe functions.
  1082. */
  1083. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1084. {
  1085. struct eeprom_93cx6 eeprom;
  1086. u32 reg;
  1087. u16 word;
  1088. u8 *mac;
  1089. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1090. eeprom.data = rt2x00dev;
  1091. eeprom.register_read = rt2400pci_eepromregister_read;
  1092. eeprom.register_write = rt2400pci_eepromregister_write;
  1093. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1094. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1095. eeprom.reg_data_in = 0;
  1096. eeprom.reg_data_out = 0;
  1097. eeprom.reg_data_clock = 0;
  1098. eeprom.reg_chip_select = 0;
  1099. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1100. EEPROM_SIZE / sizeof(u16));
  1101. /*
  1102. * Start validation of the data that has been read.
  1103. */
  1104. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1105. if (!is_valid_ether_addr(mac)) {
  1106. DECLARE_MAC_BUF(macbuf);
  1107. random_ether_addr(mac);
  1108. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1109. }
  1110. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1111. if (word == 0xffff) {
  1112. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1113. return -EINVAL;
  1114. }
  1115. return 0;
  1116. }
  1117. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1118. {
  1119. u32 reg;
  1120. u16 value;
  1121. u16 eeprom;
  1122. /*
  1123. * Read EEPROM word for configuration.
  1124. */
  1125. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1126. /*
  1127. * Identify RF chipset.
  1128. */
  1129. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1130. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1131. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1132. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1133. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1134. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1135. return -ENODEV;
  1136. }
  1137. /*
  1138. * Identify default antenna configuration.
  1139. */
  1140. rt2x00dev->hw->conf.antenna_sel_tx =
  1141. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1142. rt2x00dev->hw->conf.antenna_sel_rx =
  1143. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1144. /*
  1145. * Store led mode, for correct led behaviour.
  1146. */
  1147. rt2x00dev->led_mode =
  1148. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1149. /*
  1150. * Detect if this device has an hardware controlled radio.
  1151. */
  1152. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1153. __set_bit(DEVICE_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1154. /*
  1155. * Check if the BBP tuning should be enabled.
  1156. */
  1157. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1158. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1159. return 0;
  1160. }
  1161. /*
  1162. * RF value list for RF2420 & RF2421
  1163. * Supports: 2.4 GHz
  1164. */
  1165. static const struct rf_channel rf_vals_bg[] = {
  1166. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1167. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1168. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1169. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1170. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1171. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1172. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1173. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1174. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1175. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1176. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1177. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1178. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1179. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1180. };
  1181. static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1182. {
  1183. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1184. u8 *txpower;
  1185. unsigned int i;
  1186. /*
  1187. * Initialize all hw fields.
  1188. */
  1189. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1190. rt2x00dev->hw->extra_tx_headroom = 0;
  1191. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1192. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1193. rt2x00dev->hw->queues = 2;
  1194. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1195. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1196. rt2x00_eeprom_addr(rt2x00dev,
  1197. EEPROM_MAC_ADDR_0));
  1198. /*
  1199. * Convert tx_power array in eeprom.
  1200. */
  1201. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1202. for (i = 0; i < 14; i++)
  1203. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1204. /*
  1205. * Initialize hw_mode information.
  1206. */
  1207. spec->num_modes = 1;
  1208. spec->num_rates = 4;
  1209. spec->tx_power_a = NULL;
  1210. spec->tx_power_bg = txpower;
  1211. spec->tx_power_default = DEFAULT_TXPOWER;
  1212. spec->num_channels = ARRAY_SIZE(rf_vals_bg);
  1213. spec->channels = rf_vals_bg;
  1214. }
  1215. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1216. {
  1217. int retval;
  1218. /*
  1219. * Allocate eeprom data.
  1220. */
  1221. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1222. if (retval)
  1223. return retval;
  1224. retval = rt2400pci_init_eeprom(rt2x00dev);
  1225. if (retval)
  1226. return retval;
  1227. /*
  1228. * Initialize hw specifications.
  1229. */
  1230. rt2400pci_probe_hw_mode(rt2x00dev);
  1231. /*
  1232. * This device requires the beacon ring
  1233. */
  1234. __set_bit(REQUIRE_BEACON_RING, &rt2x00dev->flags);
  1235. /*
  1236. * Set the rssi offset.
  1237. */
  1238. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1239. return 0;
  1240. }
  1241. /*
  1242. * IEEE80211 stack callback functions.
  1243. */
  1244. static void rt2400pci_configure_filter(struct ieee80211_hw *hw,
  1245. unsigned int changed_flags,
  1246. unsigned int *total_flags,
  1247. int mc_count,
  1248. struct dev_addr_list *mc_list)
  1249. {
  1250. struct rt2x00_dev *rt2x00dev = hw->priv;
  1251. struct interface *intf = &rt2x00dev->interface;
  1252. u32 reg;
  1253. /*
  1254. * Mask off any flags we are going to ignore from
  1255. * the total_flags field.
  1256. */
  1257. *total_flags &=
  1258. FIF_ALLMULTI |
  1259. FIF_FCSFAIL |
  1260. FIF_PLCPFAIL |
  1261. FIF_CONTROL |
  1262. FIF_OTHER_BSS |
  1263. FIF_PROMISC_IN_BSS;
  1264. /*
  1265. * Apply some rules to the filters:
  1266. * - Some filters imply different filters to be set.
  1267. * - Some things we can't filter out at all.
  1268. * - Some filters are set based on interface type.
  1269. */
  1270. *total_flags |= FIF_ALLMULTI;
  1271. if (changed_flags & FIF_OTHER_BSS ||
  1272. changed_flags & FIF_PROMISC_IN_BSS)
  1273. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1274. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  1275. *total_flags |= FIF_PROMISC_IN_BSS;
  1276. /*
  1277. * Check if there is any work left for us.
  1278. */
  1279. if (intf->filter == *total_flags)
  1280. return;
  1281. intf->filter = *total_flags;
  1282. /*
  1283. * Start configuration steps.
  1284. * Note that the version error will always be dropped
  1285. * since there is no filter for it at this time.
  1286. */
  1287. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  1288. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  1289. !(*total_flags & FIF_FCSFAIL));
  1290. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  1291. !(*total_flags & FIF_PLCPFAIL));
  1292. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  1293. !(*total_flags & FIF_CONTROL));
  1294. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  1295. !(*total_flags & FIF_PROMISC_IN_BSS));
  1296. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  1297. !(*total_flags & FIF_PROMISC_IN_BSS));
  1298. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  1299. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  1300. }
  1301. static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
  1302. u32 short_retry, u32 long_retry)
  1303. {
  1304. struct rt2x00_dev *rt2x00dev = hw->priv;
  1305. u32 reg;
  1306. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1307. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1308. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1309. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1310. return 0;
  1311. }
  1312. static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
  1313. int queue,
  1314. const struct ieee80211_tx_queue_params *params)
  1315. {
  1316. struct rt2x00_dev *rt2x00dev = hw->priv;
  1317. /*
  1318. * We don't support variating cw_min and cw_max variables
  1319. * per queue. So by default we only configure the TX queue,
  1320. * and ignore all other configurations.
  1321. */
  1322. if (queue != IEEE80211_TX_QUEUE_DATA0)
  1323. return -EINVAL;
  1324. if (rt2x00mac_conf_tx(hw, queue, params))
  1325. return -EINVAL;
  1326. /*
  1327. * Write configuration to register.
  1328. */
  1329. rt2400pci_config_cw(rt2x00dev, &rt2x00dev->tx->tx_params);
  1330. return 0;
  1331. }
  1332. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1333. {
  1334. struct rt2x00_dev *rt2x00dev = hw->priv;
  1335. u64 tsf;
  1336. u32 reg;
  1337. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1338. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1339. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1340. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1341. return tsf;
  1342. }
  1343. static void rt2400pci_reset_tsf(struct ieee80211_hw *hw)
  1344. {
  1345. struct rt2x00_dev *rt2x00dev = hw->priv;
  1346. rt2x00pci_register_write(rt2x00dev, CSR16, 0);
  1347. rt2x00pci_register_write(rt2x00dev, CSR17, 0);
  1348. }
  1349. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1350. {
  1351. struct rt2x00_dev *rt2x00dev = hw->priv;
  1352. u32 reg;
  1353. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1354. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1355. }
  1356. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1357. .tx = rt2x00mac_tx,
  1358. .start = rt2x00mac_start,
  1359. .stop = rt2x00mac_stop,
  1360. .add_interface = rt2x00mac_add_interface,
  1361. .remove_interface = rt2x00mac_remove_interface,
  1362. .config = rt2x00mac_config,
  1363. .config_interface = rt2x00mac_config_interface,
  1364. .configure_filter = rt2400pci_configure_filter,
  1365. .get_stats = rt2x00mac_get_stats,
  1366. .set_retry_limit = rt2400pci_set_retry_limit,
  1367. .conf_tx = rt2400pci_conf_tx,
  1368. .get_tx_stats = rt2x00mac_get_tx_stats,
  1369. .get_tsf = rt2400pci_get_tsf,
  1370. .reset_tsf = rt2400pci_reset_tsf,
  1371. .beacon_update = rt2x00pci_beacon_update,
  1372. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1373. };
  1374. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1375. .irq_handler = rt2400pci_interrupt,
  1376. .probe_hw = rt2400pci_probe_hw,
  1377. .initialize = rt2x00pci_initialize,
  1378. .uninitialize = rt2x00pci_uninitialize,
  1379. .set_device_state = rt2400pci_set_device_state,
  1380. #ifdef CONFIG_RT2400PCI_RFKILL
  1381. .rfkill_poll = rt2400pci_rfkill_poll,
  1382. #endif /* CONFIG_RT2400PCI_RFKILL */
  1383. .link_stats = rt2400pci_link_stats,
  1384. .reset_tuner = rt2400pci_reset_tuner,
  1385. .link_tuner = rt2400pci_link_tuner,
  1386. .write_tx_desc = rt2400pci_write_tx_desc,
  1387. .write_tx_data = rt2x00pci_write_tx_data,
  1388. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1389. .fill_rxdone = rt2400pci_fill_rxdone,
  1390. .config_mac_addr = rt2400pci_config_mac_addr,
  1391. .config_bssid = rt2400pci_config_bssid,
  1392. .config_type = rt2400pci_config_type,
  1393. .config = rt2400pci_config,
  1394. };
  1395. static const struct rt2x00_ops rt2400pci_ops = {
  1396. .name = DRV_NAME,
  1397. .rxd_size = RXD_DESC_SIZE,
  1398. .txd_size = TXD_DESC_SIZE,
  1399. .eeprom_size = EEPROM_SIZE,
  1400. .rf_size = RF_SIZE,
  1401. .lib = &rt2400pci_rt2x00_ops,
  1402. .hw = &rt2400pci_mac80211_ops,
  1403. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1404. .debugfs = &rt2400pci_rt2x00debug,
  1405. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1406. };
  1407. /*
  1408. * RT2400pci module information.
  1409. */
  1410. static struct pci_device_id rt2400pci_device_table[] = {
  1411. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1412. { 0, }
  1413. };
  1414. MODULE_AUTHOR(DRV_PROJECT);
  1415. MODULE_VERSION(DRV_VERSION);
  1416. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1417. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1418. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1419. MODULE_LICENSE("GPL");
  1420. static struct pci_driver rt2400pci_driver = {
  1421. .name = DRV_NAME,
  1422. .id_table = rt2400pci_device_table,
  1423. .probe = rt2x00pci_probe,
  1424. .remove = __devexit_p(rt2x00pci_remove),
  1425. .suspend = rt2x00pci_suspend,
  1426. .resume = rt2x00pci_resume,
  1427. };
  1428. static int __init rt2400pci_init(void)
  1429. {
  1430. return pci_register_driver(&rt2400pci_driver);
  1431. }
  1432. static void __exit rt2400pci_exit(void)
  1433. {
  1434. pci_unregister_driver(&rt2400pci_driver);
  1435. }
  1436. module_init(rt2400pci_init);
  1437. module_exit(rt2400pci_exit);