p4.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * P4 specific Machine Check Exception Reporting
  3. */
  4. #include <linux/init.h>
  5. #include <linux/types.h>
  6. #include <linux/kernel.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/smp.h>
  9. #include <asm/processor.h>
  10. #include <asm/system.h>
  11. #include <asm/msr.h>
  12. #include <asm/apic.h>
  13. #include <asm/idle.h>
  14. #include <asm/therm_throt.h>
  15. #include "mce.h"
  16. /* as supported by the P4/Xeon family */
  17. struct intel_mce_extended_msrs {
  18. u32 eax;
  19. u32 ebx;
  20. u32 ecx;
  21. u32 edx;
  22. u32 esi;
  23. u32 edi;
  24. u32 ebp;
  25. u32 esp;
  26. u32 eflags;
  27. u32 eip;
  28. /* u32 *reserved[]; */
  29. };
  30. static int mce_num_extended_msrs = 0;
  31. #ifdef CONFIG_X86_MCE_P4THERMAL
  32. static void unexpected_thermal_interrupt(struct pt_regs *regs)
  33. {
  34. printk(KERN_ERR "CPU%d: Unexpected LVT TMR interrupt!\n",
  35. smp_processor_id());
  36. add_taint(TAINT_MACHINE_CHECK);
  37. }
  38. /* P4/Xeon Thermal transition interrupt handler */
  39. static void intel_thermal_interrupt(struct pt_regs *regs)
  40. {
  41. __u64 msr_val;
  42. ack_APIC_irq();
  43. rdmsrl(MSR_IA32_THERM_STATUS, msr_val);
  44. therm_throt_process(msr_val & 0x1);
  45. }
  46. /* Thermal interrupt handler for this CPU setup */
  47. static void (*vendor_thermal_interrupt)(struct pt_regs *regs) = unexpected_thermal_interrupt;
  48. fastcall void smp_thermal_interrupt(struct pt_regs *regs)
  49. {
  50. exit_idle();
  51. irq_enter();
  52. vendor_thermal_interrupt(regs);
  53. irq_exit();
  54. }
  55. /* P4/Xeon Thermal regulation detect and init */
  56. static void intel_init_thermal(struct cpuinfo_x86 *c)
  57. {
  58. u32 l, h;
  59. unsigned int cpu = smp_processor_id();
  60. /* Thermal monitoring */
  61. if (!cpu_has(c, X86_FEATURE_ACPI))
  62. return; /* -ENODEV */
  63. /* Clock modulation */
  64. if (!cpu_has(c, X86_FEATURE_ACC))
  65. return; /* -ENODEV */
  66. /* first check if its enabled already, in which case there might
  67. * be some SMM goo which handles it, so we can't even put a handler
  68. * since it might be delivered via SMI already -zwanem.
  69. */
  70. rdmsr (MSR_IA32_MISC_ENABLE, l, h);
  71. h = apic_read(APIC_LVTTHMR);
  72. if ((l & (1<<3)) && (h & APIC_DM_SMI)) {
  73. printk(KERN_DEBUG "CPU%d: Thermal monitoring handled by SMI\n",
  74. cpu);
  75. return; /* -EBUSY */
  76. }
  77. /* check whether a vector already exists, temporarily masked? */
  78. if (h & APIC_VECTOR_MASK) {
  79. printk(KERN_DEBUG "CPU%d: Thermal LVT vector (%#x) already "
  80. "installed\n",
  81. cpu, (h & APIC_VECTOR_MASK));
  82. return; /* -EBUSY */
  83. }
  84. /* The temperature transition interrupt handler setup */
  85. h = THERMAL_APIC_VECTOR; /* our delivery vector */
  86. h |= (APIC_DM_FIXED | APIC_LVT_MASKED); /* we'll mask till we're ready */
  87. apic_write_around(APIC_LVTTHMR, h);
  88. rdmsr (MSR_IA32_THERM_INTERRUPT, l, h);
  89. wrmsr (MSR_IA32_THERM_INTERRUPT, l | 0x03 , h);
  90. /* ok we're good to go... */
  91. vendor_thermal_interrupt = intel_thermal_interrupt;
  92. rdmsr (MSR_IA32_MISC_ENABLE, l, h);
  93. wrmsr (MSR_IA32_MISC_ENABLE, l | (1<<3), h);
  94. l = apic_read (APIC_LVTTHMR);
  95. apic_write_around (APIC_LVTTHMR, l & ~APIC_LVT_MASKED);
  96. printk (KERN_INFO "CPU%d: Thermal monitoring enabled\n", cpu);
  97. /* enable thermal throttle processing */
  98. atomic_set(&therm_throt_en, 1);
  99. return;
  100. }
  101. #endif /* CONFIG_X86_MCE_P4THERMAL */
  102. /* P4/Xeon Extended MCE MSR retrieval, return 0 if unsupported */
  103. static inline int intel_get_extended_msrs(struct intel_mce_extended_msrs *r)
  104. {
  105. u32 h;
  106. if (mce_num_extended_msrs == 0)
  107. goto done;
  108. rdmsr (MSR_IA32_MCG_EAX, r->eax, h);
  109. rdmsr (MSR_IA32_MCG_EBX, r->ebx, h);
  110. rdmsr (MSR_IA32_MCG_ECX, r->ecx, h);
  111. rdmsr (MSR_IA32_MCG_EDX, r->edx, h);
  112. rdmsr (MSR_IA32_MCG_ESI, r->esi, h);
  113. rdmsr (MSR_IA32_MCG_EDI, r->edi, h);
  114. rdmsr (MSR_IA32_MCG_EBP, r->ebp, h);
  115. rdmsr (MSR_IA32_MCG_ESP, r->esp, h);
  116. rdmsr (MSR_IA32_MCG_EFLAGS, r->eflags, h);
  117. rdmsr (MSR_IA32_MCG_EIP, r->eip, h);
  118. /* can we rely on kmalloc to do a dynamic
  119. * allocation for the reserved registers?
  120. */
  121. done:
  122. return mce_num_extended_msrs;
  123. }
  124. static fastcall void intel_machine_check(struct pt_regs * regs, long error_code)
  125. {
  126. int recover=1;
  127. u32 alow, ahigh, high, low;
  128. u32 mcgstl, mcgsth;
  129. int i;
  130. struct intel_mce_extended_msrs dbg;
  131. rdmsr (MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  132. if (mcgstl & (1<<0)) /* Recoverable ? */
  133. recover=0;
  134. printk (KERN_EMERG "CPU %d: Machine Check Exception: %08x%08x\n",
  135. smp_processor_id(), mcgsth, mcgstl);
  136. if (intel_get_extended_msrs(&dbg)) {
  137. printk (KERN_DEBUG "CPU %d: EIP: %08x EFLAGS: %08x\n",
  138. smp_processor_id(), dbg.eip, dbg.eflags);
  139. printk (KERN_DEBUG "\teax: %08x ebx: %08x ecx: %08x edx: %08x\n",
  140. dbg.eax, dbg.ebx, dbg.ecx, dbg.edx);
  141. printk (KERN_DEBUG "\tesi: %08x edi: %08x ebp: %08x esp: %08x\n",
  142. dbg.esi, dbg.edi, dbg.ebp, dbg.esp);
  143. }
  144. for (i=0; i<nr_mce_banks; i++) {
  145. rdmsr (MSR_IA32_MC0_STATUS+i*4,low, high);
  146. if (high & (1<<31)) {
  147. if (high & (1<<29))
  148. recover |= 1;
  149. if (high & (1<<25))
  150. recover |= 2;
  151. printk (KERN_EMERG "Bank %d: %08x%08x", i, high, low);
  152. high &= ~(1<<31);
  153. if (high & (1<<27)) {
  154. rdmsr (MSR_IA32_MC0_MISC+i*4, alow, ahigh);
  155. printk ("[%08x%08x]", ahigh, alow);
  156. }
  157. if (high & (1<<26)) {
  158. rdmsr (MSR_IA32_MC0_ADDR+i*4, alow, ahigh);
  159. printk (" at %08x%08x", ahigh, alow);
  160. }
  161. printk ("\n");
  162. }
  163. }
  164. if (recover & 2)
  165. panic ("CPU context corrupt");
  166. if (recover & 1)
  167. panic ("Unable to continue");
  168. printk(KERN_EMERG "Attempting to continue.\n");
  169. /*
  170. * Do not clear the MSR_IA32_MCi_STATUS if the error is not
  171. * recoverable/continuable.This will allow BIOS to look at the MSRs
  172. * for errors if the OS could not log the error.
  173. */
  174. for (i=0; i<nr_mce_banks; i++) {
  175. u32 msr;
  176. msr = MSR_IA32_MC0_STATUS+i*4;
  177. rdmsr (msr, low, high);
  178. if (high&(1<<31)) {
  179. /* Clear it */
  180. wrmsr(msr, 0UL, 0UL);
  181. /* Serialize */
  182. wmb();
  183. add_taint(TAINT_MACHINE_CHECK);
  184. }
  185. }
  186. mcgstl &= ~(1<<2);
  187. wrmsr (MSR_IA32_MCG_STATUS,mcgstl, mcgsth);
  188. }
  189. void intel_p4_mcheck_init(struct cpuinfo_x86 *c)
  190. {
  191. u32 l, h;
  192. int i;
  193. machine_check_vector = intel_machine_check;
  194. wmb();
  195. printk (KERN_INFO "Intel machine check architecture supported.\n");
  196. rdmsr (MSR_IA32_MCG_CAP, l, h);
  197. if (l & (1<<8)) /* Control register present ? */
  198. wrmsr (MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  199. nr_mce_banks = l & 0xff;
  200. for (i=0; i<nr_mce_banks; i++) {
  201. wrmsr (MSR_IA32_MC0_CTL+4*i, 0xffffffff, 0xffffffff);
  202. wrmsr (MSR_IA32_MC0_STATUS+4*i, 0x0, 0x0);
  203. }
  204. set_in_cr4 (X86_CR4_MCE);
  205. printk (KERN_INFO "Intel machine check reporting enabled on CPU#%d.\n",
  206. smp_processor_id());
  207. /* Check for P4/Xeon extended MCE MSRs */
  208. rdmsr (MSR_IA32_MCG_CAP, l, h);
  209. if (l & (1<<9)) {/* MCG_EXT_P */
  210. mce_num_extended_msrs = (l >> 16) & 0xff;
  211. printk (KERN_INFO "CPU%d: Intel P4/Xeon Extended MCE MSRs (%d)"
  212. " available\n",
  213. smp_processor_id(), mce_num_extended_msrs);
  214. #ifdef CONFIG_X86_MCE_P4THERMAL
  215. /* Check for P4/Xeon Thermal monitor */
  216. intel_init_thermal(c);
  217. #endif
  218. }
  219. }