max98088.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98088.h>
  27. #include "max98088.h"
  28. enum max98088_type {
  29. MAX98088,
  30. MAX98089,
  31. };
  32. struct max98088_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. };
  37. struct max98088_priv {
  38. struct regmap *regmap;
  39. enum max98088_type devtype;
  40. struct max98088_pdata *pdata;
  41. unsigned int sysclk;
  42. struct max98088_cdata dai[2];
  43. int eq_textcnt;
  44. const char **eq_texts;
  45. struct soc_enum eq_enum;
  46. u8 ina_state;
  47. u8 inb_state;
  48. unsigned int ex_mode;
  49. unsigned int digmic;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. unsigned int extmic_mode;
  53. };
  54. static const struct reg_default max98088_reg[] = {
  55. { 0xf, 0x00 }, /* 0F interrupt enable */
  56. { 0x10, 0x00 }, /* 10 master clock */
  57. { 0x11, 0x00 }, /* 11 DAI1 clock mode */
  58. { 0x12, 0x00 }, /* 12 DAI1 clock control */
  59. { 0x13, 0x00 }, /* 13 DAI1 clock control */
  60. { 0x14, 0x00 }, /* 14 DAI1 format */
  61. { 0x15, 0x00 }, /* 15 DAI1 clock */
  62. { 0x16, 0x00 }, /* 16 DAI1 config */
  63. { 0x17, 0x00 }, /* 17 DAI1 TDM */
  64. { 0x18, 0x00 }, /* 18 DAI1 filters */
  65. { 0x19, 0x00 }, /* 19 DAI2 clock mode */
  66. { 0x1a, 0x00 }, /* 1A DAI2 clock control */
  67. { 0x1b, 0x00 }, /* 1B DAI2 clock control */
  68. { 0x1c, 0x00 }, /* 1C DAI2 format */
  69. { 0x1d, 0x00 }, /* 1D DAI2 clock */
  70. { 0x1e, 0x00 }, /* 1E DAI2 config */
  71. { 0x1f, 0x00 }, /* 1F DAI2 TDM */
  72. { 0x20, 0x00 }, /* 20 DAI2 filters */
  73. { 0x21, 0x00 }, /* 21 data config */
  74. { 0x22, 0x00 }, /* 22 DAC mixer */
  75. { 0x23, 0x00 }, /* 23 left ADC mixer */
  76. { 0x24, 0x00 }, /* 24 right ADC mixer */
  77. { 0x25, 0x00 }, /* 25 left HP mixer */
  78. { 0x26, 0x00 }, /* 26 right HP mixer */
  79. { 0x27, 0x00 }, /* 27 HP control */
  80. { 0x28, 0x00 }, /* 28 left REC mixer */
  81. { 0x29, 0x00 }, /* 29 right REC mixer */
  82. { 0x2a, 0x00 }, /* 2A REC control */
  83. { 0x2b, 0x00 }, /* 2B left SPK mixer */
  84. { 0x2c, 0x00 }, /* 2C right SPK mixer */
  85. { 0x2d, 0x00 }, /* 2D SPK control */
  86. { 0x2e, 0x00 }, /* 2E sidetone */
  87. { 0x2f, 0x00 }, /* 2F DAI1 playback level */
  88. { 0x30, 0x00 }, /* 30 DAI1 playback level */
  89. { 0x31, 0x00 }, /* 31 DAI2 playback level */
  90. { 0x32, 0x00 }, /* 32 DAI2 playbakc level */
  91. { 0x33, 0x00 }, /* 33 left ADC level */
  92. { 0x34, 0x00 }, /* 34 right ADC level */
  93. { 0x35, 0x00 }, /* 35 MIC1 level */
  94. { 0x36, 0x00 }, /* 36 MIC2 level */
  95. { 0x37, 0x00 }, /* 37 INA level */
  96. { 0x38, 0x00 }, /* 38 INB level */
  97. { 0x39, 0x00 }, /* 39 left HP volume */
  98. { 0x3a, 0x00 }, /* 3A right HP volume */
  99. { 0x3b, 0x00 }, /* 3B left REC volume */
  100. { 0x3c, 0x00 }, /* 3C right REC volume */
  101. { 0x3d, 0x00 }, /* 3D left SPK volume */
  102. { 0x3e, 0x00 }, /* 3E right SPK volume */
  103. { 0x3f, 0x00 }, /* 3F MIC config */
  104. { 0x40, 0x00 }, /* 40 MIC threshold */
  105. { 0x41, 0x00 }, /* 41 excursion limiter filter */
  106. { 0x42, 0x00 }, /* 42 excursion limiter threshold */
  107. { 0x43, 0x00 }, /* 43 ALC */
  108. { 0x44, 0x00 }, /* 44 power limiter threshold */
  109. { 0x45, 0x00 }, /* 45 power limiter config */
  110. { 0x46, 0x00 }, /* 46 distortion limiter config */
  111. { 0x47, 0x00 }, /* 47 audio input */
  112. { 0x48, 0x00 }, /* 48 microphone */
  113. { 0x49, 0x00 }, /* 49 level control */
  114. { 0x4a, 0x00 }, /* 4A bypass switches */
  115. { 0x4b, 0x00 }, /* 4B jack detect */
  116. { 0x4c, 0x00 }, /* 4C input enable */
  117. { 0x4d, 0x00 }, /* 4D output enable */
  118. { 0x4e, 0xF0 }, /* 4E bias control */
  119. { 0x4f, 0x00 }, /* 4F DAC power */
  120. { 0x50, 0x0F }, /* 50 DAC power */
  121. { 0x51, 0x00 }, /* 51 system */
  122. { 0x52, 0x00 }, /* 52 DAI1 EQ1 */
  123. { 0x53, 0x00 }, /* 53 DAI1 EQ1 */
  124. { 0x54, 0x00 }, /* 54 DAI1 EQ1 */
  125. { 0x55, 0x00 }, /* 55 DAI1 EQ1 */
  126. { 0x56, 0x00 }, /* 56 DAI1 EQ1 */
  127. { 0x57, 0x00 }, /* 57 DAI1 EQ1 */
  128. { 0x58, 0x00 }, /* 58 DAI1 EQ1 */
  129. { 0x59, 0x00 }, /* 59 DAI1 EQ1 */
  130. { 0x5a, 0x00 }, /* 5A DAI1 EQ1 */
  131. { 0x5b, 0x00 }, /* 5B DAI1 EQ1 */
  132. { 0x5c, 0x00 }, /* 5C DAI1 EQ2 */
  133. { 0x5d, 0x00 }, /* 5D DAI1 EQ2 */
  134. { 0x5e, 0x00 }, /* 5E DAI1 EQ2 */
  135. { 0x5f, 0x00 }, /* 5F DAI1 EQ2 */
  136. { 0x60, 0x00 }, /* 60 DAI1 EQ2 */
  137. { 0x61, 0x00 }, /* 61 DAI1 EQ2 */
  138. { 0x62, 0x00 }, /* 62 DAI1 EQ2 */
  139. { 0x63, 0x00 }, /* 63 DAI1 EQ2 */
  140. { 0x64, 0x00 }, /* 64 DAI1 EQ2 */
  141. { 0x65, 0x00 }, /* 65 DAI1 EQ2 */
  142. { 0x66, 0x00 }, /* 66 DAI1 EQ3 */
  143. { 0x67, 0x00 }, /* 67 DAI1 EQ3 */
  144. { 0x68, 0x00 }, /* 68 DAI1 EQ3 */
  145. { 0x69, 0x00 }, /* 69 DAI1 EQ3 */
  146. { 0x6a, 0x00 }, /* 6A DAI1 EQ3 */
  147. { 0x6b, 0x00 }, /* 6B DAI1 EQ3 */
  148. { 0x6c, 0x00 }, /* 6C DAI1 EQ3 */
  149. { 0x6d, 0x00 }, /* 6D DAI1 EQ3 */
  150. { 0x6e, 0x00 }, /* 6E DAI1 EQ3 */
  151. { 0x6f, 0x00 }, /* 6F DAI1 EQ3 */
  152. { 0x70, 0x00 }, /* 70 DAI1 EQ4 */
  153. { 0x71, 0x00 }, /* 71 DAI1 EQ4 */
  154. { 0x72, 0x00 }, /* 72 DAI1 EQ4 */
  155. { 0x73, 0x00 }, /* 73 DAI1 EQ4 */
  156. { 0x74, 0x00 }, /* 74 DAI1 EQ4 */
  157. { 0x75, 0x00 }, /* 75 DAI1 EQ4 */
  158. { 0x76, 0x00 }, /* 76 DAI1 EQ4 */
  159. { 0x77, 0x00 }, /* 77 DAI1 EQ4 */
  160. { 0x78, 0x00 }, /* 78 DAI1 EQ4 */
  161. { 0x79, 0x00 }, /* 79 DAI1 EQ4 */
  162. { 0x7a, 0x00 }, /* 7A DAI1 EQ5 */
  163. { 0x7b, 0x00 }, /* 7B DAI1 EQ5 */
  164. { 0x7c, 0x00 }, /* 7C DAI1 EQ5 */
  165. { 0x7d, 0x00 }, /* 7D DAI1 EQ5 */
  166. { 0x7e, 0x00 }, /* 7E DAI1 EQ5 */
  167. { 0x7f, 0x00 }, /* 7F DAI1 EQ5 */
  168. { 0x80, 0x00 }, /* 80 DAI1 EQ5 */
  169. { 0x81, 0x00 }, /* 81 DAI1 EQ5 */
  170. { 0x82, 0x00 }, /* 82 DAI1 EQ5 */
  171. { 0x83, 0x00 }, /* 83 DAI1 EQ5 */
  172. { 0x84, 0x00 }, /* 84 DAI2 EQ1 */
  173. { 0x85, 0x00 }, /* 85 DAI2 EQ1 */
  174. { 0x86, 0x00 }, /* 86 DAI2 EQ1 */
  175. { 0x87, 0x00 }, /* 87 DAI2 EQ1 */
  176. { 0x88, 0x00 }, /* 88 DAI2 EQ1 */
  177. { 0x89, 0x00 }, /* 89 DAI2 EQ1 */
  178. { 0x8a, 0x00 }, /* 8A DAI2 EQ1 */
  179. { 0x8b, 0x00 }, /* 8B DAI2 EQ1 */
  180. { 0x8c, 0x00 }, /* 8C DAI2 EQ1 */
  181. { 0x8d, 0x00 }, /* 8D DAI2 EQ1 */
  182. { 0x8e, 0x00 }, /* 8E DAI2 EQ2 */
  183. { 0x8f, 0x00 }, /* 8F DAI2 EQ2 */
  184. { 0x90, 0x00 }, /* 90 DAI2 EQ2 */
  185. { 0x91, 0x00 }, /* 91 DAI2 EQ2 */
  186. { 0x92, 0x00 }, /* 92 DAI2 EQ2 */
  187. { 0x93, 0x00 }, /* 93 DAI2 EQ2 */
  188. { 0x94, 0x00 }, /* 94 DAI2 EQ2 */
  189. { 0x95, 0x00 }, /* 95 DAI2 EQ2 */
  190. { 0x96, 0x00 }, /* 96 DAI2 EQ2 */
  191. { 0x97, 0x00 }, /* 97 DAI2 EQ2 */
  192. { 0x98, 0x00 }, /* 98 DAI2 EQ3 */
  193. { 0x99, 0x00 }, /* 99 DAI2 EQ3 */
  194. { 0x9a, 0x00 }, /* 9A DAI2 EQ3 */
  195. { 0x9b, 0x00 }, /* 9B DAI2 EQ3 */
  196. { 0x9c, 0x00 }, /* 9C DAI2 EQ3 */
  197. { 0x9d, 0x00 }, /* 9D DAI2 EQ3 */
  198. { 0x9e, 0x00 }, /* 9E DAI2 EQ3 */
  199. { 0x9f, 0x00 }, /* 9F DAI2 EQ3 */
  200. { 0xa0, 0x00 }, /* A0 DAI2 EQ3 */
  201. { 0xa1, 0x00 }, /* A1 DAI2 EQ3 */
  202. { 0xa2, 0x00 }, /* A2 DAI2 EQ4 */
  203. { 0xa3, 0x00 }, /* A3 DAI2 EQ4 */
  204. { 0xa4, 0x00 }, /* A4 DAI2 EQ4 */
  205. { 0xa5, 0x00 }, /* A5 DAI2 EQ4 */
  206. { 0xa6, 0x00 }, /* A6 DAI2 EQ4 */
  207. { 0xa7, 0x00 }, /* A7 DAI2 EQ4 */
  208. { 0xa8, 0x00 }, /* A8 DAI2 EQ4 */
  209. { 0xa9, 0x00 }, /* A9 DAI2 EQ4 */
  210. { 0xaa, 0x00 }, /* AA DAI2 EQ4 */
  211. { 0xab, 0x00 }, /* AB DAI2 EQ4 */
  212. { 0xac, 0x00 }, /* AC DAI2 EQ5 */
  213. { 0xad, 0x00 }, /* AD DAI2 EQ5 */
  214. { 0xae, 0x00 }, /* AE DAI2 EQ5 */
  215. { 0xaf, 0x00 }, /* AF DAI2 EQ5 */
  216. { 0xb0, 0x00 }, /* B0 DAI2 EQ5 */
  217. { 0xb1, 0x00 }, /* B1 DAI2 EQ5 */
  218. { 0xb2, 0x00 }, /* B2 DAI2 EQ5 */
  219. { 0xb3, 0x00 }, /* B3 DAI2 EQ5 */
  220. { 0xb4, 0x00 }, /* B4 DAI2 EQ5 */
  221. { 0xb5, 0x00 }, /* B5 DAI2 EQ5 */
  222. { 0xb6, 0x00 }, /* B6 DAI1 biquad */
  223. { 0xb7, 0x00 }, /* B7 DAI1 biquad */
  224. { 0xb8 ,0x00 }, /* B8 DAI1 biquad */
  225. { 0xb9, 0x00 }, /* B9 DAI1 biquad */
  226. { 0xba, 0x00 }, /* BA DAI1 biquad */
  227. { 0xbb, 0x00 }, /* BB DAI1 biquad */
  228. { 0xbc, 0x00 }, /* BC DAI1 biquad */
  229. { 0xbd, 0x00 }, /* BD DAI1 biquad */
  230. { 0xbe, 0x00 }, /* BE DAI1 biquad */
  231. { 0xbf, 0x00 }, /* BF DAI1 biquad */
  232. { 0xc0, 0x00 }, /* C0 DAI2 biquad */
  233. { 0xc1, 0x00 }, /* C1 DAI2 biquad */
  234. { 0xc2, 0x00 }, /* C2 DAI2 biquad */
  235. { 0xc3, 0x00 }, /* C3 DAI2 biquad */
  236. { 0xc4, 0x00 }, /* C4 DAI2 biquad */
  237. { 0xc5, 0x00 }, /* C5 DAI2 biquad */
  238. { 0xc6, 0x00 }, /* C6 DAI2 biquad */
  239. { 0xc7, 0x00 }, /* C7 DAI2 biquad */
  240. { 0xc8, 0x00 }, /* C8 DAI2 biquad */
  241. { 0xc9, 0x00 }, /* C9 DAI2 biquad */
  242. };
  243. static struct {
  244. int readable;
  245. int writable;
  246. int vol;
  247. } max98088_access[M98088_REG_CNT] = {
  248. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  249. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  250. { 0xFF, 0x00, 1 }, /* 02 jack status */
  251. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  252. { 0xFF, 0xFF, 0 }, /* 04 */
  253. { 0xFF, 0xFF, 0 }, /* 05 */
  254. { 0xFF, 0xFF, 0 }, /* 06 */
  255. { 0xFF, 0xFF, 0 }, /* 07 */
  256. { 0xFF, 0xFF, 0 }, /* 08 */
  257. { 0xFF, 0xFF, 0 }, /* 09 */
  258. { 0xFF, 0xFF, 0 }, /* 0A */
  259. { 0xFF, 0xFF, 0 }, /* 0B */
  260. { 0xFF, 0xFF, 0 }, /* 0C */
  261. { 0xFF, 0xFF, 0 }, /* 0D */
  262. { 0xFF, 0xFF, 0 }, /* 0E */
  263. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  264. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  265. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  266. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  267. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  268. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  269. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  270. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  271. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  272. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  273. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  274. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  275. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  276. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  277. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  278. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  279. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  280. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  281. { 0xFF, 0xFF, 0 }, /* 21 data config */
  282. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  283. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  284. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  285. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  286. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  287. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  288. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  289. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  290. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  291. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  292. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  293. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  294. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  295. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  296. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  297. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  298. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  299. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  300. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  301. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  302. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  303. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  304. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  305. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  306. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  307. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  308. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  309. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  310. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  311. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  312. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  313. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  314. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  315. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  316. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  317. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  318. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  319. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  320. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  321. { 0xFF, 0xFF, 0 }, /* 49 level control */
  322. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  323. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  324. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  325. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  326. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  327. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  328. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  329. { 0xFF, 0xFF, 0 }, /* 51 system */
  330. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  331. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  332. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  333. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  334. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  335. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  336. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  337. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  338. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  339. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  340. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  341. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  342. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  343. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  344. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  345. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  346. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  347. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  348. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  349. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  350. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  351. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  352. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  353. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  354. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  355. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  356. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  357. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  358. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  359. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  360. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  361. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  362. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  363. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  364. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  365. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  366. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  367. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  368. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  369. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  370. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  371. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  372. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  373. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  374. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  375. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  376. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  377. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  378. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  379. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  380. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  381. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  382. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  383. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  384. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  385. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  386. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  387. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  388. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  389. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  390. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  391. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  392. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  393. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  394. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  395. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  396. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  397. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  398. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  399. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  400. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  401. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  402. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  403. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  404. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  405. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  406. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  407. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  408. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  409. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  410. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  411. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  412. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  413. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  414. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  415. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  416. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  417. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  418. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  419. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  420. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  421. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  422. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  423. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  424. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  425. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  426. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  427. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  428. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  429. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  430. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  431. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  432. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  433. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  434. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  435. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  436. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  437. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  438. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  439. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  440. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  441. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  442. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  443. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  444. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  445. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  446. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  447. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  448. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  449. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  450. { 0x00, 0x00, 0 }, /* CA */
  451. { 0x00, 0x00, 0 }, /* CB */
  452. { 0x00, 0x00, 0 }, /* CC */
  453. { 0x00, 0x00, 0 }, /* CD */
  454. { 0x00, 0x00, 0 }, /* CE */
  455. { 0x00, 0x00, 0 }, /* CF */
  456. { 0x00, 0x00, 0 }, /* D0 */
  457. { 0x00, 0x00, 0 }, /* D1 */
  458. { 0x00, 0x00, 0 }, /* D2 */
  459. { 0x00, 0x00, 0 }, /* D3 */
  460. { 0x00, 0x00, 0 }, /* D4 */
  461. { 0x00, 0x00, 0 }, /* D5 */
  462. { 0x00, 0x00, 0 }, /* D6 */
  463. { 0x00, 0x00, 0 }, /* D7 */
  464. { 0x00, 0x00, 0 }, /* D8 */
  465. { 0x00, 0x00, 0 }, /* D9 */
  466. { 0x00, 0x00, 0 }, /* DA */
  467. { 0x00, 0x00, 0 }, /* DB */
  468. { 0x00, 0x00, 0 }, /* DC */
  469. { 0x00, 0x00, 0 }, /* DD */
  470. { 0x00, 0x00, 0 }, /* DE */
  471. { 0x00, 0x00, 0 }, /* DF */
  472. { 0x00, 0x00, 0 }, /* E0 */
  473. { 0x00, 0x00, 0 }, /* E1 */
  474. { 0x00, 0x00, 0 }, /* E2 */
  475. { 0x00, 0x00, 0 }, /* E3 */
  476. { 0x00, 0x00, 0 }, /* E4 */
  477. { 0x00, 0x00, 0 }, /* E5 */
  478. { 0x00, 0x00, 0 }, /* E6 */
  479. { 0x00, 0x00, 0 }, /* E7 */
  480. { 0x00, 0x00, 0 }, /* E8 */
  481. { 0x00, 0x00, 0 }, /* E9 */
  482. { 0x00, 0x00, 0 }, /* EA */
  483. { 0x00, 0x00, 0 }, /* EB */
  484. { 0x00, 0x00, 0 }, /* EC */
  485. { 0x00, 0x00, 0 }, /* ED */
  486. { 0x00, 0x00, 0 }, /* EE */
  487. { 0x00, 0x00, 0 }, /* EF */
  488. { 0x00, 0x00, 0 }, /* F0 */
  489. { 0x00, 0x00, 0 }, /* F1 */
  490. { 0x00, 0x00, 0 }, /* F2 */
  491. { 0x00, 0x00, 0 }, /* F3 */
  492. { 0x00, 0x00, 0 }, /* F4 */
  493. { 0x00, 0x00, 0 }, /* F5 */
  494. { 0x00, 0x00, 0 }, /* F6 */
  495. { 0x00, 0x00, 0 }, /* F7 */
  496. { 0x00, 0x00, 0 }, /* F8 */
  497. { 0x00, 0x00, 0 }, /* F9 */
  498. { 0x00, 0x00, 0 }, /* FA */
  499. { 0x00, 0x00, 0 }, /* FB */
  500. { 0x00, 0x00, 0 }, /* FC */
  501. { 0x00, 0x00, 0 }, /* FD */
  502. { 0x00, 0x00, 0 }, /* FE */
  503. { 0xFF, 0x00, 1 }, /* FF */
  504. };
  505. static bool max98088_readable_register(struct device *dev, unsigned int reg)
  506. {
  507. return max98088_access[reg].readable;
  508. }
  509. static bool max98088_volatile_register(struct device *dev, unsigned int reg)
  510. {
  511. return max98088_access[reg].vol;
  512. }
  513. static const struct regmap_config max98088_regmap = {
  514. .reg_bits = 8,
  515. .val_bits = 8,
  516. .readable_reg = max98088_readable_register,
  517. .volatile_reg = max98088_volatile_register,
  518. .reg_defaults = max98088_reg,
  519. .num_reg_defaults = ARRAY_SIZE(max98088_reg),
  520. .cache_type = REGCACHE_RBTREE,
  521. };
  522. /*
  523. * Load equalizer DSP coefficient configurations registers
  524. */
  525. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  526. unsigned int band, u16 *coefs)
  527. {
  528. unsigned int eq_reg;
  529. unsigned int i;
  530. BUG_ON(band > 4);
  531. BUG_ON(dai > 1);
  532. /* Load the base register address */
  533. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  534. /* Add the band address offset, note adjustment for word address */
  535. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  536. /* Step through the registers and coefs */
  537. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  538. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  539. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  540. }
  541. }
  542. /*
  543. * Excursion limiter modes
  544. */
  545. static const char *max98088_exmode_texts[] = {
  546. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  547. "400-600Hz", "400-800Hz",
  548. };
  549. static const unsigned int max98088_exmode_values[] = {
  550. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  551. };
  552. static const struct soc_enum max98088_exmode_enum =
  553. SOC_VALUE_ENUM_SINGLE(M98088_REG_41_SPKDHP, 0, 127,
  554. ARRAY_SIZE(max98088_exmode_texts),
  555. max98088_exmode_texts,
  556. max98088_exmode_values);
  557. static const char *max98088_ex_thresh[] = { /* volts PP */
  558. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  559. static const struct soc_enum max98088_ex_thresh_enum[] = {
  560. SOC_ENUM_SINGLE(M98088_REG_42_SPKDHP_THRESH, 0, 8,
  561. max98088_ex_thresh),
  562. };
  563. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  564. static const struct soc_enum max98088_filter_mode_enum[] = {
  565. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 7, 2, max98088_fltr_mode),
  566. };
  567. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  568. static const struct soc_enum max98088_extmic_enum =
  569. SOC_ENUM_SINGLE(M98088_REG_48_CFG_MIC, 0, 3, max98088_extmic_text);
  570. static const struct snd_kcontrol_new max98088_extmic_mux =
  571. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  572. static const char *max98088_dai1_fltr[] = {
  573. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  574. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  575. static const struct soc_enum max98088_dai1_dac_filter_enum[] = {
  576. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 0, 6, max98088_dai1_fltr),
  577. };
  578. static const struct soc_enum max98088_dai1_adc_filter_enum[] = {
  579. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 4, 6, max98088_dai1_fltr),
  580. };
  581. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  582. struct snd_ctl_elem_value *ucontrol)
  583. {
  584. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  585. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  586. unsigned int sel = ucontrol->value.integer.value[0];
  587. max98088->mic1pre = sel;
  588. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  589. (1+sel)<<M98088_MICPRE_SHIFT);
  590. return 0;
  591. }
  592. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  593. struct snd_ctl_elem_value *ucontrol)
  594. {
  595. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  596. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  597. ucontrol->value.integer.value[0] = max98088->mic1pre;
  598. return 0;
  599. }
  600. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  601. struct snd_ctl_elem_value *ucontrol)
  602. {
  603. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  604. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  605. unsigned int sel = ucontrol->value.integer.value[0];
  606. max98088->mic2pre = sel;
  607. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  608. (1+sel)<<M98088_MICPRE_SHIFT);
  609. return 0;
  610. }
  611. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  612. struct snd_ctl_elem_value *ucontrol)
  613. {
  614. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  615. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  616. ucontrol->value.integer.value[0] = max98088->mic2pre;
  617. return 0;
  618. }
  619. static const unsigned int max98088_micboost_tlv[] = {
  620. TLV_DB_RANGE_HEAD(2),
  621. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  622. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  623. };
  624. static const unsigned int max98088_hp_tlv[] = {
  625. TLV_DB_RANGE_HEAD(5),
  626. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  627. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  628. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  629. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  630. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  631. };
  632. static const unsigned int max98088_spk_tlv[] = {
  633. TLV_DB_RANGE_HEAD(5),
  634. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  635. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  636. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  637. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  638. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  639. };
  640. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  641. SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
  642. M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
  643. SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  644. M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
  645. SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  646. M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
  647. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  648. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  649. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  650. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  651. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  652. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  653. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  654. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  655. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  656. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  657. max98088_mic1pre_get, max98088_mic1pre_set,
  658. max98088_micboost_tlv),
  659. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  660. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  661. max98088_mic2pre_get, max98088_mic2pre_set,
  662. max98088_micboost_tlv),
  663. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  664. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  665. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  666. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  667. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  668. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  669. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  670. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  671. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  672. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  673. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  674. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  675. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  676. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  677. 0, 1, 0),
  678. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  679. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  680. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  681. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  682. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  683. 4, 15, 0),
  684. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  685. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  686. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  687. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  688. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  689. };
  690. /* Left speaker mixer switch */
  691. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  692. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  693. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  694. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  695. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  696. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  697. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  698. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  699. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  700. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  701. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  702. };
  703. /* Right speaker mixer switch */
  704. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  705. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  706. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  707. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  708. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  709. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  710. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  711. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  712. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  713. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  714. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  715. };
  716. /* Left headphone mixer switch */
  717. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  718. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  719. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  720. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  721. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  722. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  723. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  724. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  725. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  726. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  727. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  728. };
  729. /* Right headphone mixer switch */
  730. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  731. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  732. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  733. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  734. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  735. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  736. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  737. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  738. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  739. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  740. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  741. };
  742. /* Left earpiece/receiver mixer switch */
  743. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  744. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  745. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  746. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  747. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  748. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  749. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  750. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  751. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  752. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  753. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  754. };
  755. /* Right earpiece/receiver mixer switch */
  756. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  757. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  758. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  759. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  760. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  761. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  762. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  763. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  764. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  765. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  766. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  767. };
  768. /* Left ADC mixer switch */
  769. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  770. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  771. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  772. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  773. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  774. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  775. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  776. };
  777. /* Right ADC mixer switch */
  778. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  779. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  780. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  781. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  782. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  783. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  784. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  785. };
  786. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  787. struct snd_kcontrol *kcontrol, int event)
  788. {
  789. struct snd_soc_codec *codec = w->codec;
  790. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  791. switch (event) {
  792. case SND_SOC_DAPM_POST_PMU:
  793. if (w->reg == M98088_REG_35_LVL_MIC1) {
  794. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  795. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  796. } else {
  797. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  798. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  799. }
  800. break;
  801. case SND_SOC_DAPM_POST_PMD:
  802. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  803. break;
  804. default:
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. /*
  810. * The line inputs are 2-channel stereo inputs with the left
  811. * and right channels sharing a common PGA power control signal.
  812. */
  813. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  814. int event, int line, u8 channel)
  815. {
  816. struct snd_soc_codec *codec = w->codec;
  817. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  818. u8 *state;
  819. BUG_ON(!((channel == 1) || (channel == 2)));
  820. switch (line) {
  821. case LINE_INA:
  822. state = &max98088->ina_state;
  823. break;
  824. case LINE_INB:
  825. state = &max98088->inb_state;
  826. break;
  827. default:
  828. return -EINVAL;
  829. }
  830. switch (event) {
  831. case SND_SOC_DAPM_POST_PMU:
  832. *state |= channel;
  833. snd_soc_update_bits(codec, w->reg,
  834. (1 << w->shift), (1 << w->shift));
  835. break;
  836. case SND_SOC_DAPM_POST_PMD:
  837. *state &= ~channel;
  838. if (*state == 0) {
  839. snd_soc_update_bits(codec, w->reg,
  840. (1 << w->shift), 0);
  841. }
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. return 0;
  847. }
  848. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  849. struct snd_kcontrol *k, int event)
  850. {
  851. return max98088_line_pga(w, event, LINE_INA, 1);
  852. }
  853. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  854. struct snd_kcontrol *k, int event)
  855. {
  856. return max98088_line_pga(w, event, LINE_INA, 2);
  857. }
  858. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  859. struct snd_kcontrol *k, int event)
  860. {
  861. return max98088_line_pga(w, event, LINE_INB, 1);
  862. }
  863. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  864. struct snd_kcontrol *k, int event)
  865. {
  866. return max98088_line_pga(w, event, LINE_INB, 2);
  867. }
  868. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  869. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  870. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  871. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  872. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  873. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  874. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  875. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  876. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  877. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  878. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  879. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  880. 7, 0, NULL, 0),
  881. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  882. 6, 0, NULL, 0),
  883. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  884. 5, 0, NULL, 0),
  885. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  886. 4, 0, NULL, 0),
  887. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  888. 3, 0, NULL, 0),
  889. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  890. 2, 0, NULL, 0),
  891. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  892. &max98088_extmic_mux),
  893. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  894. &max98088_left_hp_mixer_controls[0],
  895. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  896. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  897. &max98088_right_hp_mixer_controls[0],
  898. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  899. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  900. &max98088_left_speaker_mixer_controls[0],
  901. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  902. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  903. &max98088_right_speaker_mixer_controls[0],
  904. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  905. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  906. &max98088_left_rec_mixer_controls[0],
  907. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  908. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  909. &max98088_right_rec_mixer_controls[0],
  910. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  911. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  912. &max98088_left_ADC_mixer_controls[0],
  913. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  914. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  915. &max98088_right_ADC_mixer_controls[0],
  916. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  917. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  918. 5, 0, NULL, 0, max98088_mic_event,
  919. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  920. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  921. 5, 0, NULL, 0, max98088_mic_event,
  922. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  923. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  924. 7, 0, NULL, 0, max98088_pga_ina1_event,
  925. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  926. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  927. 7, 0, NULL, 0, max98088_pga_ina2_event,
  928. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  929. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  930. 6, 0, NULL, 0, max98088_pga_inb1_event,
  931. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  932. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  933. 6, 0, NULL, 0, max98088_pga_inb2_event,
  934. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  935. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  936. SND_SOC_DAPM_OUTPUT("HPL"),
  937. SND_SOC_DAPM_OUTPUT("HPR"),
  938. SND_SOC_DAPM_OUTPUT("SPKL"),
  939. SND_SOC_DAPM_OUTPUT("SPKR"),
  940. SND_SOC_DAPM_OUTPUT("RECL"),
  941. SND_SOC_DAPM_OUTPUT("RECR"),
  942. SND_SOC_DAPM_INPUT("MIC1"),
  943. SND_SOC_DAPM_INPUT("MIC2"),
  944. SND_SOC_DAPM_INPUT("INA1"),
  945. SND_SOC_DAPM_INPUT("INA2"),
  946. SND_SOC_DAPM_INPUT("INB1"),
  947. SND_SOC_DAPM_INPUT("INB2"),
  948. };
  949. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  950. /* Left headphone output mixer */
  951. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  952. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  953. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  954. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  955. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  956. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  957. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  958. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  959. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  960. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  961. /* Right headphone output mixer */
  962. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  963. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  964. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  965. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  966. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  967. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  968. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  969. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  970. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  971. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  972. /* Left speaker output mixer */
  973. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  974. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  975. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  976. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  977. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  978. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  979. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  980. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  981. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  982. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  983. /* Right speaker output mixer */
  984. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  985. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  986. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  987. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  988. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  989. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  990. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  991. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  992. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  993. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  994. /* Earpiece/Receiver output mixer */
  995. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  996. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  997. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  998. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  999. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1000. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1001. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1002. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1003. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1004. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1005. /* Earpiece/Receiver output mixer */
  1006. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1007. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1008. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1009. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1010. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1011. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1012. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1013. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1014. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1015. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1016. {"HP Left Out", NULL, "Left HP Mixer"},
  1017. {"HP Right Out", NULL, "Right HP Mixer"},
  1018. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1019. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1020. {"REC Left Out", NULL, "Left REC Mixer"},
  1021. {"REC Right Out", NULL, "Right REC Mixer"},
  1022. {"HPL", NULL, "HP Left Out"},
  1023. {"HPR", NULL, "HP Right Out"},
  1024. {"SPKL", NULL, "SPK Left Out"},
  1025. {"SPKR", NULL, "SPK Right Out"},
  1026. {"RECL", NULL, "REC Left Out"},
  1027. {"RECR", NULL, "REC Right Out"},
  1028. /* Left ADC input mixer */
  1029. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1030. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1031. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1032. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1033. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1034. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1035. /* Right ADC input mixer */
  1036. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1037. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1038. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1039. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1040. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1041. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1042. /* Inputs */
  1043. {"ADCL", NULL, "Left ADC Mixer"},
  1044. {"ADCR", NULL, "Right ADC Mixer"},
  1045. {"INA1 Input", NULL, "INA1"},
  1046. {"INA2 Input", NULL, "INA2"},
  1047. {"INB1 Input", NULL, "INB1"},
  1048. {"INB2 Input", NULL, "INB2"},
  1049. {"MIC1 Input", NULL, "MIC1"},
  1050. {"MIC2 Input", NULL, "MIC2"},
  1051. };
  1052. /* codec mclk clock divider coefficients */
  1053. static const struct {
  1054. u32 rate;
  1055. u8 sr;
  1056. } rate_table[] = {
  1057. {8000, 0x10},
  1058. {11025, 0x20},
  1059. {16000, 0x30},
  1060. {22050, 0x40},
  1061. {24000, 0x50},
  1062. {32000, 0x60},
  1063. {44100, 0x70},
  1064. {48000, 0x80},
  1065. {88200, 0x90},
  1066. {96000, 0xA0},
  1067. };
  1068. static inline int rate_value(int rate, u8 *value)
  1069. {
  1070. int i;
  1071. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1072. if (rate_table[i].rate >= rate) {
  1073. *value = rate_table[i].sr;
  1074. return 0;
  1075. }
  1076. }
  1077. *value = rate_table[0].sr;
  1078. return -EINVAL;
  1079. }
  1080. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1081. struct snd_pcm_hw_params *params,
  1082. struct snd_soc_dai *dai)
  1083. {
  1084. struct snd_soc_codec *codec = dai->codec;
  1085. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1086. struct max98088_cdata *cdata;
  1087. unsigned long long ni;
  1088. unsigned int rate;
  1089. u8 regval;
  1090. cdata = &max98088->dai[0];
  1091. rate = params_rate(params);
  1092. switch (params_format(params)) {
  1093. case SNDRV_PCM_FORMAT_S16_LE:
  1094. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1095. M98088_DAI_WS, 0);
  1096. break;
  1097. case SNDRV_PCM_FORMAT_S24_LE:
  1098. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1099. M98088_DAI_WS, M98088_DAI_WS);
  1100. break;
  1101. default:
  1102. return -EINVAL;
  1103. }
  1104. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1105. if (rate_value(rate, &regval))
  1106. return -EINVAL;
  1107. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1108. M98088_CLKMODE_MASK, regval);
  1109. cdata->rate = rate;
  1110. /* Configure NI when operating as master */
  1111. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1112. & M98088_DAI_MAS) {
  1113. if (max98088->sysclk == 0) {
  1114. dev_err(codec->dev, "Invalid system clock frequency\n");
  1115. return -EINVAL;
  1116. }
  1117. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1118. * (unsigned long long int)rate;
  1119. do_div(ni, (unsigned long long int)max98088->sysclk);
  1120. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1121. (ni >> 8) & 0x7F);
  1122. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1123. ni & 0xFF);
  1124. }
  1125. /* Update sample rate mode */
  1126. if (rate < 50000)
  1127. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1128. M98088_DAI_DHF, 0);
  1129. else
  1130. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1131. M98088_DAI_DHF, M98088_DAI_DHF);
  1132. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1133. M98088_SHDNRUN);
  1134. return 0;
  1135. }
  1136. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1137. struct snd_pcm_hw_params *params,
  1138. struct snd_soc_dai *dai)
  1139. {
  1140. struct snd_soc_codec *codec = dai->codec;
  1141. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1142. struct max98088_cdata *cdata;
  1143. unsigned long long ni;
  1144. unsigned int rate;
  1145. u8 regval;
  1146. cdata = &max98088->dai[1];
  1147. rate = params_rate(params);
  1148. switch (params_format(params)) {
  1149. case SNDRV_PCM_FORMAT_S16_LE:
  1150. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1151. M98088_DAI_WS, 0);
  1152. break;
  1153. case SNDRV_PCM_FORMAT_S24_LE:
  1154. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1155. M98088_DAI_WS, M98088_DAI_WS);
  1156. break;
  1157. default:
  1158. return -EINVAL;
  1159. }
  1160. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1161. if (rate_value(rate, &regval))
  1162. return -EINVAL;
  1163. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1164. M98088_CLKMODE_MASK, regval);
  1165. cdata->rate = rate;
  1166. /* Configure NI when operating as master */
  1167. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1168. & M98088_DAI_MAS) {
  1169. if (max98088->sysclk == 0) {
  1170. dev_err(codec->dev, "Invalid system clock frequency\n");
  1171. return -EINVAL;
  1172. }
  1173. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1174. * (unsigned long long int)rate;
  1175. do_div(ni, (unsigned long long int)max98088->sysclk);
  1176. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1177. (ni >> 8) & 0x7F);
  1178. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1179. ni & 0xFF);
  1180. }
  1181. /* Update sample rate mode */
  1182. if (rate < 50000)
  1183. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1184. M98088_DAI_DHF, 0);
  1185. else
  1186. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1187. M98088_DAI_DHF, M98088_DAI_DHF);
  1188. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1189. M98088_SHDNRUN);
  1190. return 0;
  1191. }
  1192. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1193. int clk_id, unsigned int freq, int dir)
  1194. {
  1195. struct snd_soc_codec *codec = dai->codec;
  1196. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1197. /* Requested clock frequency is already setup */
  1198. if (freq == max98088->sysclk)
  1199. return 0;
  1200. /* Setup clocks for slave mode, and using the PLL
  1201. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1202. * 0x02 (when master clk is 20MHz to 30MHz)..
  1203. */
  1204. if ((freq >= 10000000) && (freq < 20000000)) {
  1205. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1206. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1207. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1208. } else {
  1209. dev_err(codec->dev, "Invalid master clock frequency\n");
  1210. return -EINVAL;
  1211. }
  1212. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1213. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1214. M98088_SHDNRUN, 0);
  1215. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1216. M98088_SHDNRUN, M98088_SHDNRUN);
  1217. }
  1218. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1219. max98088->sysclk = freq;
  1220. return 0;
  1221. }
  1222. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1223. unsigned int fmt)
  1224. {
  1225. struct snd_soc_codec *codec = codec_dai->codec;
  1226. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1227. struct max98088_cdata *cdata;
  1228. u8 reg15val;
  1229. u8 reg14val = 0;
  1230. cdata = &max98088->dai[0];
  1231. if (fmt != cdata->fmt) {
  1232. cdata->fmt = fmt;
  1233. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1234. case SND_SOC_DAIFMT_CBS_CFS:
  1235. /* Slave mode PLL */
  1236. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1237. 0x80);
  1238. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1239. 0x00);
  1240. break;
  1241. case SND_SOC_DAIFMT_CBM_CFM:
  1242. /* Set to master mode */
  1243. reg14val |= M98088_DAI_MAS;
  1244. break;
  1245. case SND_SOC_DAIFMT_CBS_CFM:
  1246. case SND_SOC_DAIFMT_CBM_CFS:
  1247. default:
  1248. dev_err(codec->dev, "Clock mode unsupported");
  1249. return -EINVAL;
  1250. }
  1251. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1252. case SND_SOC_DAIFMT_I2S:
  1253. reg14val |= M98088_DAI_DLY;
  1254. break;
  1255. case SND_SOC_DAIFMT_LEFT_J:
  1256. break;
  1257. default:
  1258. return -EINVAL;
  1259. }
  1260. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1261. case SND_SOC_DAIFMT_NB_NF:
  1262. break;
  1263. case SND_SOC_DAIFMT_NB_IF:
  1264. reg14val |= M98088_DAI_WCI;
  1265. break;
  1266. case SND_SOC_DAIFMT_IB_NF:
  1267. reg14val |= M98088_DAI_BCI;
  1268. break;
  1269. case SND_SOC_DAIFMT_IB_IF:
  1270. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1271. break;
  1272. default:
  1273. return -EINVAL;
  1274. }
  1275. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1276. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1277. M98088_DAI_WCI, reg14val);
  1278. reg15val = M98088_DAI_BSEL64;
  1279. if (max98088->digmic)
  1280. reg15val |= M98088_DAI_OSR64;
  1281. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1282. }
  1283. return 0;
  1284. }
  1285. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1286. unsigned int fmt)
  1287. {
  1288. struct snd_soc_codec *codec = codec_dai->codec;
  1289. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1290. struct max98088_cdata *cdata;
  1291. u8 reg1Cval = 0;
  1292. cdata = &max98088->dai[1];
  1293. if (fmt != cdata->fmt) {
  1294. cdata->fmt = fmt;
  1295. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1296. case SND_SOC_DAIFMT_CBS_CFS:
  1297. /* Slave mode PLL */
  1298. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1299. 0x80);
  1300. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1301. 0x00);
  1302. break;
  1303. case SND_SOC_DAIFMT_CBM_CFM:
  1304. /* Set to master mode */
  1305. reg1Cval |= M98088_DAI_MAS;
  1306. break;
  1307. case SND_SOC_DAIFMT_CBS_CFM:
  1308. case SND_SOC_DAIFMT_CBM_CFS:
  1309. default:
  1310. dev_err(codec->dev, "Clock mode unsupported");
  1311. return -EINVAL;
  1312. }
  1313. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1314. case SND_SOC_DAIFMT_I2S:
  1315. reg1Cval |= M98088_DAI_DLY;
  1316. break;
  1317. case SND_SOC_DAIFMT_LEFT_J:
  1318. break;
  1319. default:
  1320. return -EINVAL;
  1321. }
  1322. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1323. case SND_SOC_DAIFMT_NB_NF:
  1324. break;
  1325. case SND_SOC_DAIFMT_NB_IF:
  1326. reg1Cval |= M98088_DAI_WCI;
  1327. break;
  1328. case SND_SOC_DAIFMT_IB_NF:
  1329. reg1Cval |= M98088_DAI_BCI;
  1330. break;
  1331. case SND_SOC_DAIFMT_IB_IF:
  1332. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1333. break;
  1334. default:
  1335. return -EINVAL;
  1336. }
  1337. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1338. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1339. M98088_DAI_WCI, reg1Cval);
  1340. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1341. M98088_DAI_BSEL64);
  1342. }
  1343. return 0;
  1344. }
  1345. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1346. {
  1347. struct snd_soc_codec *codec = codec_dai->codec;
  1348. int reg;
  1349. if (mute)
  1350. reg = M98088_DAI_MUTE;
  1351. else
  1352. reg = 0;
  1353. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1354. M98088_DAI_MUTE_MASK, reg);
  1355. return 0;
  1356. }
  1357. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1358. {
  1359. struct snd_soc_codec *codec = codec_dai->codec;
  1360. int reg;
  1361. if (mute)
  1362. reg = M98088_DAI_MUTE;
  1363. else
  1364. reg = 0;
  1365. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1366. M98088_DAI_MUTE_MASK, reg);
  1367. return 0;
  1368. }
  1369. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1370. enum snd_soc_bias_level level)
  1371. {
  1372. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1373. switch (level) {
  1374. case SND_SOC_BIAS_ON:
  1375. break;
  1376. case SND_SOC_BIAS_PREPARE:
  1377. break;
  1378. case SND_SOC_BIAS_STANDBY:
  1379. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1380. regcache_sync(max98088->regmap);
  1381. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1382. M98088_MBEN, M98088_MBEN);
  1383. break;
  1384. case SND_SOC_BIAS_OFF:
  1385. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1386. M98088_MBEN, 0);
  1387. regcache_mark_dirty(max98088->regmap);
  1388. break;
  1389. }
  1390. codec->dapm.bias_level = level;
  1391. return 0;
  1392. }
  1393. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1394. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1395. static const struct snd_soc_dai_ops max98088_dai1_ops = {
  1396. .set_sysclk = max98088_dai_set_sysclk,
  1397. .set_fmt = max98088_dai1_set_fmt,
  1398. .hw_params = max98088_dai1_hw_params,
  1399. .digital_mute = max98088_dai1_digital_mute,
  1400. };
  1401. static const struct snd_soc_dai_ops max98088_dai2_ops = {
  1402. .set_sysclk = max98088_dai_set_sysclk,
  1403. .set_fmt = max98088_dai2_set_fmt,
  1404. .hw_params = max98088_dai2_hw_params,
  1405. .digital_mute = max98088_dai2_digital_mute,
  1406. };
  1407. static struct snd_soc_dai_driver max98088_dai[] = {
  1408. {
  1409. .name = "HiFi",
  1410. .playback = {
  1411. .stream_name = "HiFi Playback",
  1412. .channels_min = 1,
  1413. .channels_max = 2,
  1414. .rates = MAX98088_RATES,
  1415. .formats = MAX98088_FORMATS,
  1416. },
  1417. .capture = {
  1418. .stream_name = "HiFi Capture",
  1419. .channels_min = 1,
  1420. .channels_max = 2,
  1421. .rates = MAX98088_RATES,
  1422. .formats = MAX98088_FORMATS,
  1423. },
  1424. .ops = &max98088_dai1_ops,
  1425. },
  1426. {
  1427. .name = "Aux",
  1428. .playback = {
  1429. .stream_name = "Aux Playback",
  1430. .channels_min = 1,
  1431. .channels_max = 2,
  1432. .rates = MAX98088_RATES,
  1433. .formats = MAX98088_FORMATS,
  1434. },
  1435. .ops = &max98088_dai2_ops,
  1436. }
  1437. };
  1438. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1439. static int max98088_get_channel(struct snd_soc_codec *codec, const char *name)
  1440. {
  1441. int i;
  1442. for (i = 0; i < ARRAY_SIZE(eq_mode_name); i++)
  1443. if (strcmp(name, eq_mode_name[i]) == 0)
  1444. return i;
  1445. /* Shouldn't happen */
  1446. dev_err(codec->dev, "Bad EQ channel name '%s'\n", name);
  1447. return -EINVAL;
  1448. }
  1449. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1450. {
  1451. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1452. struct max98088_pdata *pdata = max98088->pdata;
  1453. struct max98088_eq_cfg *coef_set;
  1454. int best, best_val, save, i, sel, fs;
  1455. struct max98088_cdata *cdata;
  1456. cdata = &max98088->dai[0];
  1457. if (!pdata || !max98088->eq_textcnt)
  1458. return;
  1459. /* Find the selected configuration with nearest sample rate */
  1460. fs = cdata->rate;
  1461. sel = cdata->eq_sel;
  1462. best = 0;
  1463. best_val = INT_MAX;
  1464. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1465. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1466. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1467. best = i;
  1468. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1469. }
  1470. }
  1471. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1472. pdata->eq_cfg[best].name,
  1473. pdata->eq_cfg[best].rate, fs);
  1474. /* Disable EQ while configuring, and save current on/off state */
  1475. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1476. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1477. coef_set = &pdata->eq_cfg[sel];
  1478. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1479. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1480. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1481. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1482. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1483. /* Restore the original on/off state */
  1484. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1485. }
  1486. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1487. {
  1488. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1489. struct max98088_pdata *pdata = max98088->pdata;
  1490. struct max98088_eq_cfg *coef_set;
  1491. int best, best_val, save, i, sel, fs;
  1492. struct max98088_cdata *cdata;
  1493. cdata = &max98088->dai[1];
  1494. if (!pdata || !max98088->eq_textcnt)
  1495. return;
  1496. /* Find the selected configuration with nearest sample rate */
  1497. fs = cdata->rate;
  1498. sel = cdata->eq_sel;
  1499. best = 0;
  1500. best_val = INT_MAX;
  1501. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1502. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1503. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1504. best = i;
  1505. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1506. }
  1507. }
  1508. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1509. pdata->eq_cfg[best].name,
  1510. pdata->eq_cfg[best].rate, fs);
  1511. /* Disable EQ while configuring, and save current on/off state */
  1512. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1513. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1514. coef_set = &pdata->eq_cfg[sel];
  1515. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1516. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1517. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1518. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1519. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1520. /* Restore the original on/off state */
  1521. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1522. save);
  1523. }
  1524. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1525. struct snd_ctl_elem_value *ucontrol)
  1526. {
  1527. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1528. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1529. struct max98088_pdata *pdata = max98088->pdata;
  1530. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1531. struct max98088_cdata *cdata;
  1532. int sel = ucontrol->value.integer.value[0];
  1533. if (channel < 0)
  1534. return channel;
  1535. cdata = &max98088->dai[channel];
  1536. if (sel >= pdata->eq_cfgcnt)
  1537. return -EINVAL;
  1538. cdata->eq_sel = sel;
  1539. switch (channel) {
  1540. case 0:
  1541. max98088_setup_eq1(codec);
  1542. break;
  1543. case 1:
  1544. max98088_setup_eq2(codec);
  1545. break;
  1546. }
  1547. return 0;
  1548. }
  1549. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1550. struct snd_ctl_elem_value *ucontrol)
  1551. {
  1552. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1553. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1554. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1555. struct max98088_cdata *cdata;
  1556. if (channel < 0)
  1557. return channel;
  1558. cdata = &max98088->dai[channel];
  1559. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1560. return 0;
  1561. }
  1562. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1563. {
  1564. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1565. struct max98088_pdata *pdata = max98088->pdata;
  1566. struct max98088_eq_cfg *cfg;
  1567. unsigned int cfgcnt;
  1568. int i, j;
  1569. const char **t;
  1570. int ret;
  1571. struct snd_kcontrol_new controls[] = {
  1572. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1573. max98088->eq_enum,
  1574. max98088_get_eq_enum,
  1575. max98088_put_eq_enum),
  1576. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1577. max98088->eq_enum,
  1578. max98088_get_eq_enum,
  1579. max98088_put_eq_enum),
  1580. };
  1581. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1582. cfg = pdata->eq_cfg;
  1583. cfgcnt = pdata->eq_cfgcnt;
  1584. /* Setup an array of texts for the equalizer enum.
  1585. * This is based on Mark Brown's equalizer driver code.
  1586. */
  1587. max98088->eq_textcnt = 0;
  1588. max98088->eq_texts = NULL;
  1589. for (i = 0; i < cfgcnt; i++) {
  1590. for (j = 0; j < max98088->eq_textcnt; j++) {
  1591. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1592. break;
  1593. }
  1594. if (j != max98088->eq_textcnt)
  1595. continue;
  1596. /* Expand the array */
  1597. t = krealloc(max98088->eq_texts,
  1598. sizeof(char *) * (max98088->eq_textcnt + 1),
  1599. GFP_KERNEL);
  1600. if (t == NULL)
  1601. continue;
  1602. /* Store the new entry */
  1603. t[max98088->eq_textcnt] = cfg[i].name;
  1604. max98088->eq_textcnt++;
  1605. max98088->eq_texts = t;
  1606. }
  1607. /* Now point the soc_enum to .texts array items */
  1608. max98088->eq_enum.texts = max98088->eq_texts;
  1609. max98088->eq_enum.max = max98088->eq_textcnt;
  1610. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1611. if (ret != 0)
  1612. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1613. }
  1614. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1615. {
  1616. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1617. struct max98088_pdata *pdata = max98088->pdata;
  1618. u8 regval = 0;
  1619. if (!pdata) {
  1620. dev_dbg(codec->dev, "No platform data\n");
  1621. return;
  1622. }
  1623. /* Configure mic for analog/digital mic mode */
  1624. if (pdata->digmic_left_mode)
  1625. regval |= M98088_DIGMIC_L;
  1626. if (pdata->digmic_right_mode)
  1627. regval |= M98088_DIGMIC_R;
  1628. max98088->digmic = (regval ? 1 : 0);
  1629. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1630. /* Configure receiver output */
  1631. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1632. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1633. M98088_REC_LINEMODE_MASK, regval);
  1634. /* Configure equalizers */
  1635. if (pdata->eq_cfgcnt)
  1636. max98088_handle_eq_pdata(codec);
  1637. }
  1638. #ifdef CONFIG_PM
  1639. static int max98088_suspend(struct snd_soc_codec *codec)
  1640. {
  1641. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1642. return 0;
  1643. }
  1644. static int max98088_resume(struct snd_soc_codec *codec)
  1645. {
  1646. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1647. return 0;
  1648. }
  1649. #else
  1650. #define max98088_suspend NULL
  1651. #define max98088_resume NULL
  1652. #endif
  1653. static int max98088_probe(struct snd_soc_codec *codec)
  1654. {
  1655. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1656. struct max98088_cdata *cdata;
  1657. int ret = 0;
  1658. regcache_mark_dirty(max98088->regmap);
  1659. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1660. if (ret != 0) {
  1661. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1662. return ret;
  1663. }
  1664. /* initialize private data */
  1665. max98088->sysclk = (unsigned)-1;
  1666. max98088->eq_textcnt = 0;
  1667. cdata = &max98088->dai[0];
  1668. cdata->rate = (unsigned)-1;
  1669. cdata->fmt = (unsigned)-1;
  1670. cdata->eq_sel = 0;
  1671. cdata = &max98088->dai[1];
  1672. cdata->rate = (unsigned)-1;
  1673. cdata->fmt = (unsigned)-1;
  1674. cdata->eq_sel = 0;
  1675. max98088->ina_state = 0;
  1676. max98088->inb_state = 0;
  1677. max98088->ex_mode = 0;
  1678. max98088->digmic = 0;
  1679. max98088->mic1pre = 0;
  1680. max98088->mic2pre = 0;
  1681. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1682. if (ret < 0) {
  1683. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1684. ret);
  1685. goto err_access;
  1686. }
  1687. dev_info(codec->dev, "revision %c\n", ret - 0x40 + 'A');
  1688. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1689. /* initialize registers cache to hardware default */
  1690. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1691. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1692. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1693. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1694. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1695. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1696. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1697. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1698. M98088_S1NORMAL|M98088_SDATA);
  1699. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1700. M98088_S2NORMAL|M98088_SDATA);
  1701. max98088_handle_pdata(codec);
  1702. err_access:
  1703. return ret;
  1704. }
  1705. static int max98088_remove(struct snd_soc_codec *codec)
  1706. {
  1707. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1708. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1709. kfree(max98088->eq_texts);
  1710. return 0;
  1711. }
  1712. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1713. .probe = max98088_probe,
  1714. .remove = max98088_remove,
  1715. .suspend = max98088_suspend,
  1716. .resume = max98088_resume,
  1717. .set_bias_level = max98088_set_bias_level,
  1718. .controls = max98088_snd_controls,
  1719. .num_controls = ARRAY_SIZE(max98088_snd_controls),
  1720. .dapm_widgets = max98088_dapm_widgets,
  1721. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1722. .dapm_routes = max98088_audio_map,
  1723. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1724. };
  1725. static int max98088_i2c_probe(struct i2c_client *i2c,
  1726. const struct i2c_device_id *id)
  1727. {
  1728. struct max98088_priv *max98088;
  1729. int ret;
  1730. max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
  1731. GFP_KERNEL);
  1732. if (max98088 == NULL)
  1733. return -ENOMEM;
  1734. max98088->regmap = devm_regmap_init_i2c(i2c, &max98088_regmap);
  1735. if (IS_ERR(max98088->regmap))
  1736. return PTR_ERR(max98088->regmap);
  1737. max98088->devtype = id->driver_data;
  1738. i2c_set_clientdata(i2c, max98088);
  1739. max98088->pdata = i2c->dev.platform_data;
  1740. ret = snd_soc_register_codec(&i2c->dev,
  1741. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1742. return ret;
  1743. }
  1744. static int max98088_i2c_remove(struct i2c_client *client)
  1745. {
  1746. snd_soc_unregister_codec(&client->dev);
  1747. return 0;
  1748. }
  1749. static const struct i2c_device_id max98088_i2c_id[] = {
  1750. { "max98088", MAX98088 },
  1751. { "max98089", MAX98089 },
  1752. { }
  1753. };
  1754. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1755. static struct i2c_driver max98088_i2c_driver = {
  1756. .driver = {
  1757. .name = "max98088",
  1758. .owner = THIS_MODULE,
  1759. },
  1760. .probe = max98088_i2c_probe,
  1761. .remove = max98088_i2c_remove,
  1762. .id_table = max98088_i2c_id,
  1763. };
  1764. module_i2c_driver(max98088_i2c_driver);
  1765. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1766. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1767. MODULE_LICENSE("GPL");