intel_overlay.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. int active;
  167. int pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key;
  170. u32 brightness, contrast, saturation;
  171. u32 old_xscale, old_yscale;
  172. /* register access */
  173. u32 flip_addr;
  174. struct drm_i915_gem_object *reg_bo;
  175. /* flip handling */
  176. uint32_t last_flip_req;
  177. void (*flip_tail)(struct intel_overlay *);
  178. };
  179. static struct overlay_registers __iomem *
  180. intel_overlay_map_regs(struct intel_overlay *overlay)
  181. {
  182. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  183. struct overlay_registers __iomem *regs;
  184. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  185. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  186. else
  187. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  188. overlay->reg_bo->gtt_offset);
  189. return regs;
  190. }
  191. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  192. struct overlay_registers __iomem *regs)
  193. {
  194. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  195. io_mapping_unmap(regs);
  196. }
  197. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  198. struct drm_i915_gem_request *request,
  199. void (*tail)(struct intel_overlay *))
  200. {
  201. struct drm_device *dev = overlay->dev;
  202. drm_i915_private_t *dev_priv = dev->dev_private;
  203. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  204. int ret;
  205. BUG_ON(overlay->last_flip_req);
  206. ret = i915_add_request(ring, NULL, request);
  207. if (ret) {
  208. kfree(request);
  209. return ret;
  210. }
  211. overlay->last_flip_req = request->seqno;
  212. overlay->flip_tail = tail;
  213. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  214. if (ret)
  215. return ret;
  216. i915_gem_retire_requests(dev);
  217. overlay->last_flip_req = 0;
  218. return 0;
  219. }
  220. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  221. static int
  222. i830_activate_pipe_a(struct drm_device *dev)
  223. {
  224. drm_i915_private_t *dev_priv = dev->dev_private;
  225. struct intel_crtc *crtc;
  226. struct drm_crtc_helper_funcs *crtc_funcs;
  227. struct drm_display_mode vesa_640x480 = {
  228. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  229. 752, 800, 0, 480, 489, 492, 525, 0,
  230. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  231. }, *mode;
  232. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  233. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  234. return 0;
  235. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  236. if (I915_READ(_PIPEACONF) & PIPECONF_ENABLE)
  237. return 0;
  238. crtc_funcs = crtc->base.helper_private;
  239. if (crtc_funcs->dpms == NULL)
  240. return 0;
  241. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  242. mode = drm_mode_duplicate(dev, &vesa_640x480);
  243. if (!drm_crtc_helper_set_mode(&crtc->base, mode,
  244. crtc->base.x, crtc->base.y,
  245. crtc->base.fb))
  246. return 0;
  247. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  248. return 1;
  249. }
  250. static void
  251. i830_deactivate_pipe_a(struct drm_device *dev)
  252. {
  253. drm_i915_private_t *dev_priv = dev->dev_private;
  254. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  255. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  256. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  257. }
  258. /* overlay needs to be disable in OCMD reg */
  259. static int intel_overlay_on(struct intel_overlay *overlay)
  260. {
  261. struct drm_device *dev = overlay->dev;
  262. struct drm_i915_private *dev_priv = dev->dev_private;
  263. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  264. struct drm_i915_gem_request *request;
  265. int pipe_a_quirk = 0;
  266. int ret;
  267. BUG_ON(overlay->active);
  268. overlay->active = 1;
  269. if (IS_I830(dev)) {
  270. pipe_a_quirk = i830_activate_pipe_a(dev);
  271. if (pipe_a_quirk < 0)
  272. return pipe_a_quirk;
  273. }
  274. request = kzalloc(sizeof(*request), GFP_KERNEL);
  275. if (request == NULL) {
  276. ret = -ENOMEM;
  277. goto out;
  278. }
  279. ret = intel_ring_begin(ring, 4);
  280. if (ret) {
  281. kfree(request);
  282. goto out;
  283. }
  284. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  285. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  286. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  287. intel_ring_emit(ring, MI_NOOP);
  288. intel_ring_advance(ring);
  289. ret = intel_overlay_do_wait_request(overlay, request, NULL);
  290. out:
  291. if (pipe_a_quirk)
  292. i830_deactivate_pipe_a(dev);
  293. return ret;
  294. }
  295. /* overlay needs to be enabled in OCMD reg */
  296. static int intel_overlay_continue(struct intel_overlay *overlay,
  297. bool load_polyphase_filter)
  298. {
  299. struct drm_device *dev = overlay->dev;
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  302. struct drm_i915_gem_request *request;
  303. u32 flip_addr = overlay->flip_addr;
  304. u32 tmp;
  305. int ret;
  306. BUG_ON(!overlay->active);
  307. request = kzalloc(sizeof(*request), GFP_KERNEL);
  308. if (request == NULL)
  309. return -ENOMEM;
  310. if (load_polyphase_filter)
  311. flip_addr |= OFC_UPDATE;
  312. /* check for underruns */
  313. tmp = I915_READ(DOVSTA);
  314. if (tmp & (1 << 17))
  315. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  316. ret = intel_ring_begin(ring, 2);
  317. if (ret) {
  318. kfree(request);
  319. return ret;
  320. }
  321. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  322. intel_ring_emit(ring, flip_addr);
  323. intel_ring_advance(ring);
  324. ret = i915_add_request(ring, NULL, request);
  325. if (ret) {
  326. kfree(request);
  327. return ret;
  328. }
  329. overlay->last_flip_req = request->seqno;
  330. return 0;
  331. }
  332. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  333. {
  334. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  335. i915_gem_object_unpin(obj);
  336. drm_gem_object_unreference(&obj->base);
  337. overlay->old_vid_bo = NULL;
  338. }
  339. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  340. {
  341. struct drm_i915_gem_object *obj = overlay->vid_bo;
  342. /* never have the overlay hw on without showing a frame */
  343. BUG_ON(!overlay->vid_bo);
  344. i915_gem_object_unpin(obj);
  345. drm_gem_object_unreference(&obj->base);
  346. overlay->vid_bo = NULL;
  347. overlay->crtc->overlay = NULL;
  348. overlay->crtc = NULL;
  349. overlay->active = 0;
  350. }
  351. /* overlay needs to be disabled in OCMD reg */
  352. static int intel_overlay_off(struct intel_overlay *overlay)
  353. {
  354. struct drm_device *dev = overlay->dev;
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  357. u32 flip_addr = overlay->flip_addr;
  358. struct drm_i915_gem_request *request;
  359. int ret;
  360. BUG_ON(!overlay->active);
  361. request = kzalloc(sizeof(*request), GFP_KERNEL);
  362. if (request == NULL)
  363. return -ENOMEM;
  364. /* According to intel docs the overlay hw may hang (when switching
  365. * off) without loading the filter coeffs. It is however unclear whether
  366. * this applies to the disabling of the overlay or to the switching off
  367. * of the hw. Do it in both cases */
  368. flip_addr |= OFC_UPDATE;
  369. ret = intel_ring_begin(ring, 6);
  370. if (ret) {
  371. kfree(request);
  372. return ret;
  373. }
  374. /* wait for overlay to go idle */
  375. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  376. intel_ring_emit(ring, flip_addr);
  377. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  378. /* turn overlay off */
  379. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  380. intel_ring_emit(ring, flip_addr);
  381. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  382. intel_ring_advance(ring);
  383. return intel_overlay_do_wait_request(overlay, request,
  384. intel_overlay_off_tail);
  385. }
  386. /* recover from an interruption due to a signal
  387. * We have to be careful not to repeat work forever an make forward progess. */
  388. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  389. {
  390. struct drm_device *dev = overlay->dev;
  391. drm_i915_private_t *dev_priv = dev->dev_private;
  392. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  393. int ret;
  394. if (overlay->last_flip_req == 0)
  395. return 0;
  396. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  397. if (ret)
  398. return ret;
  399. i915_gem_retire_requests(dev);
  400. if (overlay->flip_tail)
  401. overlay->flip_tail(overlay);
  402. overlay->last_flip_req = 0;
  403. return 0;
  404. }
  405. /* Wait for pending overlay flip and release old frame.
  406. * Needs to be called before the overlay register are changed
  407. * via intel_overlay_(un)map_regs
  408. */
  409. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  410. {
  411. struct drm_device *dev = overlay->dev;
  412. drm_i915_private_t *dev_priv = dev->dev_private;
  413. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  414. int ret;
  415. /* Only wait if there is actually an old frame to release to
  416. * guarantee forward progress.
  417. */
  418. if (!overlay->old_vid_bo)
  419. return 0;
  420. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  421. struct drm_i915_gem_request *request;
  422. /* synchronous slowpath */
  423. request = kzalloc(sizeof(*request), GFP_KERNEL);
  424. if (request == NULL)
  425. return -ENOMEM;
  426. ret = intel_ring_begin(ring, 2);
  427. if (ret) {
  428. kfree(request);
  429. return ret;
  430. }
  431. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  432. intel_ring_emit(ring, MI_NOOP);
  433. intel_ring_advance(ring);
  434. ret = intel_overlay_do_wait_request(overlay, request,
  435. intel_overlay_release_old_vid_tail);
  436. if (ret)
  437. return ret;
  438. }
  439. intel_overlay_release_old_vid_tail(overlay);
  440. return 0;
  441. }
  442. struct put_image_params {
  443. int format;
  444. short dst_x;
  445. short dst_y;
  446. short dst_w;
  447. short dst_h;
  448. short src_w;
  449. short src_scan_h;
  450. short src_scan_w;
  451. short src_h;
  452. short stride_Y;
  453. short stride_UV;
  454. int offset_Y;
  455. int offset_U;
  456. int offset_V;
  457. };
  458. static int packed_depth_bytes(u32 format)
  459. {
  460. switch (format & I915_OVERLAY_DEPTH_MASK) {
  461. case I915_OVERLAY_YUV422:
  462. return 4;
  463. case I915_OVERLAY_YUV411:
  464. /* return 6; not implemented */
  465. default:
  466. return -EINVAL;
  467. }
  468. }
  469. static int packed_width_bytes(u32 format, short width)
  470. {
  471. switch (format & I915_OVERLAY_DEPTH_MASK) {
  472. case I915_OVERLAY_YUV422:
  473. return width << 1;
  474. default:
  475. return -EINVAL;
  476. }
  477. }
  478. static int uv_hsubsampling(u32 format)
  479. {
  480. switch (format & I915_OVERLAY_DEPTH_MASK) {
  481. case I915_OVERLAY_YUV422:
  482. case I915_OVERLAY_YUV420:
  483. return 2;
  484. case I915_OVERLAY_YUV411:
  485. case I915_OVERLAY_YUV410:
  486. return 4;
  487. default:
  488. return -EINVAL;
  489. }
  490. }
  491. static int uv_vsubsampling(u32 format)
  492. {
  493. switch (format & I915_OVERLAY_DEPTH_MASK) {
  494. case I915_OVERLAY_YUV420:
  495. case I915_OVERLAY_YUV410:
  496. return 2;
  497. case I915_OVERLAY_YUV422:
  498. case I915_OVERLAY_YUV411:
  499. return 1;
  500. default:
  501. return -EINVAL;
  502. }
  503. }
  504. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  505. {
  506. u32 mask, shift, ret;
  507. if (IS_GEN2(dev)) {
  508. mask = 0x1f;
  509. shift = 5;
  510. } else {
  511. mask = 0x3f;
  512. shift = 6;
  513. }
  514. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  515. if (!IS_GEN2(dev))
  516. ret <<= 1;
  517. ret -= 1;
  518. return ret << 2;
  519. }
  520. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  521. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  522. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  523. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  524. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  525. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  526. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  527. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  528. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  529. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  530. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  531. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  532. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  533. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  534. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  535. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  536. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  537. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  538. };
  539. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  540. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  541. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  542. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  543. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  544. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  545. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  546. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  547. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  548. 0x3000, 0x0800, 0x3000
  549. };
  550. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  551. {
  552. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  553. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  554. sizeof(uv_static_hcoeffs));
  555. }
  556. static bool update_scaling_factors(struct intel_overlay *overlay,
  557. struct overlay_registers __iomem *regs,
  558. struct put_image_params *params)
  559. {
  560. /* fixed point with a 12 bit shift */
  561. u32 xscale, yscale, xscale_UV, yscale_UV;
  562. #define FP_SHIFT 12
  563. #define FRACT_MASK 0xfff
  564. bool scale_changed = false;
  565. int uv_hscale = uv_hsubsampling(params->format);
  566. int uv_vscale = uv_vsubsampling(params->format);
  567. if (params->dst_w > 1)
  568. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  569. /(params->dst_w);
  570. else
  571. xscale = 1 << FP_SHIFT;
  572. if (params->dst_h > 1)
  573. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  574. /(params->dst_h);
  575. else
  576. yscale = 1 << FP_SHIFT;
  577. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  578. xscale_UV = xscale/uv_hscale;
  579. yscale_UV = yscale/uv_vscale;
  580. /* make the Y scale to UV scale ratio an exact multiply */
  581. xscale = xscale_UV * uv_hscale;
  582. yscale = yscale_UV * uv_vscale;
  583. /*} else {
  584. xscale_UV = 0;
  585. yscale_UV = 0;
  586. }*/
  587. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  588. scale_changed = true;
  589. overlay->old_xscale = xscale;
  590. overlay->old_yscale = yscale;
  591. iowrite32(((yscale & FRACT_MASK) << 20) |
  592. ((xscale >> FP_SHIFT) << 16) |
  593. ((xscale & FRACT_MASK) << 3),
  594. &regs->YRGBSCALE);
  595. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  596. ((xscale_UV >> FP_SHIFT) << 16) |
  597. ((xscale_UV & FRACT_MASK) << 3),
  598. &regs->UVSCALE);
  599. iowrite32((((yscale >> FP_SHIFT) << 16) |
  600. ((yscale_UV >> FP_SHIFT) << 0)),
  601. &regs->UVSCALEV);
  602. if (scale_changed)
  603. update_polyphase_filter(regs);
  604. return scale_changed;
  605. }
  606. static void update_colorkey(struct intel_overlay *overlay,
  607. struct overlay_registers __iomem *regs)
  608. {
  609. u32 key = overlay->color_key;
  610. switch (overlay->crtc->base.fb->bits_per_pixel) {
  611. case 8:
  612. iowrite32(0, &regs->DCLRKV);
  613. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  614. break;
  615. case 16:
  616. if (overlay->crtc->base.fb->depth == 15) {
  617. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  618. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  619. &regs->DCLRKM);
  620. } else {
  621. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  622. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  623. &regs->DCLRKM);
  624. }
  625. break;
  626. case 24:
  627. case 32:
  628. iowrite32(key, &regs->DCLRKV);
  629. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  630. break;
  631. }
  632. }
  633. static u32 overlay_cmd_reg(struct put_image_params *params)
  634. {
  635. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  636. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  637. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  638. case I915_OVERLAY_YUV422:
  639. cmd |= OCMD_YUV_422_PLANAR;
  640. break;
  641. case I915_OVERLAY_YUV420:
  642. cmd |= OCMD_YUV_420_PLANAR;
  643. break;
  644. case I915_OVERLAY_YUV411:
  645. case I915_OVERLAY_YUV410:
  646. cmd |= OCMD_YUV_410_PLANAR;
  647. break;
  648. }
  649. } else { /* YUV packed */
  650. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  651. case I915_OVERLAY_YUV422:
  652. cmd |= OCMD_YUV_422_PACKED;
  653. break;
  654. case I915_OVERLAY_YUV411:
  655. cmd |= OCMD_YUV_411_PACKED;
  656. break;
  657. }
  658. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  659. case I915_OVERLAY_NO_SWAP:
  660. break;
  661. case I915_OVERLAY_UV_SWAP:
  662. cmd |= OCMD_UV_SWAP;
  663. break;
  664. case I915_OVERLAY_Y_SWAP:
  665. cmd |= OCMD_Y_SWAP;
  666. break;
  667. case I915_OVERLAY_Y_AND_UV_SWAP:
  668. cmd |= OCMD_Y_AND_UV_SWAP;
  669. break;
  670. }
  671. }
  672. return cmd;
  673. }
  674. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  675. struct drm_i915_gem_object *new_bo,
  676. struct put_image_params *params)
  677. {
  678. int ret, tmp_width;
  679. struct overlay_registers __iomem *regs;
  680. bool scale_changed = false;
  681. struct drm_device *dev = overlay->dev;
  682. u32 swidth, swidthsw, sheight, ostride;
  683. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  684. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  685. BUG_ON(!overlay);
  686. ret = intel_overlay_release_old_vid(overlay);
  687. if (ret != 0)
  688. return ret;
  689. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  690. if (ret != 0)
  691. return ret;
  692. ret = i915_gem_object_put_fence(new_bo);
  693. if (ret)
  694. goto out_unpin;
  695. if (!overlay->active) {
  696. u32 oconfig;
  697. regs = intel_overlay_map_regs(overlay);
  698. if (!regs) {
  699. ret = -ENOMEM;
  700. goto out_unpin;
  701. }
  702. oconfig = OCONF_CC_OUT_8BIT;
  703. if (IS_GEN4(overlay->dev))
  704. oconfig |= OCONF_CSC_MODE_BT709;
  705. oconfig |= overlay->crtc->pipe == 0 ?
  706. OCONF_PIPE_A : OCONF_PIPE_B;
  707. iowrite32(oconfig, &regs->OCONFIG);
  708. intel_overlay_unmap_regs(overlay, regs);
  709. ret = intel_overlay_on(overlay);
  710. if (ret != 0)
  711. goto out_unpin;
  712. }
  713. regs = intel_overlay_map_regs(overlay);
  714. if (!regs) {
  715. ret = -ENOMEM;
  716. goto out_unpin;
  717. }
  718. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  719. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  720. if (params->format & I915_OVERLAY_YUV_PACKED)
  721. tmp_width = packed_width_bytes(params->format, params->src_w);
  722. else
  723. tmp_width = params->src_w;
  724. swidth = params->src_w;
  725. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  726. sheight = params->src_h;
  727. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  728. ostride = params->stride_Y;
  729. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  730. int uv_hscale = uv_hsubsampling(params->format);
  731. int uv_vscale = uv_vsubsampling(params->format);
  732. u32 tmp_U, tmp_V;
  733. swidth |= (params->src_w/uv_hscale) << 16;
  734. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  735. params->src_w/uv_hscale);
  736. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  737. params->src_w/uv_hscale);
  738. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  739. sheight |= (params->src_h/uv_vscale) << 16;
  740. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  741. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  742. ostride |= params->stride_UV << 16;
  743. }
  744. iowrite32(swidth, &regs->SWIDTH);
  745. iowrite32(swidthsw, &regs->SWIDTHSW);
  746. iowrite32(sheight, &regs->SHEIGHT);
  747. iowrite32(ostride, &regs->OSTRIDE);
  748. scale_changed = update_scaling_factors(overlay, regs, params);
  749. update_colorkey(overlay, regs);
  750. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  751. intel_overlay_unmap_regs(overlay, regs);
  752. ret = intel_overlay_continue(overlay, scale_changed);
  753. if (ret)
  754. goto out_unpin;
  755. overlay->old_vid_bo = overlay->vid_bo;
  756. overlay->vid_bo = new_bo;
  757. return 0;
  758. out_unpin:
  759. i915_gem_object_unpin(new_bo);
  760. return ret;
  761. }
  762. int intel_overlay_switch_off(struct intel_overlay *overlay)
  763. {
  764. struct overlay_registers __iomem *regs;
  765. struct drm_device *dev = overlay->dev;
  766. int ret;
  767. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  768. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  769. ret = intel_overlay_recover_from_interrupt(overlay);
  770. if (ret != 0)
  771. return ret;
  772. if (!overlay->active)
  773. return 0;
  774. ret = intel_overlay_release_old_vid(overlay);
  775. if (ret != 0)
  776. return ret;
  777. regs = intel_overlay_map_regs(overlay);
  778. iowrite32(0, &regs->OCMD);
  779. intel_overlay_unmap_regs(overlay, regs);
  780. ret = intel_overlay_off(overlay);
  781. if (ret != 0)
  782. return ret;
  783. intel_overlay_off_tail(overlay);
  784. return 0;
  785. }
  786. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  787. struct intel_crtc *crtc)
  788. {
  789. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  790. if (!crtc->active)
  791. return -EINVAL;
  792. /* can't use the overlay with double wide pipe */
  793. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  794. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  795. return -EINVAL;
  796. return 0;
  797. }
  798. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  799. {
  800. struct drm_device *dev = overlay->dev;
  801. drm_i915_private_t *dev_priv = dev->dev_private;
  802. u32 pfit_control = I915_READ(PFIT_CONTROL);
  803. u32 ratio;
  804. /* XXX: This is not the same logic as in the xorg driver, but more in
  805. * line with the intel documentation for the i965
  806. */
  807. if (INTEL_INFO(dev)->gen >= 4) {
  808. /* on i965 use the PGM reg to read out the autoscaler values */
  809. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  810. } else {
  811. if (pfit_control & VERT_AUTO_SCALE)
  812. ratio = I915_READ(PFIT_AUTO_RATIOS);
  813. else
  814. ratio = I915_READ(PFIT_PGM_RATIOS);
  815. ratio >>= PFIT_VERT_SCALE_SHIFT;
  816. }
  817. overlay->pfit_vscale_ratio = ratio;
  818. }
  819. static int check_overlay_dst(struct intel_overlay *overlay,
  820. struct drm_intel_overlay_put_image *rec)
  821. {
  822. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  823. if (rec->dst_x < mode->hdisplay &&
  824. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  825. rec->dst_y < mode->vdisplay &&
  826. rec->dst_y + rec->dst_height <= mode->vdisplay)
  827. return 0;
  828. else
  829. return -EINVAL;
  830. }
  831. static int check_overlay_scaling(struct put_image_params *rec)
  832. {
  833. u32 tmp;
  834. /* downscaling limit is 8.0 */
  835. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  836. if (tmp > 7)
  837. return -EINVAL;
  838. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  839. if (tmp > 7)
  840. return -EINVAL;
  841. return 0;
  842. }
  843. static int check_overlay_src(struct drm_device *dev,
  844. struct drm_intel_overlay_put_image *rec,
  845. struct drm_i915_gem_object *new_bo)
  846. {
  847. int uv_hscale = uv_hsubsampling(rec->flags);
  848. int uv_vscale = uv_vsubsampling(rec->flags);
  849. u32 stride_mask;
  850. int depth;
  851. u32 tmp;
  852. /* check src dimensions */
  853. if (IS_845G(dev) || IS_I830(dev)) {
  854. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  855. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  856. return -EINVAL;
  857. } else {
  858. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  859. rec->src_width > IMAGE_MAX_WIDTH)
  860. return -EINVAL;
  861. }
  862. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  863. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  864. rec->src_width < N_HORIZ_Y_TAPS*4)
  865. return -EINVAL;
  866. /* check alignment constraints */
  867. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  868. case I915_OVERLAY_RGB:
  869. /* not implemented */
  870. return -EINVAL;
  871. case I915_OVERLAY_YUV_PACKED:
  872. if (uv_vscale != 1)
  873. return -EINVAL;
  874. depth = packed_depth_bytes(rec->flags);
  875. if (depth < 0)
  876. return depth;
  877. /* ignore UV planes */
  878. rec->stride_UV = 0;
  879. rec->offset_U = 0;
  880. rec->offset_V = 0;
  881. /* check pixel alignment */
  882. if (rec->offset_Y % depth)
  883. return -EINVAL;
  884. break;
  885. case I915_OVERLAY_YUV_PLANAR:
  886. if (uv_vscale < 0 || uv_hscale < 0)
  887. return -EINVAL;
  888. /* no offset restrictions for planar formats */
  889. break;
  890. default:
  891. return -EINVAL;
  892. }
  893. if (rec->src_width % uv_hscale)
  894. return -EINVAL;
  895. /* stride checking */
  896. if (IS_I830(dev) || IS_845G(dev))
  897. stride_mask = 255;
  898. else
  899. stride_mask = 63;
  900. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  901. return -EINVAL;
  902. if (IS_GEN4(dev) && rec->stride_Y < 512)
  903. return -EINVAL;
  904. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  905. 4096 : 8192;
  906. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  907. return -EINVAL;
  908. /* check buffer dimensions */
  909. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  910. case I915_OVERLAY_RGB:
  911. case I915_OVERLAY_YUV_PACKED:
  912. /* always 4 Y values per depth pixels */
  913. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  914. return -EINVAL;
  915. tmp = rec->stride_Y*rec->src_height;
  916. if (rec->offset_Y + tmp > new_bo->base.size)
  917. return -EINVAL;
  918. break;
  919. case I915_OVERLAY_YUV_PLANAR:
  920. if (rec->src_width > rec->stride_Y)
  921. return -EINVAL;
  922. if (rec->src_width/uv_hscale > rec->stride_UV)
  923. return -EINVAL;
  924. tmp = rec->stride_Y * rec->src_height;
  925. if (rec->offset_Y + tmp > new_bo->base.size)
  926. return -EINVAL;
  927. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  928. if (rec->offset_U + tmp > new_bo->base.size ||
  929. rec->offset_V + tmp > new_bo->base.size)
  930. return -EINVAL;
  931. break;
  932. }
  933. return 0;
  934. }
  935. /**
  936. * Return the pipe currently connected to the panel fitter,
  937. * or -1 if the panel fitter is not present or not in use
  938. */
  939. static int intel_panel_fitter_pipe(struct drm_device *dev)
  940. {
  941. struct drm_i915_private *dev_priv = dev->dev_private;
  942. u32 pfit_control;
  943. /* i830 doesn't have a panel fitter */
  944. if (IS_I830(dev))
  945. return -1;
  946. pfit_control = I915_READ(PFIT_CONTROL);
  947. /* See if the panel fitter is in use */
  948. if ((pfit_control & PFIT_ENABLE) == 0)
  949. return -1;
  950. /* 965 can place panel fitter on either pipe */
  951. if (IS_GEN4(dev))
  952. return (pfit_control >> 29) & 0x3;
  953. /* older chips can only use pipe 1 */
  954. return 1;
  955. }
  956. int intel_overlay_put_image(struct drm_device *dev, void *data,
  957. struct drm_file *file_priv)
  958. {
  959. struct drm_intel_overlay_put_image *put_image_rec = data;
  960. drm_i915_private_t *dev_priv = dev->dev_private;
  961. struct intel_overlay *overlay;
  962. struct drm_mode_object *drmmode_obj;
  963. struct intel_crtc *crtc;
  964. struct drm_i915_gem_object *new_bo;
  965. struct put_image_params *params;
  966. int ret;
  967. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  968. overlay = dev_priv->overlay;
  969. if (!overlay) {
  970. DRM_DEBUG("userspace bug: no overlay\n");
  971. return -ENODEV;
  972. }
  973. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  974. mutex_lock(&dev->mode_config.mutex);
  975. mutex_lock(&dev->struct_mutex);
  976. ret = intel_overlay_switch_off(overlay);
  977. mutex_unlock(&dev->struct_mutex);
  978. mutex_unlock(&dev->mode_config.mutex);
  979. return ret;
  980. }
  981. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  982. if (!params)
  983. return -ENOMEM;
  984. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  985. DRM_MODE_OBJECT_CRTC);
  986. if (!drmmode_obj) {
  987. ret = -ENOENT;
  988. goto out_free;
  989. }
  990. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  991. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  992. put_image_rec->bo_handle));
  993. if (&new_bo->base == NULL) {
  994. ret = -ENOENT;
  995. goto out_free;
  996. }
  997. mutex_lock(&dev->mode_config.mutex);
  998. mutex_lock(&dev->struct_mutex);
  999. if (new_bo->tiling_mode) {
  1000. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  1001. ret = -EINVAL;
  1002. goto out_unlock;
  1003. }
  1004. ret = intel_overlay_recover_from_interrupt(overlay);
  1005. if (ret != 0)
  1006. goto out_unlock;
  1007. if (overlay->crtc != crtc) {
  1008. struct drm_display_mode *mode = &crtc->base.mode;
  1009. ret = intel_overlay_switch_off(overlay);
  1010. if (ret != 0)
  1011. goto out_unlock;
  1012. ret = check_overlay_possible_on_crtc(overlay, crtc);
  1013. if (ret != 0)
  1014. goto out_unlock;
  1015. overlay->crtc = crtc;
  1016. crtc->overlay = overlay;
  1017. /* line too wide, i.e. one-line-mode */
  1018. if (mode->hdisplay > 1024 &&
  1019. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  1020. overlay->pfit_active = 1;
  1021. update_pfit_vscale_ratio(overlay);
  1022. } else
  1023. overlay->pfit_active = 0;
  1024. }
  1025. ret = check_overlay_dst(overlay, put_image_rec);
  1026. if (ret != 0)
  1027. goto out_unlock;
  1028. if (overlay->pfit_active) {
  1029. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1030. overlay->pfit_vscale_ratio);
  1031. /* shifting right rounds downwards, so add 1 */
  1032. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1033. overlay->pfit_vscale_ratio) + 1;
  1034. } else {
  1035. params->dst_y = put_image_rec->dst_y;
  1036. params->dst_h = put_image_rec->dst_height;
  1037. }
  1038. params->dst_x = put_image_rec->dst_x;
  1039. params->dst_w = put_image_rec->dst_width;
  1040. params->src_w = put_image_rec->src_width;
  1041. params->src_h = put_image_rec->src_height;
  1042. params->src_scan_w = put_image_rec->src_scan_width;
  1043. params->src_scan_h = put_image_rec->src_scan_height;
  1044. if (params->src_scan_h > params->src_h ||
  1045. params->src_scan_w > params->src_w) {
  1046. ret = -EINVAL;
  1047. goto out_unlock;
  1048. }
  1049. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1050. if (ret != 0)
  1051. goto out_unlock;
  1052. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1053. params->stride_Y = put_image_rec->stride_Y;
  1054. params->stride_UV = put_image_rec->stride_UV;
  1055. params->offset_Y = put_image_rec->offset_Y;
  1056. params->offset_U = put_image_rec->offset_U;
  1057. params->offset_V = put_image_rec->offset_V;
  1058. /* Check scaling after src size to prevent a divide-by-zero. */
  1059. ret = check_overlay_scaling(params);
  1060. if (ret != 0)
  1061. goto out_unlock;
  1062. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1063. if (ret != 0)
  1064. goto out_unlock;
  1065. mutex_unlock(&dev->struct_mutex);
  1066. mutex_unlock(&dev->mode_config.mutex);
  1067. kfree(params);
  1068. return 0;
  1069. out_unlock:
  1070. mutex_unlock(&dev->struct_mutex);
  1071. mutex_unlock(&dev->mode_config.mutex);
  1072. drm_gem_object_unreference_unlocked(&new_bo->base);
  1073. out_free:
  1074. kfree(params);
  1075. return ret;
  1076. }
  1077. static void update_reg_attrs(struct intel_overlay *overlay,
  1078. struct overlay_registers __iomem *regs)
  1079. {
  1080. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1081. &regs->OCLRC0);
  1082. iowrite32(overlay->saturation, &regs->OCLRC1);
  1083. }
  1084. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1085. {
  1086. int i;
  1087. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1088. return false;
  1089. for (i = 0; i < 3; i++) {
  1090. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1091. return false;
  1092. }
  1093. return true;
  1094. }
  1095. static bool check_gamma5_errata(u32 gamma5)
  1096. {
  1097. int i;
  1098. for (i = 0; i < 3; i++) {
  1099. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1100. return false;
  1101. }
  1102. return true;
  1103. }
  1104. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1105. {
  1106. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1107. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1108. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1109. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1110. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1111. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1112. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1113. return -EINVAL;
  1114. if (!check_gamma5_errata(attrs->gamma5))
  1115. return -EINVAL;
  1116. return 0;
  1117. }
  1118. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1119. struct drm_file *file_priv)
  1120. {
  1121. struct drm_intel_overlay_attrs *attrs = data;
  1122. drm_i915_private_t *dev_priv = dev->dev_private;
  1123. struct intel_overlay *overlay;
  1124. struct overlay_registers __iomem *regs;
  1125. int ret;
  1126. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1127. overlay = dev_priv->overlay;
  1128. if (!overlay) {
  1129. DRM_DEBUG("userspace bug: no overlay\n");
  1130. return -ENODEV;
  1131. }
  1132. mutex_lock(&dev->mode_config.mutex);
  1133. mutex_lock(&dev->struct_mutex);
  1134. ret = -EINVAL;
  1135. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1136. attrs->color_key = overlay->color_key;
  1137. attrs->brightness = overlay->brightness;
  1138. attrs->contrast = overlay->contrast;
  1139. attrs->saturation = overlay->saturation;
  1140. if (!IS_GEN2(dev)) {
  1141. attrs->gamma0 = I915_READ(OGAMC0);
  1142. attrs->gamma1 = I915_READ(OGAMC1);
  1143. attrs->gamma2 = I915_READ(OGAMC2);
  1144. attrs->gamma3 = I915_READ(OGAMC3);
  1145. attrs->gamma4 = I915_READ(OGAMC4);
  1146. attrs->gamma5 = I915_READ(OGAMC5);
  1147. }
  1148. } else {
  1149. if (attrs->brightness < -128 || attrs->brightness > 127)
  1150. goto out_unlock;
  1151. if (attrs->contrast > 255)
  1152. goto out_unlock;
  1153. if (attrs->saturation > 1023)
  1154. goto out_unlock;
  1155. overlay->color_key = attrs->color_key;
  1156. overlay->brightness = attrs->brightness;
  1157. overlay->contrast = attrs->contrast;
  1158. overlay->saturation = attrs->saturation;
  1159. regs = intel_overlay_map_regs(overlay);
  1160. if (!regs) {
  1161. ret = -ENOMEM;
  1162. goto out_unlock;
  1163. }
  1164. update_reg_attrs(overlay, regs);
  1165. intel_overlay_unmap_regs(overlay, regs);
  1166. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1167. if (IS_GEN2(dev))
  1168. goto out_unlock;
  1169. if (overlay->active) {
  1170. ret = -EBUSY;
  1171. goto out_unlock;
  1172. }
  1173. ret = check_gamma(attrs);
  1174. if (ret)
  1175. goto out_unlock;
  1176. I915_WRITE(OGAMC0, attrs->gamma0);
  1177. I915_WRITE(OGAMC1, attrs->gamma1);
  1178. I915_WRITE(OGAMC2, attrs->gamma2);
  1179. I915_WRITE(OGAMC3, attrs->gamma3);
  1180. I915_WRITE(OGAMC4, attrs->gamma4);
  1181. I915_WRITE(OGAMC5, attrs->gamma5);
  1182. }
  1183. }
  1184. ret = 0;
  1185. out_unlock:
  1186. mutex_unlock(&dev->struct_mutex);
  1187. mutex_unlock(&dev->mode_config.mutex);
  1188. return ret;
  1189. }
  1190. void intel_setup_overlay(struct drm_device *dev)
  1191. {
  1192. drm_i915_private_t *dev_priv = dev->dev_private;
  1193. struct intel_overlay *overlay;
  1194. struct drm_i915_gem_object *reg_bo;
  1195. struct overlay_registers __iomem *regs;
  1196. int ret;
  1197. if (!HAS_OVERLAY(dev))
  1198. return;
  1199. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1200. if (!overlay)
  1201. return;
  1202. mutex_lock(&dev->struct_mutex);
  1203. if (WARN_ON(dev_priv->overlay))
  1204. goto out_free;
  1205. overlay->dev = dev;
  1206. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1207. if (!reg_bo)
  1208. goto out_free;
  1209. overlay->reg_bo = reg_bo;
  1210. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1211. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1212. I915_GEM_PHYS_OVERLAY_REGS,
  1213. PAGE_SIZE);
  1214. if (ret) {
  1215. DRM_ERROR("failed to attach phys overlay regs\n");
  1216. goto out_free_bo;
  1217. }
  1218. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1219. } else {
  1220. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true);
  1221. if (ret) {
  1222. DRM_ERROR("failed to pin overlay register bo\n");
  1223. goto out_free_bo;
  1224. }
  1225. overlay->flip_addr = reg_bo->gtt_offset;
  1226. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1227. if (ret) {
  1228. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1229. goto out_unpin_bo;
  1230. }
  1231. }
  1232. /* init all values */
  1233. overlay->color_key = 0x0101fe;
  1234. overlay->brightness = -19;
  1235. overlay->contrast = 75;
  1236. overlay->saturation = 146;
  1237. regs = intel_overlay_map_regs(overlay);
  1238. if (!regs)
  1239. goto out_unpin_bo;
  1240. memset_io(regs, 0, sizeof(struct overlay_registers));
  1241. update_polyphase_filter(regs);
  1242. update_reg_attrs(overlay, regs);
  1243. intel_overlay_unmap_regs(overlay, regs);
  1244. dev_priv->overlay = overlay;
  1245. mutex_unlock(&dev->struct_mutex);
  1246. DRM_INFO("initialized overlay support\n");
  1247. return;
  1248. out_unpin_bo:
  1249. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1250. i915_gem_object_unpin(reg_bo);
  1251. out_free_bo:
  1252. drm_gem_object_unreference(&reg_bo->base);
  1253. out_free:
  1254. mutex_unlock(&dev->struct_mutex);
  1255. kfree(overlay);
  1256. return;
  1257. }
  1258. void intel_cleanup_overlay(struct drm_device *dev)
  1259. {
  1260. drm_i915_private_t *dev_priv = dev->dev_private;
  1261. if (!dev_priv->overlay)
  1262. return;
  1263. /* The bo's should be free'd by the generic code already.
  1264. * Furthermore modesetting teardown happens beforehand so the
  1265. * hardware should be off already */
  1266. BUG_ON(dev_priv->overlay->active);
  1267. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1268. kfree(dev_priv->overlay);
  1269. }
  1270. #ifdef CONFIG_DEBUG_FS
  1271. #include <linux/seq_file.h>
  1272. struct intel_overlay_error_state {
  1273. struct overlay_registers regs;
  1274. unsigned long base;
  1275. u32 dovsta;
  1276. u32 isr;
  1277. };
  1278. static struct overlay_registers __iomem *
  1279. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1280. {
  1281. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1282. struct overlay_registers __iomem *regs;
  1283. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1284. /* Cast to make sparse happy, but it's wc memory anyway, so
  1285. * equivalent to the wc io mapping on X86. */
  1286. regs = (struct overlay_registers __iomem *)
  1287. overlay->reg_bo->phys_obj->handle->vaddr;
  1288. else
  1289. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1290. overlay->reg_bo->gtt_offset);
  1291. return regs;
  1292. }
  1293. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1294. struct overlay_registers __iomem *regs)
  1295. {
  1296. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1297. io_mapping_unmap_atomic(regs);
  1298. }
  1299. struct intel_overlay_error_state *
  1300. intel_overlay_capture_error_state(struct drm_device *dev)
  1301. {
  1302. drm_i915_private_t *dev_priv = dev->dev_private;
  1303. struct intel_overlay *overlay = dev_priv->overlay;
  1304. struct intel_overlay_error_state *error;
  1305. struct overlay_registers __iomem *regs;
  1306. if (!overlay || !overlay->active)
  1307. return NULL;
  1308. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1309. if (error == NULL)
  1310. return NULL;
  1311. error->dovsta = I915_READ(DOVSTA);
  1312. error->isr = I915_READ(ISR);
  1313. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1314. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1315. else
  1316. error->base = overlay->reg_bo->gtt_offset;
  1317. regs = intel_overlay_map_regs_atomic(overlay);
  1318. if (!regs)
  1319. goto err;
  1320. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1321. intel_overlay_unmap_regs_atomic(overlay, regs);
  1322. return error;
  1323. err:
  1324. kfree(error);
  1325. return NULL;
  1326. }
  1327. void
  1328. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1329. {
  1330. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1331. error->dovsta, error->isr);
  1332. seq_printf(m, " Register file at 0x%08lx:\n",
  1333. error->base);
  1334. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1335. P(OBUF_0Y);
  1336. P(OBUF_1Y);
  1337. P(OBUF_0U);
  1338. P(OBUF_0V);
  1339. P(OBUF_1U);
  1340. P(OBUF_1V);
  1341. P(OSTRIDE);
  1342. P(YRGB_VPH);
  1343. P(UV_VPH);
  1344. P(HORZ_PH);
  1345. P(INIT_PHS);
  1346. P(DWINPOS);
  1347. P(DWINSZ);
  1348. P(SWIDTH);
  1349. P(SWIDTHSW);
  1350. P(SHEIGHT);
  1351. P(YRGBSCALE);
  1352. P(UVSCALE);
  1353. P(OCLRC0);
  1354. P(OCLRC1);
  1355. P(DCLRKV);
  1356. P(DCLRKM);
  1357. P(SCLRKVH);
  1358. P(SCLRKVL);
  1359. P(SCLRKEN);
  1360. P(OCONFIG);
  1361. P(OCMD);
  1362. P(OSTART_0Y);
  1363. P(OSTART_1Y);
  1364. P(OSTART_0U);
  1365. P(OSTART_0V);
  1366. P(OSTART_1U);
  1367. P(OSTART_1V);
  1368. P(OTILEOFF_0Y);
  1369. P(OTILEOFF_1Y);
  1370. P(OTILEOFF_0U);
  1371. P(OTILEOFF_0V);
  1372. P(OTILEOFF_1U);
  1373. P(OTILEOFF_1V);
  1374. P(FASTHSCALE);
  1375. P(UVSCALEV);
  1376. #undef P
  1377. }
  1378. #endif