intel_hdmi.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm_crtc.h"
  33. #include "drm_edid.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. static void
  38. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  39. {
  40. struct drm_device *dev = intel_hdmi->base.base.dev;
  41. struct drm_i915_private *dev_priv = dev->dev_private;
  42. uint32_t enabled_bits;
  43. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  44. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  45. "HDMI port enabled, expecting disabled\n");
  46. }
  47. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  48. {
  49. return container_of(encoder, struct intel_hdmi, base.base);
  50. }
  51. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  52. {
  53. return container_of(intel_attached_encoder(connector),
  54. struct intel_hdmi, base);
  55. }
  56. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  57. {
  58. uint8_t *data = (uint8_t *)frame;
  59. uint8_t sum = 0;
  60. unsigned i;
  61. frame->checksum = 0;
  62. frame->ecc = 0;
  63. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  64. sum += data[i];
  65. frame->checksum = 0x100 - sum;
  66. }
  67. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  68. {
  69. switch (frame->type) {
  70. case DIP_TYPE_AVI:
  71. return VIDEO_DIP_SELECT_AVI;
  72. case DIP_TYPE_SPD:
  73. return VIDEO_DIP_SELECT_SPD;
  74. default:
  75. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  76. return 0;
  77. }
  78. }
  79. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  80. {
  81. switch (frame->type) {
  82. case DIP_TYPE_AVI:
  83. return VIDEO_DIP_ENABLE_AVI;
  84. case DIP_TYPE_SPD:
  85. return VIDEO_DIP_ENABLE_SPD;
  86. default:
  87. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  92. {
  93. switch (frame->type) {
  94. case DIP_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case DIP_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. default:
  99. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  100. return 0;
  101. }
  102. }
  103. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  104. {
  105. switch (frame->type) {
  106. case DIP_TYPE_AVI:
  107. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  108. case DIP_TYPE_SPD:
  109. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  110. default:
  111. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  112. return 0;
  113. }
  114. }
  115. static void g4x_write_infoframe(struct drm_encoder *encoder,
  116. struct dip_infoframe *frame)
  117. {
  118. uint32_t *data = (uint32_t *)frame;
  119. struct drm_device *dev = encoder->dev;
  120. struct drm_i915_private *dev_priv = dev->dev_private;
  121. u32 val = I915_READ(VIDEO_DIP_CTL);
  122. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  123. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  124. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  125. val |= g4x_infoframe_index(frame);
  126. val &= ~g4x_infoframe_enable(frame);
  127. I915_WRITE(VIDEO_DIP_CTL, val);
  128. mmiowb();
  129. for (i = 0; i < len; i += 4) {
  130. I915_WRITE(VIDEO_DIP_DATA, *data);
  131. data++;
  132. }
  133. mmiowb();
  134. val |= g4x_infoframe_enable(frame);
  135. val &= ~VIDEO_DIP_FREQ_MASK;
  136. val |= VIDEO_DIP_FREQ_VSYNC;
  137. I915_WRITE(VIDEO_DIP_CTL, val);
  138. POSTING_READ(VIDEO_DIP_CTL);
  139. }
  140. static void ibx_write_infoframe(struct drm_encoder *encoder,
  141. struct dip_infoframe *frame)
  142. {
  143. uint32_t *data = (uint32_t *)frame;
  144. struct drm_device *dev = encoder->dev;
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  147. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  148. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  149. u32 val = I915_READ(reg);
  150. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  151. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  152. val |= g4x_infoframe_index(frame);
  153. val &= ~g4x_infoframe_enable(frame);
  154. I915_WRITE(reg, val);
  155. mmiowb();
  156. for (i = 0; i < len; i += 4) {
  157. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  158. data++;
  159. }
  160. mmiowb();
  161. val |= g4x_infoframe_enable(frame);
  162. val &= ~VIDEO_DIP_FREQ_MASK;
  163. val |= VIDEO_DIP_FREQ_VSYNC;
  164. I915_WRITE(reg, val);
  165. POSTING_READ(reg);
  166. }
  167. static void cpt_write_infoframe(struct drm_encoder *encoder,
  168. struct dip_infoframe *frame)
  169. {
  170. uint32_t *data = (uint32_t *)frame;
  171. struct drm_device *dev = encoder->dev;
  172. struct drm_i915_private *dev_priv = dev->dev_private;
  173. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  174. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  175. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  176. u32 val = I915_READ(reg);
  177. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  178. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  179. val |= g4x_infoframe_index(frame);
  180. /* The DIP control register spec says that we need to update the AVI
  181. * infoframe without clearing its enable bit */
  182. if (frame->type != DIP_TYPE_AVI)
  183. val &= ~g4x_infoframe_enable(frame);
  184. I915_WRITE(reg, val);
  185. mmiowb();
  186. for (i = 0; i < len; i += 4) {
  187. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  188. data++;
  189. }
  190. mmiowb();
  191. val |= g4x_infoframe_enable(frame);
  192. val &= ~VIDEO_DIP_FREQ_MASK;
  193. val |= VIDEO_DIP_FREQ_VSYNC;
  194. I915_WRITE(reg, val);
  195. POSTING_READ(reg);
  196. }
  197. static void vlv_write_infoframe(struct drm_encoder *encoder,
  198. struct dip_infoframe *frame)
  199. {
  200. uint32_t *data = (uint32_t *)frame;
  201. struct drm_device *dev = encoder->dev;
  202. struct drm_i915_private *dev_priv = dev->dev_private;
  203. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  204. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  205. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  206. u32 val = I915_READ(reg);
  207. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  208. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  209. val |= g4x_infoframe_index(frame);
  210. val &= ~g4x_infoframe_enable(frame);
  211. I915_WRITE(reg, val);
  212. mmiowb();
  213. for (i = 0; i < len; i += 4) {
  214. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  215. data++;
  216. }
  217. mmiowb();
  218. val |= g4x_infoframe_enable(frame);
  219. val &= ~VIDEO_DIP_FREQ_MASK;
  220. val |= VIDEO_DIP_FREQ_VSYNC;
  221. I915_WRITE(reg, val);
  222. POSTING_READ(reg);
  223. }
  224. static void hsw_write_infoframe(struct drm_encoder *encoder,
  225. struct dip_infoframe *frame)
  226. {
  227. uint32_t *data = (uint32_t *)frame;
  228. struct drm_device *dev = encoder->dev;
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  231. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  232. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  233. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  234. u32 val = I915_READ(ctl_reg);
  235. if (data_reg == 0)
  236. return;
  237. val &= ~hsw_infoframe_enable(frame);
  238. I915_WRITE(ctl_reg, val);
  239. mmiowb();
  240. for (i = 0; i < len; i += 4) {
  241. I915_WRITE(data_reg + i, *data);
  242. data++;
  243. }
  244. mmiowb();
  245. val |= hsw_infoframe_enable(frame);
  246. I915_WRITE(ctl_reg, val);
  247. POSTING_READ(ctl_reg);
  248. }
  249. static void intel_set_infoframe(struct drm_encoder *encoder,
  250. struct dip_infoframe *frame)
  251. {
  252. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  253. intel_dip_infoframe_csum(frame);
  254. intel_hdmi->write_infoframe(encoder, frame);
  255. }
  256. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  257. struct drm_display_mode *adjusted_mode)
  258. {
  259. struct dip_infoframe avi_if = {
  260. .type = DIP_TYPE_AVI,
  261. .ver = DIP_VERSION_AVI,
  262. .len = DIP_LEN_AVI,
  263. };
  264. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  265. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  266. intel_set_infoframe(encoder, &avi_if);
  267. }
  268. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  269. {
  270. struct dip_infoframe spd_if;
  271. memset(&spd_if, 0, sizeof(spd_if));
  272. spd_if.type = DIP_TYPE_SPD;
  273. spd_if.ver = DIP_VERSION_SPD;
  274. spd_if.len = DIP_LEN_SPD;
  275. strcpy(spd_if.body.spd.vn, "Intel");
  276. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  277. spd_if.body.spd.sdi = DIP_SPD_PC;
  278. intel_set_infoframe(encoder, &spd_if);
  279. }
  280. static void g4x_set_infoframes(struct drm_encoder *encoder,
  281. struct drm_display_mode *adjusted_mode)
  282. {
  283. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  284. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  285. u32 reg = VIDEO_DIP_CTL;
  286. u32 val = I915_READ(reg);
  287. u32 port;
  288. assert_hdmi_port_disabled(intel_hdmi);
  289. /* If the registers were not initialized yet, they might be zeroes,
  290. * which means we're selecting the AVI DIP and we're setting its
  291. * frequency to once. This seems to really confuse the HW and make
  292. * things stop working (the register spec says the AVI always needs to
  293. * be sent every VSync). So here we avoid writing to the register more
  294. * than we need and also explicitly select the AVI DIP and explicitly
  295. * set its frequency to every VSync. Avoiding to write it twice seems to
  296. * be enough to solve the problem, but being defensive shouldn't hurt us
  297. * either. */
  298. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  299. if (!intel_hdmi->has_hdmi_sink) {
  300. if (!(val & VIDEO_DIP_ENABLE))
  301. return;
  302. val &= ~VIDEO_DIP_ENABLE;
  303. I915_WRITE(reg, val);
  304. POSTING_READ(reg);
  305. return;
  306. }
  307. switch (intel_hdmi->sdvox_reg) {
  308. case SDVOB:
  309. port = VIDEO_DIP_PORT_B;
  310. break;
  311. case SDVOC:
  312. port = VIDEO_DIP_PORT_C;
  313. break;
  314. default:
  315. return;
  316. }
  317. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  318. if (val & VIDEO_DIP_ENABLE) {
  319. val &= ~VIDEO_DIP_ENABLE;
  320. I915_WRITE(reg, val);
  321. POSTING_READ(reg);
  322. }
  323. val &= ~VIDEO_DIP_PORT_MASK;
  324. val |= port;
  325. }
  326. val |= VIDEO_DIP_ENABLE;
  327. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  328. I915_WRITE(reg, val);
  329. POSTING_READ(reg);
  330. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  331. intel_hdmi_set_spd_infoframe(encoder);
  332. }
  333. static void ibx_set_infoframes(struct drm_encoder *encoder,
  334. struct drm_display_mode *adjusted_mode)
  335. {
  336. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  337. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  338. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  339. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  340. u32 val = I915_READ(reg);
  341. u32 port;
  342. assert_hdmi_port_disabled(intel_hdmi);
  343. /* See the big comment in g4x_set_infoframes() */
  344. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  345. if (!intel_hdmi->has_hdmi_sink) {
  346. if (!(val & VIDEO_DIP_ENABLE))
  347. return;
  348. val &= ~VIDEO_DIP_ENABLE;
  349. I915_WRITE(reg, val);
  350. POSTING_READ(reg);
  351. return;
  352. }
  353. switch (intel_hdmi->sdvox_reg) {
  354. case HDMIB:
  355. port = VIDEO_DIP_PORT_B;
  356. break;
  357. case HDMIC:
  358. port = VIDEO_DIP_PORT_C;
  359. break;
  360. case HDMID:
  361. port = VIDEO_DIP_PORT_D;
  362. break;
  363. default:
  364. return;
  365. }
  366. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  367. if (val & VIDEO_DIP_ENABLE) {
  368. val &= ~VIDEO_DIP_ENABLE;
  369. I915_WRITE(reg, val);
  370. POSTING_READ(reg);
  371. }
  372. val &= ~VIDEO_DIP_PORT_MASK;
  373. val |= port;
  374. }
  375. val |= VIDEO_DIP_ENABLE;
  376. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  377. VIDEO_DIP_ENABLE_GCP);
  378. I915_WRITE(reg, val);
  379. POSTING_READ(reg);
  380. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  381. intel_hdmi_set_spd_infoframe(encoder);
  382. }
  383. static void cpt_set_infoframes(struct drm_encoder *encoder,
  384. struct drm_display_mode *adjusted_mode)
  385. {
  386. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  387. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  388. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  389. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  390. u32 val = I915_READ(reg);
  391. assert_hdmi_port_disabled(intel_hdmi);
  392. /* See the big comment in g4x_set_infoframes() */
  393. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  394. if (!intel_hdmi->has_hdmi_sink) {
  395. if (!(val & VIDEO_DIP_ENABLE))
  396. return;
  397. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  398. I915_WRITE(reg, val);
  399. POSTING_READ(reg);
  400. return;
  401. }
  402. /* Set both together, unset both together: see the spec. */
  403. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  404. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  405. VIDEO_DIP_ENABLE_GCP);
  406. I915_WRITE(reg, val);
  407. POSTING_READ(reg);
  408. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  409. intel_hdmi_set_spd_infoframe(encoder);
  410. }
  411. static void vlv_set_infoframes(struct drm_encoder *encoder,
  412. struct drm_display_mode *adjusted_mode)
  413. {
  414. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  415. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  416. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  417. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  418. u32 val = I915_READ(reg);
  419. assert_hdmi_port_disabled(intel_hdmi);
  420. /* See the big comment in g4x_set_infoframes() */
  421. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  422. if (!intel_hdmi->has_hdmi_sink) {
  423. if (!(val & VIDEO_DIP_ENABLE))
  424. return;
  425. val &= ~VIDEO_DIP_ENABLE;
  426. I915_WRITE(reg, val);
  427. POSTING_READ(reg);
  428. return;
  429. }
  430. val |= VIDEO_DIP_ENABLE;
  431. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  432. VIDEO_DIP_ENABLE_GCP);
  433. I915_WRITE(reg, val);
  434. POSTING_READ(reg);
  435. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  436. intel_hdmi_set_spd_infoframe(encoder);
  437. }
  438. static void hsw_set_infoframes(struct drm_encoder *encoder,
  439. struct drm_display_mode *adjusted_mode)
  440. {
  441. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  442. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  443. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  444. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  445. u32 val = I915_READ(reg);
  446. assert_hdmi_port_disabled(intel_hdmi);
  447. if (!intel_hdmi->has_hdmi_sink) {
  448. I915_WRITE(reg, 0);
  449. POSTING_READ(reg);
  450. return;
  451. }
  452. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  453. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  454. I915_WRITE(reg, val);
  455. POSTING_READ(reg);
  456. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  457. intel_hdmi_set_spd_infoframe(encoder);
  458. }
  459. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  460. struct drm_display_mode *mode,
  461. struct drm_display_mode *adjusted_mode)
  462. {
  463. struct drm_device *dev = encoder->dev;
  464. struct drm_i915_private *dev_priv = dev->dev_private;
  465. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  466. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  467. u32 sdvox;
  468. sdvox = SDVO_ENCODING_HDMI;
  469. if (!HAS_PCH_SPLIT(dev))
  470. sdvox |= intel_hdmi->color_range;
  471. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  472. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  473. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  474. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  475. if (intel_crtc->bpp > 24)
  476. sdvox |= COLOR_FORMAT_12bpc;
  477. else
  478. sdvox |= COLOR_FORMAT_8bpc;
  479. /* Required on CPT */
  480. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  481. sdvox |= HDMI_MODE_SELECT;
  482. if (intel_hdmi->has_audio) {
  483. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  484. pipe_name(intel_crtc->pipe));
  485. sdvox |= SDVO_AUDIO_ENABLE;
  486. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  487. intel_write_eld(encoder, adjusted_mode);
  488. }
  489. if (HAS_PCH_CPT(dev))
  490. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  491. else if (intel_crtc->pipe == PIPE_B)
  492. sdvox |= SDVO_PIPE_B_SELECT;
  493. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  494. POSTING_READ(intel_hdmi->sdvox_reg);
  495. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  496. }
  497. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  498. {
  499. struct drm_device *dev = encoder->dev;
  500. struct drm_i915_private *dev_priv = dev->dev_private;
  501. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  502. u32 temp;
  503. u32 enable_bits = SDVO_ENABLE;
  504. if (intel_hdmi->has_audio || mode != DRM_MODE_DPMS_ON)
  505. enable_bits |= SDVO_AUDIO_ENABLE;
  506. temp = I915_READ(intel_hdmi->sdvox_reg);
  507. /* HW workaround for IBX, we need to move the port to transcoder A
  508. * before disabling it. */
  509. if (HAS_PCH_IBX(dev)) {
  510. struct drm_crtc *crtc = encoder->crtc;
  511. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  512. if (mode != DRM_MODE_DPMS_ON) {
  513. if (temp & SDVO_PIPE_B_SELECT) {
  514. temp &= ~SDVO_PIPE_B_SELECT;
  515. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  516. POSTING_READ(intel_hdmi->sdvox_reg);
  517. /* Again we need to write this twice. */
  518. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  519. POSTING_READ(intel_hdmi->sdvox_reg);
  520. /* Transcoder selection bits only update
  521. * effectively on vblank. */
  522. if (crtc)
  523. intel_wait_for_vblank(dev, pipe);
  524. else
  525. msleep(50);
  526. }
  527. } else {
  528. /* Restore the transcoder select bit. */
  529. if (pipe == PIPE_B)
  530. enable_bits |= SDVO_PIPE_B_SELECT;
  531. }
  532. }
  533. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  534. * we do this anyway which shows more stable in testing.
  535. */
  536. if (HAS_PCH_SPLIT(dev)) {
  537. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  538. POSTING_READ(intel_hdmi->sdvox_reg);
  539. }
  540. if (mode != DRM_MODE_DPMS_ON) {
  541. temp &= ~enable_bits;
  542. } else {
  543. temp |= enable_bits;
  544. }
  545. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  546. POSTING_READ(intel_hdmi->sdvox_reg);
  547. /* HW workaround, need to write this twice for issue that may result
  548. * in first write getting masked.
  549. */
  550. if (HAS_PCH_SPLIT(dev)) {
  551. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  552. POSTING_READ(intel_hdmi->sdvox_reg);
  553. }
  554. }
  555. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  556. struct drm_display_mode *mode)
  557. {
  558. if (mode->clock > 165000)
  559. return MODE_CLOCK_HIGH;
  560. if (mode->clock < 20000)
  561. return MODE_CLOCK_LOW;
  562. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  563. return MODE_NO_DBLESCAN;
  564. return MODE_OK;
  565. }
  566. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  567. const struct drm_display_mode *mode,
  568. struct drm_display_mode *adjusted_mode)
  569. {
  570. return true;
  571. }
  572. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  573. {
  574. struct drm_device *dev = intel_hdmi->base.base.dev;
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. uint32_t bit;
  577. switch (intel_hdmi->sdvox_reg) {
  578. case SDVOB:
  579. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  580. break;
  581. case SDVOC:
  582. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  583. break;
  584. default:
  585. bit = 0;
  586. break;
  587. }
  588. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  589. }
  590. static enum drm_connector_status
  591. intel_hdmi_detect(struct drm_connector *connector, bool force)
  592. {
  593. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  594. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  595. struct edid *edid;
  596. enum drm_connector_status status = connector_status_disconnected;
  597. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  598. return status;
  599. intel_hdmi->has_hdmi_sink = false;
  600. intel_hdmi->has_audio = false;
  601. edid = drm_get_edid(connector,
  602. intel_gmbus_get_adapter(dev_priv,
  603. intel_hdmi->ddc_bus));
  604. if (edid) {
  605. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  606. status = connector_status_connected;
  607. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  608. intel_hdmi->has_hdmi_sink =
  609. drm_detect_hdmi_monitor(edid);
  610. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  611. }
  612. connector->display_info.raw_edid = NULL;
  613. kfree(edid);
  614. }
  615. if (status == connector_status_connected) {
  616. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  617. intel_hdmi->has_audio =
  618. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  619. }
  620. return status;
  621. }
  622. static int intel_hdmi_get_modes(struct drm_connector *connector)
  623. {
  624. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  625. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  626. /* We should parse the EDID data and find out if it's an HDMI sink so
  627. * we can send audio to it.
  628. */
  629. return intel_ddc_get_modes(connector,
  630. intel_gmbus_get_adapter(dev_priv,
  631. intel_hdmi->ddc_bus));
  632. }
  633. static bool
  634. intel_hdmi_detect_audio(struct drm_connector *connector)
  635. {
  636. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  637. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  638. struct edid *edid;
  639. bool has_audio = false;
  640. edid = drm_get_edid(connector,
  641. intel_gmbus_get_adapter(dev_priv,
  642. intel_hdmi->ddc_bus));
  643. if (edid) {
  644. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  645. has_audio = drm_detect_monitor_audio(edid);
  646. connector->display_info.raw_edid = NULL;
  647. kfree(edid);
  648. }
  649. return has_audio;
  650. }
  651. static int
  652. intel_hdmi_set_property(struct drm_connector *connector,
  653. struct drm_property *property,
  654. uint64_t val)
  655. {
  656. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  657. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  658. int ret;
  659. ret = drm_connector_property_set_value(connector, property, val);
  660. if (ret)
  661. return ret;
  662. if (property == dev_priv->force_audio_property) {
  663. enum hdmi_force_audio i = val;
  664. bool has_audio;
  665. if (i == intel_hdmi->force_audio)
  666. return 0;
  667. intel_hdmi->force_audio = i;
  668. if (i == HDMI_AUDIO_AUTO)
  669. has_audio = intel_hdmi_detect_audio(connector);
  670. else
  671. has_audio = (i == HDMI_AUDIO_ON);
  672. if (i == HDMI_AUDIO_OFF_DVI)
  673. intel_hdmi->has_hdmi_sink = 0;
  674. intel_hdmi->has_audio = has_audio;
  675. goto done;
  676. }
  677. if (property == dev_priv->broadcast_rgb_property) {
  678. if (val == !!intel_hdmi->color_range)
  679. return 0;
  680. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  681. goto done;
  682. }
  683. return -EINVAL;
  684. done:
  685. if (intel_hdmi->base.base.crtc) {
  686. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  687. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  688. crtc->x, crtc->y,
  689. crtc->fb);
  690. }
  691. return 0;
  692. }
  693. static void intel_hdmi_destroy(struct drm_connector *connector)
  694. {
  695. drm_sysfs_connector_remove(connector);
  696. drm_connector_cleanup(connector);
  697. kfree(connector);
  698. }
  699. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  700. .dpms = intel_ddi_dpms,
  701. .mode_fixup = intel_hdmi_mode_fixup,
  702. .prepare = intel_encoder_prepare,
  703. .mode_set = intel_ddi_mode_set,
  704. .commit = intel_encoder_commit,
  705. };
  706. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  707. .dpms = intel_hdmi_dpms,
  708. .mode_fixup = intel_hdmi_mode_fixup,
  709. .prepare = intel_encoder_prepare,
  710. .mode_set = intel_hdmi_mode_set,
  711. .commit = intel_encoder_commit,
  712. };
  713. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  714. .dpms = drm_helper_connector_dpms,
  715. .detect = intel_hdmi_detect,
  716. .fill_modes = drm_helper_probe_single_connector_modes,
  717. .set_property = intel_hdmi_set_property,
  718. .destroy = intel_hdmi_destroy,
  719. };
  720. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  721. .get_modes = intel_hdmi_get_modes,
  722. .mode_valid = intel_hdmi_mode_valid,
  723. .best_encoder = intel_best_encoder,
  724. };
  725. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  726. .destroy = intel_encoder_destroy,
  727. };
  728. static void
  729. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  730. {
  731. intel_attach_force_audio_property(connector);
  732. intel_attach_broadcast_rgb_property(connector);
  733. }
  734. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  735. {
  736. struct drm_i915_private *dev_priv = dev->dev_private;
  737. struct drm_connector *connector;
  738. struct intel_encoder *intel_encoder;
  739. struct intel_connector *intel_connector;
  740. struct intel_hdmi *intel_hdmi;
  741. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  742. if (!intel_hdmi)
  743. return;
  744. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  745. if (!intel_connector) {
  746. kfree(intel_hdmi);
  747. return;
  748. }
  749. intel_encoder = &intel_hdmi->base;
  750. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  751. DRM_MODE_ENCODER_TMDS);
  752. connector = &intel_connector->base;
  753. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  754. DRM_MODE_CONNECTOR_HDMIA);
  755. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  756. intel_encoder->type = INTEL_OUTPUT_HDMI;
  757. connector->polled = DRM_CONNECTOR_POLL_HPD;
  758. connector->interlace_allowed = 1;
  759. connector->doublescan_allowed = 0;
  760. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  761. /* Set up the DDC bus. */
  762. if (sdvox_reg == SDVOB) {
  763. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  764. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  765. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  766. } else if (sdvox_reg == SDVOC) {
  767. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  768. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  769. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  770. } else if (sdvox_reg == HDMIB) {
  771. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  772. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  773. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  774. } else if (sdvox_reg == HDMIC) {
  775. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  776. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  777. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  778. } else if (sdvox_reg == HDMID) {
  779. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  780. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  781. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  782. } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
  783. DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
  784. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  785. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  786. intel_hdmi->ddi_port = PORT_B;
  787. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  788. } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
  789. DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
  790. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  791. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  792. intel_hdmi->ddi_port = PORT_C;
  793. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  794. } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
  795. DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
  796. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  797. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  798. intel_hdmi->ddi_port = PORT_D;
  799. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  800. } else {
  801. /* If we got an unknown sdvox_reg, things are pretty much broken
  802. * in a way that we should let the kernel know about it */
  803. BUG();
  804. }
  805. intel_hdmi->sdvox_reg = sdvox_reg;
  806. if (!HAS_PCH_SPLIT(dev)) {
  807. intel_hdmi->write_infoframe = g4x_write_infoframe;
  808. intel_hdmi->set_infoframes = g4x_set_infoframes;
  809. } else if (IS_VALLEYVIEW(dev)) {
  810. intel_hdmi->write_infoframe = vlv_write_infoframe;
  811. intel_hdmi->set_infoframes = vlv_set_infoframes;
  812. } else if (IS_HASWELL(dev)) {
  813. intel_hdmi->write_infoframe = hsw_write_infoframe;
  814. intel_hdmi->set_infoframes = hsw_set_infoframes;
  815. } else if (HAS_PCH_IBX(dev)) {
  816. intel_hdmi->write_infoframe = ibx_write_infoframe;
  817. intel_hdmi->set_infoframes = ibx_set_infoframes;
  818. } else {
  819. intel_hdmi->write_infoframe = cpt_write_infoframe;
  820. intel_hdmi->set_infoframes = cpt_set_infoframes;
  821. }
  822. if (IS_HASWELL(dev))
  823. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
  824. else
  825. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  826. intel_hdmi_add_properties(intel_hdmi, connector);
  827. intel_connector_attach_encoder(intel_connector, intel_encoder);
  828. drm_sysfs_connector_add(connector);
  829. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  830. * 0xd. Failure to do so will result in spurious interrupts being
  831. * generated on the port when a cable is not attached.
  832. */
  833. if (IS_G4X(dev) && !IS_GM45(dev)) {
  834. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  835. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  836. }
  837. }