i915_irq.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  59. u32 reg = PIPESTAT(pipe);
  60. dev_priv->pipestat[pipe] |= mask;
  61. /* Enable the interrupt, clear any pending status */
  62. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  63. POSTING_READ(reg);
  64. }
  65. }
  66. void
  67. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  68. {
  69. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  70. u32 reg = PIPESTAT(pipe);
  71. dev_priv->pipestat[pipe] &= ~mask;
  72. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  73. POSTING_READ(reg);
  74. }
  75. }
  76. /**
  77. * intel_enable_asle - enable ASLE interrupt for OpRegion
  78. */
  79. void intel_enable_asle(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. unsigned long irqflags;
  83. /* FIXME: opregion/asle for VLV */
  84. if (IS_VALLEYVIEW(dev))
  85. return;
  86. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  87. if (HAS_PCH_SPLIT(dev))
  88. ironlake_enable_display_irq(dev_priv, DE_GSE);
  89. else {
  90. i915_enable_pipestat(dev_priv, 1,
  91. PIPE_LEGACY_BLC_EVENT_ENABLE);
  92. if (INTEL_INFO(dev)->gen >= 4)
  93. i915_enable_pipestat(dev_priv, 0,
  94. PIPE_LEGACY_BLC_EVENT_ENABLE);
  95. }
  96. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  97. }
  98. /**
  99. * i915_pipe_enabled - check if a pipe is enabled
  100. * @dev: DRM device
  101. * @pipe: pipe to check
  102. *
  103. * Reading certain registers when the pipe is disabled can hang the chip.
  104. * Use this routine to make sure the PLL is running and the pipe is active
  105. * before reading such registers if unsure.
  106. */
  107. static int
  108. i915_pipe_enabled(struct drm_device *dev, int pipe)
  109. {
  110. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  111. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  112. }
  113. /* Called from drm generic code, passed a 'crtc', which
  114. * we use as a pipe index
  115. */
  116. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  117. {
  118. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  119. unsigned long high_frame;
  120. unsigned long low_frame;
  121. u32 high1, high2, low;
  122. if (!i915_pipe_enabled(dev, pipe)) {
  123. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  124. "pipe %c\n", pipe_name(pipe));
  125. return 0;
  126. }
  127. high_frame = PIPEFRAME(pipe);
  128. low_frame = PIPEFRAMEPIXEL(pipe);
  129. /*
  130. * High & low register fields aren't synchronized, so make sure
  131. * we get a low value that's stable across two reads of the high
  132. * register.
  133. */
  134. do {
  135. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  136. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  137. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  138. } while (high1 != high2);
  139. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  140. low >>= PIPE_FRAME_LOW_SHIFT;
  141. return (high1 << 8) | low;
  142. }
  143. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  144. {
  145. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  146. int reg = PIPE_FRMCOUNT_GM45(pipe);
  147. if (!i915_pipe_enabled(dev, pipe)) {
  148. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  149. "pipe %c\n", pipe_name(pipe));
  150. return 0;
  151. }
  152. return I915_READ(reg);
  153. }
  154. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  155. int *vpos, int *hpos)
  156. {
  157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  158. u32 vbl = 0, position = 0;
  159. int vbl_start, vbl_end, htotal, vtotal;
  160. bool in_vbl = true;
  161. int ret = 0;
  162. if (!i915_pipe_enabled(dev, pipe)) {
  163. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  164. "pipe %c\n", pipe_name(pipe));
  165. return 0;
  166. }
  167. /* Get vtotal. */
  168. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  169. if (INTEL_INFO(dev)->gen >= 4) {
  170. /* No obvious pixelcount register. Only query vertical
  171. * scanout position from Display scan line register.
  172. */
  173. position = I915_READ(PIPEDSL(pipe));
  174. /* Decode into vertical scanout position. Don't have
  175. * horizontal scanout position.
  176. */
  177. *vpos = position & 0x1fff;
  178. *hpos = 0;
  179. } else {
  180. /* Have access to pixelcount since start of frame.
  181. * We can split this into vertical and horizontal
  182. * scanout position.
  183. */
  184. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  185. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  186. *vpos = position / htotal;
  187. *hpos = position - (*vpos * htotal);
  188. }
  189. /* Query vblank area. */
  190. vbl = I915_READ(VBLANK(pipe));
  191. /* Test position against vblank region. */
  192. vbl_start = vbl & 0x1fff;
  193. vbl_end = (vbl >> 16) & 0x1fff;
  194. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  195. in_vbl = false;
  196. /* Inside "upper part" of vblank area? Apply corrective offset: */
  197. if (in_vbl && (*vpos >= vbl_start))
  198. *vpos = *vpos - vtotal;
  199. /* Readouts valid? */
  200. if (vbl > 0)
  201. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  202. /* In vblank? */
  203. if (in_vbl)
  204. ret |= DRM_SCANOUTPOS_INVBL;
  205. return ret;
  206. }
  207. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  208. int *max_error,
  209. struct timeval *vblank_time,
  210. unsigned flags)
  211. {
  212. struct drm_i915_private *dev_priv = dev->dev_private;
  213. struct drm_crtc *crtc;
  214. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  215. DRM_ERROR("Invalid crtc %d\n", pipe);
  216. return -EINVAL;
  217. }
  218. /* Get drm_crtc to timestamp: */
  219. crtc = intel_get_crtc_for_pipe(dev, pipe);
  220. if (crtc == NULL) {
  221. DRM_ERROR("Invalid crtc %d\n", pipe);
  222. return -EINVAL;
  223. }
  224. if (!crtc->enabled) {
  225. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  226. return -EBUSY;
  227. }
  228. /* Helper routine in DRM core does all the work: */
  229. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  230. vblank_time, flags,
  231. crtc);
  232. }
  233. /*
  234. * Handle hotplug events outside the interrupt handler proper.
  235. */
  236. static void i915_hotplug_work_func(struct work_struct *work)
  237. {
  238. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  239. hotplug_work);
  240. struct drm_device *dev = dev_priv->dev;
  241. struct drm_mode_config *mode_config = &dev->mode_config;
  242. struct intel_encoder *encoder;
  243. mutex_lock(&mode_config->mutex);
  244. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  245. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  246. if (encoder->hot_plug)
  247. encoder->hot_plug(encoder);
  248. mutex_unlock(&mode_config->mutex);
  249. /* Just fire off a uevent and let userspace tell us what to do */
  250. drm_helper_hpd_irq_event(dev);
  251. }
  252. static void i915_handle_rps_change(struct drm_device *dev)
  253. {
  254. drm_i915_private_t *dev_priv = dev->dev_private;
  255. u32 busy_up, busy_down, max_avg, min_avg;
  256. u8 new_delay = dev_priv->cur_delay;
  257. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  258. busy_up = I915_READ(RCPREVBSYTUPAVG);
  259. busy_down = I915_READ(RCPREVBSYTDNAVG);
  260. max_avg = I915_READ(RCBMAXAVG);
  261. min_avg = I915_READ(RCBMINAVG);
  262. /* Handle RCS change request from hw */
  263. if (busy_up > max_avg) {
  264. if (dev_priv->cur_delay != dev_priv->max_delay)
  265. new_delay = dev_priv->cur_delay - 1;
  266. if (new_delay < dev_priv->max_delay)
  267. new_delay = dev_priv->max_delay;
  268. } else if (busy_down < min_avg) {
  269. if (dev_priv->cur_delay != dev_priv->min_delay)
  270. new_delay = dev_priv->cur_delay + 1;
  271. if (new_delay > dev_priv->min_delay)
  272. new_delay = dev_priv->min_delay;
  273. }
  274. if (ironlake_set_drps(dev, new_delay))
  275. dev_priv->cur_delay = new_delay;
  276. return;
  277. }
  278. static void notify_ring(struct drm_device *dev,
  279. struct intel_ring_buffer *ring)
  280. {
  281. struct drm_i915_private *dev_priv = dev->dev_private;
  282. if (ring->obj == NULL)
  283. return;
  284. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  285. wake_up_all(&ring->irq_queue);
  286. if (i915_enable_hangcheck) {
  287. dev_priv->hangcheck_count = 0;
  288. mod_timer(&dev_priv->hangcheck_timer,
  289. jiffies +
  290. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  291. }
  292. }
  293. static void gen6_pm_rps_work(struct work_struct *work)
  294. {
  295. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  296. rps_work);
  297. u32 pm_iir, pm_imr;
  298. u8 new_delay;
  299. spin_lock_irq(&dev_priv->rps_lock);
  300. pm_iir = dev_priv->pm_iir;
  301. dev_priv->pm_iir = 0;
  302. pm_imr = I915_READ(GEN6_PMIMR);
  303. I915_WRITE(GEN6_PMIMR, 0);
  304. spin_unlock_irq(&dev_priv->rps_lock);
  305. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  306. return;
  307. mutex_lock(&dev_priv->dev->struct_mutex);
  308. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  309. new_delay = dev_priv->cur_delay + 1;
  310. else
  311. new_delay = dev_priv->cur_delay - 1;
  312. gen6_set_rps(dev_priv->dev, new_delay);
  313. mutex_unlock(&dev_priv->dev->struct_mutex);
  314. }
  315. /**
  316. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  317. * occurred.
  318. * @work: workqueue struct
  319. *
  320. * Doesn't actually do anything except notify userspace. As a consequence of
  321. * this event, userspace should try to remap the bad rows since statistically
  322. * it is likely the same row is more likely to go bad again.
  323. */
  324. static void ivybridge_parity_work(struct work_struct *work)
  325. {
  326. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  327. parity_error_work);
  328. u32 error_status, row, bank, subbank;
  329. char *parity_event[5];
  330. uint32_t misccpctl;
  331. unsigned long flags;
  332. /* We must turn off DOP level clock gating to access the L3 registers.
  333. * In order to prevent a get/put style interface, acquire struct mutex
  334. * any time we access those registers.
  335. */
  336. mutex_lock(&dev_priv->dev->struct_mutex);
  337. misccpctl = I915_READ(GEN7_MISCCPCTL);
  338. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  339. POSTING_READ(GEN7_MISCCPCTL);
  340. error_status = I915_READ(GEN7_L3CDERRST1);
  341. row = GEN7_PARITY_ERROR_ROW(error_status);
  342. bank = GEN7_PARITY_ERROR_BANK(error_status);
  343. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  344. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  345. GEN7_L3CDERRST1_ENABLE);
  346. POSTING_READ(GEN7_L3CDERRST1);
  347. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  348. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  349. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  350. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  351. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  352. mutex_unlock(&dev_priv->dev->struct_mutex);
  353. parity_event[0] = "L3_PARITY_ERROR=1";
  354. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  355. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  356. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  357. parity_event[4] = NULL;
  358. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  359. KOBJ_CHANGE, parity_event);
  360. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  361. row, bank, subbank);
  362. kfree(parity_event[3]);
  363. kfree(parity_event[2]);
  364. kfree(parity_event[1]);
  365. }
  366. static void ivybridge_handle_parity_error(struct drm_device *dev)
  367. {
  368. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  369. unsigned long flags;
  370. if (!IS_IVYBRIDGE(dev))
  371. return;
  372. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  373. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  374. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  375. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  376. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  377. }
  378. static void snb_gt_irq_handler(struct drm_device *dev,
  379. struct drm_i915_private *dev_priv,
  380. u32 gt_iir)
  381. {
  382. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  383. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  384. notify_ring(dev, &dev_priv->ring[RCS]);
  385. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  386. notify_ring(dev, &dev_priv->ring[VCS]);
  387. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  388. notify_ring(dev, &dev_priv->ring[BCS]);
  389. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  390. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  391. GT_RENDER_CS_ERROR_INTERRUPT)) {
  392. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  393. i915_handle_error(dev, false);
  394. }
  395. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  396. ivybridge_handle_parity_error(dev);
  397. }
  398. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  399. u32 pm_iir)
  400. {
  401. unsigned long flags;
  402. /*
  403. * IIR bits should never already be set because IMR should
  404. * prevent an interrupt from being shown in IIR. The warning
  405. * displays a case where we've unsafely cleared
  406. * dev_priv->pm_iir. Although missing an interrupt of the same
  407. * type is not a problem, it displays a problem in the logic.
  408. *
  409. * The mask bit in IMR is cleared by rps_work.
  410. */
  411. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  412. dev_priv->pm_iir |= pm_iir;
  413. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  414. POSTING_READ(GEN6_PMIMR);
  415. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  416. queue_work(dev_priv->wq, &dev_priv->rps_work);
  417. }
  418. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  419. {
  420. struct drm_device *dev = (struct drm_device *) arg;
  421. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  422. u32 iir, gt_iir, pm_iir;
  423. irqreturn_t ret = IRQ_NONE;
  424. unsigned long irqflags;
  425. int pipe;
  426. u32 pipe_stats[I915_MAX_PIPES];
  427. bool blc_event;
  428. atomic_inc(&dev_priv->irq_received);
  429. while (true) {
  430. iir = I915_READ(VLV_IIR);
  431. gt_iir = I915_READ(GTIIR);
  432. pm_iir = I915_READ(GEN6_PMIIR);
  433. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  434. goto out;
  435. ret = IRQ_HANDLED;
  436. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  437. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  438. for_each_pipe(pipe) {
  439. int reg = PIPESTAT(pipe);
  440. pipe_stats[pipe] = I915_READ(reg);
  441. /*
  442. * Clear the PIPE*STAT regs before the IIR
  443. */
  444. if (pipe_stats[pipe] & 0x8000ffff) {
  445. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  446. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  447. pipe_name(pipe));
  448. I915_WRITE(reg, pipe_stats[pipe]);
  449. }
  450. }
  451. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  452. for_each_pipe(pipe) {
  453. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  454. drm_handle_vblank(dev, pipe);
  455. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  456. intel_prepare_page_flip(dev, pipe);
  457. intel_finish_page_flip(dev, pipe);
  458. }
  459. }
  460. /* Consume port. Then clear IIR or we'll miss events */
  461. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  462. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  463. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  464. hotplug_status);
  465. if (hotplug_status & dev_priv->hotplug_supported_mask)
  466. queue_work(dev_priv->wq,
  467. &dev_priv->hotplug_work);
  468. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  469. I915_READ(PORT_HOTPLUG_STAT);
  470. }
  471. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  472. blc_event = true;
  473. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  474. gen6_queue_rps_work(dev_priv, pm_iir);
  475. I915_WRITE(GTIIR, gt_iir);
  476. I915_WRITE(GEN6_PMIIR, pm_iir);
  477. I915_WRITE(VLV_IIR, iir);
  478. }
  479. out:
  480. return ret;
  481. }
  482. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  483. {
  484. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  485. int pipe;
  486. if (pch_iir & SDE_AUDIO_POWER_MASK)
  487. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  488. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  489. SDE_AUDIO_POWER_SHIFT);
  490. if (pch_iir & SDE_GMBUS)
  491. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  492. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  493. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  494. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  495. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  496. if (pch_iir & SDE_POISON)
  497. DRM_ERROR("PCH poison interrupt\n");
  498. if (pch_iir & SDE_FDI_MASK)
  499. for_each_pipe(pipe)
  500. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  501. pipe_name(pipe),
  502. I915_READ(FDI_RX_IIR(pipe)));
  503. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  504. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  505. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  506. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  507. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  508. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  509. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  510. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  511. }
  512. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  513. {
  514. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  515. int pipe;
  516. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  517. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  518. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  519. SDE_AUDIO_POWER_SHIFT_CPT);
  520. if (pch_iir & SDE_AUX_MASK_CPT)
  521. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  522. if (pch_iir & SDE_GMBUS_CPT)
  523. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  524. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  525. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  526. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  527. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  528. if (pch_iir & SDE_FDI_MASK_CPT)
  529. for_each_pipe(pipe)
  530. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  531. pipe_name(pipe),
  532. I915_READ(FDI_RX_IIR(pipe)));
  533. }
  534. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  535. {
  536. struct drm_device *dev = (struct drm_device *) arg;
  537. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  538. u32 de_iir, gt_iir, de_ier, pm_iir;
  539. irqreturn_t ret = IRQ_NONE;
  540. int i;
  541. atomic_inc(&dev_priv->irq_received);
  542. /* disable master interrupt before clearing iir */
  543. de_ier = I915_READ(DEIER);
  544. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  545. gt_iir = I915_READ(GTIIR);
  546. if (gt_iir) {
  547. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  548. I915_WRITE(GTIIR, gt_iir);
  549. ret = IRQ_HANDLED;
  550. }
  551. de_iir = I915_READ(DEIIR);
  552. if (de_iir) {
  553. if (de_iir & DE_GSE_IVB)
  554. intel_opregion_gse_intr(dev);
  555. for (i = 0; i < 3; i++) {
  556. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  557. intel_prepare_page_flip(dev, i);
  558. intel_finish_page_flip_plane(dev, i);
  559. }
  560. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  561. drm_handle_vblank(dev, i);
  562. }
  563. /* check event from PCH */
  564. if (de_iir & DE_PCH_EVENT_IVB) {
  565. u32 pch_iir = I915_READ(SDEIIR);
  566. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  567. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  568. cpt_irq_handler(dev, pch_iir);
  569. /* clear PCH hotplug event before clear CPU irq */
  570. I915_WRITE(SDEIIR, pch_iir);
  571. }
  572. I915_WRITE(DEIIR, de_iir);
  573. ret = IRQ_HANDLED;
  574. }
  575. pm_iir = I915_READ(GEN6_PMIIR);
  576. if (pm_iir) {
  577. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  578. gen6_queue_rps_work(dev_priv, pm_iir);
  579. I915_WRITE(GEN6_PMIIR, pm_iir);
  580. ret = IRQ_HANDLED;
  581. }
  582. I915_WRITE(DEIER, de_ier);
  583. POSTING_READ(DEIER);
  584. return ret;
  585. }
  586. static void ilk_gt_irq_handler(struct drm_device *dev,
  587. struct drm_i915_private *dev_priv,
  588. u32 gt_iir)
  589. {
  590. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  591. notify_ring(dev, &dev_priv->ring[RCS]);
  592. if (gt_iir & GT_BSD_USER_INTERRUPT)
  593. notify_ring(dev, &dev_priv->ring[VCS]);
  594. }
  595. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  596. {
  597. struct drm_device *dev = (struct drm_device *) arg;
  598. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  599. int ret = IRQ_NONE;
  600. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  601. u32 hotplug_mask;
  602. atomic_inc(&dev_priv->irq_received);
  603. /* disable master interrupt before clearing iir */
  604. de_ier = I915_READ(DEIER);
  605. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  606. POSTING_READ(DEIER);
  607. de_iir = I915_READ(DEIIR);
  608. gt_iir = I915_READ(GTIIR);
  609. pch_iir = I915_READ(SDEIIR);
  610. pm_iir = I915_READ(GEN6_PMIIR);
  611. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  612. (!IS_GEN6(dev) || pm_iir == 0))
  613. goto done;
  614. if (HAS_PCH_CPT(dev))
  615. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  616. else
  617. hotplug_mask = SDE_HOTPLUG_MASK;
  618. ret = IRQ_HANDLED;
  619. if (IS_GEN5(dev))
  620. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  621. else
  622. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  623. if (de_iir & DE_GSE)
  624. intel_opregion_gse_intr(dev);
  625. if (de_iir & DE_PLANEA_FLIP_DONE) {
  626. intel_prepare_page_flip(dev, 0);
  627. intel_finish_page_flip_plane(dev, 0);
  628. }
  629. if (de_iir & DE_PLANEB_FLIP_DONE) {
  630. intel_prepare_page_flip(dev, 1);
  631. intel_finish_page_flip_plane(dev, 1);
  632. }
  633. if (de_iir & DE_PIPEA_VBLANK)
  634. drm_handle_vblank(dev, 0);
  635. if (de_iir & DE_PIPEB_VBLANK)
  636. drm_handle_vblank(dev, 1);
  637. /* check event from PCH */
  638. if (de_iir & DE_PCH_EVENT) {
  639. if (pch_iir & hotplug_mask)
  640. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  641. if (HAS_PCH_CPT(dev))
  642. cpt_irq_handler(dev, pch_iir);
  643. else
  644. ibx_irq_handler(dev, pch_iir);
  645. }
  646. if (de_iir & DE_PCU_EVENT) {
  647. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  648. i915_handle_rps_change(dev);
  649. }
  650. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  651. gen6_queue_rps_work(dev_priv, pm_iir);
  652. /* should clear PCH hotplug event before clear CPU irq */
  653. I915_WRITE(SDEIIR, pch_iir);
  654. I915_WRITE(GTIIR, gt_iir);
  655. I915_WRITE(DEIIR, de_iir);
  656. I915_WRITE(GEN6_PMIIR, pm_iir);
  657. done:
  658. I915_WRITE(DEIER, de_ier);
  659. POSTING_READ(DEIER);
  660. return ret;
  661. }
  662. /**
  663. * i915_error_work_func - do process context error handling work
  664. * @work: work struct
  665. *
  666. * Fire an error uevent so userspace can see that a hang or error
  667. * was detected.
  668. */
  669. static void i915_error_work_func(struct work_struct *work)
  670. {
  671. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  672. error_work);
  673. struct drm_device *dev = dev_priv->dev;
  674. char *error_event[] = { "ERROR=1", NULL };
  675. char *reset_event[] = { "RESET=1", NULL };
  676. char *reset_done_event[] = { "ERROR=0", NULL };
  677. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  678. if (atomic_read(&dev_priv->mm.wedged)) {
  679. DRM_DEBUG_DRIVER("resetting chip\n");
  680. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  681. if (!i915_reset(dev)) {
  682. atomic_set(&dev_priv->mm.wedged, 0);
  683. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  684. }
  685. complete_all(&dev_priv->error_completion);
  686. }
  687. }
  688. #ifdef CONFIG_DEBUG_FS
  689. static struct drm_i915_error_object *
  690. i915_error_object_create(struct drm_i915_private *dev_priv,
  691. struct drm_i915_gem_object *src)
  692. {
  693. struct drm_i915_error_object *dst;
  694. int page, page_count;
  695. u32 reloc_offset;
  696. if (src == NULL || src->pages == NULL)
  697. return NULL;
  698. page_count = src->base.size / PAGE_SIZE;
  699. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  700. if (dst == NULL)
  701. return NULL;
  702. reloc_offset = src->gtt_offset;
  703. for (page = 0; page < page_count; page++) {
  704. unsigned long flags;
  705. void *d;
  706. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  707. if (d == NULL)
  708. goto unwind;
  709. local_irq_save(flags);
  710. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  711. src->has_global_gtt_mapping) {
  712. void __iomem *s;
  713. /* Simply ignore tiling or any overlapping fence.
  714. * It's part of the error state, and this hopefully
  715. * captures what the GPU read.
  716. */
  717. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  718. reloc_offset);
  719. memcpy_fromio(d, s, PAGE_SIZE);
  720. io_mapping_unmap_atomic(s);
  721. } else {
  722. void *s;
  723. drm_clflush_pages(&src->pages[page], 1);
  724. s = kmap_atomic(src->pages[page]);
  725. memcpy(d, s, PAGE_SIZE);
  726. kunmap_atomic(s);
  727. drm_clflush_pages(&src->pages[page], 1);
  728. }
  729. local_irq_restore(flags);
  730. dst->pages[page] = d;
  731. reloc_offset += PAGE_SIZE;
  732. }
  733. dst->page_count = page_count;
  734. dst->gtt_offset = src->gtt_offset;
  735. return dst;
  736. unwind:
  737. while (page--)
  738. kfree(dst->pages[page]);
  739. kfree(dst);
  740. return NULL;
  741. }
  742. static void
  743. i915_error_object_free(struct drm_i915_error_object *obj)
  744. {
  745. int page;
  746. if (obj == NULL)
  747. return;
  748. for (page = 0; page < obj->page_count; page++)
  749. kfree(obj->pages[page]);
  750. kfree(obj);
  751. }
  752. void
  753. i915_error_state_free(struct kref *error_ref)
  754. {
  755. struct drm_i915_error_state *error = container_of(error_ref,
  756. typeof(*error), ref);
  757. int i;
  758. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  759. i915_error_object_free(error->ring[i].batchbuffer);
  760. i915_error_object_free(error->ring[i].ringbuffer);
  761. kfree(error->ring[i].requests);
  762. }
  763. kfree(error->active_bo);
  764. kfree(error->overlay);
  765. kfree(error);
  766. }
  767. static void capture_bo(struct drm_i915_error_buffer *err,
  768. struct drm_i915_gem_object *obj)
  769. {
  770. err->size = obj->base.size;
  771. err->name = obj->base.name;
  772. err->seqno = obj->last_rendering_seqno;
  773. err->gtt_offset = obj->gtt_offset;
  774. err->read_domains = obj->base.read_domains;
  775. err->write_domain = obj->base.write_domain;
  776. err->fence_reg = obj->fence_reg;
  777. err->pinned = 0;
  778. if (obj->pin_count > 0)
  779. err->pinned = 1;
  780. if (obj->user_pin_count > 0)
  781. err->pinned = -1;
  782. err->tiling = obj->tiling_mode;
  783. err->dirty = obj->dirty;
  784. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  785. err->ring = obj->ring ? obj->ring->id : -1;
  786. err->cache_level = obj->cache_level;
  787. }
  788. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  789. int count, struct list_head *head)
  790. {
  791. struct drm_i915_gem_object *obj;
  792. int i = 0;
  793. list_for_each_entry(obj, head, mm_list) {
  794. capture_bo(err++, obj);
  795. if (++i == count)
  796. break;
  797. }
  798. return i;
  799. }
  800. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  801. int count, struct list_head *head)
  802. {
  803. struct drm_i915_gem_object *obj;
  804. int i = 0;
  805. list_for_each_entry(obj, head, gtt_list) {
  806. if (obj->pin_count == 0)
  807. continue;
  808. capture_bo(err++, obj);
  809. if (++i == count)
  810. break;
  811. }
  812. return i;
  813. }
  814. static void i915_gem_record_fences(struct drm_device *dev,
  815. struct drm_i915_error_state *error)
  816. {
  817. struct drm_i915_private *dev_priv = dev->dev_private;
  818. int i;
  819. /* Fences */
  820. switch (INTEL_INFO(dev)->gen) {
  821. case 7:
  822. case 6:
  823. for (i = 0; i < 16; i++)
  824. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  825. break;
  826. case 5:
  827. case 4:
  828. for (i = 0; i < 16; i++)
  829. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  830. break;
  831. case 3:
  832. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  833. for (i = 0; i < 8; i++)
  834. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  835. case 2:
  836. for (i = 0; i < 8; i++)
  837. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  838. break;
  839. }
  840. }
  841. static struct drm_i915_error_object *
  842. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  843. struct intel_ring_buffer *ring)
  844. {
  845. struct drm_i915_gem_object *obj;
  846. u32 seqno;
  847. if (!ring->get_seqno)
  848. return NULL;
  849. seqno = ring->get_seqno(ring);
  850. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  851. if (obj->ring != ring)
  852. continue;
  853. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  854. continue;
  855. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  856. continue;
  857. /* We need to copy these to an anonymous buffer as the simplest
  858. * method to avoid being overwritten by userspace.
  859. */
  860. return i915_error_object_create(dev_priv, obj);
  861. }
  862. return NULL;
  863. }
  864. static void i915_record_ring_state(struct drm_device *dev,
  865. struct drm_i915_error_state *error,
  866. struct intel_ring_buffer *ring)
  867. {
  868. struct drm_i915_private *dev_priv = dev->dev_private;
  869. if (INTEL_INFO(dev)->gen >= 6) {
  870. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  871. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  872. error->semaphore_mboxes[ring->id][0]
  873. = I915_READ(RING_SYNC_0(ring->mmio_base));
  874. error->semaphore_mboxes[ring->id][1]
  875. = I915_READ(RING_SYNC_1(ring->mmio_base));
  876. }
  877. if (INTEL_INFO(dev)->gen >= 4) {
  878. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  879. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  880. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  881. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  882. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  883. if (ring->id == RCS) {
  884. error->instdone1 = I915_READ(INSTDONE1);
  885. error->bbaddr = I915_READ64(BB_ADDR);
  886. }
  887. } else {
  888. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  889. error->ipeir[ring->id] = I915_READ(IPEIR);
  890. error->ipehr[ring->id] = I915_READ(IPEHR);
  891. error->instdone[ring->id] = I915_READ(INSTDONE);
  892. }
  893. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  894. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  895. error->seqno[ring->id] = ring->get_seqno(ring);
  896. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  897. error->head[ring->id] = I915_READ_HEAD(ring);
  898. error->tail[ring->id] = I915_READ_TAIL(ring);
  899. error->cpu_ring_head[ring->id] = ring->head;
  900. error->cpu_ring_tail[ring->id] = ring->tail;
  901. }
  902. static void i915_gem_record_rings(struct drm_device *dev,
  903. struct drm_i915_error_state *error)
  904. {
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. struct intel_ring_buffer *ring;
  907. struct drm_i915_gem_request *request;
  908. int i, count;
  909. for_each_ring(ring, dev_priv, i) {
  910. i915_record_ring_state(dev, error, ring);
  911. error->ring[i].batchbuffer =
  912. i915_error_first_batchbuffer(dev_priv, ring);
  913. error->ring[i].ringbuffer =
  914. i915_error_object_create(dev_priv, ring->obj);
  915. count = 0;
  916. list_for_each_entry(request, &ring->request_list, list)
  917. count++;
  918. error->ring[i].num_requests = count;
  919. error->ring[i].requests =
  920. kmalloc(count*sizeof(struct drm_i915_error_request),
  921. GFP_ATOMIC);
  922. if (error->ring[i].requests == NULL) {
  923. error->ring[i].num_requests = 0;
  924. continue;
  925. }
  926. count = 0;
  927. list_for_each_entry(request, &ring->request_list, list) {
  928. struct drm_i915_error_request *erq;
  929. erq = &error->ring[i].requests[count++];
  930. erq->seqno = request->seqno;
  931. erq->jiffies = request->emitted_jiffies;
  932. erq->tail = request->tail;
  933. }
  934. }
  935. }
  936. /**
  937. * i915_capture_error_state - capture an error record for later analysis
  938. * @dev: drm device
  939. *
  940. * Should be called when an error is detected (either a hang or an error
  941. * interrupt) to capture error state from the time of the error. Fills
  942. * out a structure which becomes available in debugfs for user level tools
  943. * to pick up.
  944. */
  945. static void i915_capture_error_state(struct drm_device *dev)
  946. {
  947. struct drm_i915_private *dev_priv = dev->dev_private;
  948. struct drm_i915_gem_object *obj;
  949. struct drm_i915_error_state *error;
  950. unsigned long flags;
  951. int i, pipe;
  952. spin_lock_irqsave(&dev_priv->error_lock, flags);
  953. error = dev_priv->first_error;
  954. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  955. if (error)
  956. return;
  957. /* Account for pipe specific data like PIPE*STAT */
  958. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  959. if (!error) {
  960. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  961. return;
  962. }
  963. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  964. dev->primary->index);
  965. kref_init(&error->ref);
  966. error->eir = I915_READ(EIR);
  967. error->pgtbl_er = I915_READ(PGTBL_ER);
  968. error->ccid = I915_READ(CCID);
  969. if (HAS_PCH_SPLIT(dev))
  970. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  971. else if (IS_VALLEYVIEW(dev))
  972. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  973. else if (IS_GEN2(dev))
  974. error->ier = I915_READ16(IER);
  975. else
  976. error->ier = I915_READ(IER);
  977. for_each_pipe(pipe)
  978. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  979. if (INTEL_INFO(dev)->gen >= 6) {
  980. error->error = I915_READ(ERROR_GEN6);
  981. error->done_reg = I915_READ(DONE_REG);
  982. }
  983. i915_gem_record_fences(dev, error);
  984. i915_gem_record_rings(dev, error);
  985. /* Record buffers on the active and pinned lists. */
  986. error->active_bo = NULL;
  987. error->pinned_bo = NULL;
  988. i = 0;
  989. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  990. i++;
  991. error->active_bo_count = i;
  992. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  993. if (obj->pin_count)
  994. i++;
  995. error->pinned_bo_count = i - error->active_bo_count;
  996. error->active_bo = NULL;
  997. error->pinned_bo = NULL;
  998. if (i) {
  999. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1000. GFP_ATOMIC);
  1001. if (error->active_bo)
  1002. error->pinned_bo =
  1003. error->active_bo + error->active_bo_count;
  1004. }
  1005. if (error->active_bo)
  1006. error->active_bo_count =
  1007. capture_active_bo(error->active_bo,
  1008. error->active_bo_count,
  1009. &dev_priv->mm.active_list);
  1010. if (error->pinned_bo)
  1011. error->pinned_bo_count =
  1012. capture_pinned_bo(error->pinned_bo,
  1013. error->pinned_bo_count,
  1014. &dev_priv->mm.gtt_list);
  1015. do_gettimeofday(&error->time);
  1016. error->overlay = intel_overlay_capture_error_state(dev);
  1017. error->display = intel_display_capture_error_state(dev);
  1018. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1019. if (dev_priv->first_error == NULL) {
  1020. dev_priv->first_error = error;
  1021. error = NULL;
  1022. }
  1023. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1024. if (error)
  1025. i915_error_state_free(&error->ref);
  1026. }
  1027. void i915_destroy_error_state(struct drm_device *dev)
  1028. {
  1029. struct drm_i915_private *dev_priv = dev->dev_private;
  1030. struct drm_i915_error_state *error;
  1031. unsigned long flags;
  1032. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1033. error = dev_priv->first_error;
  1034. dev_priv->first_error = NULL;
  1035. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1036. if (error)
  1037. kref_put(&error->ref, i915_error_state_free);
  1038. }
  1039. #else
  1040. #define i915_capture_error_state(x)
  1041. #endif
  1042. static void i915_report_and_clear_eir(struct drm_device *dev)
  1043. {
  1044. struct drm_i915_private *dev_priv = dev->dev_private;
  1045. u32 eir = I915_READ(EIR);
  1046. int pipe;
  1047. if (!eir)
  1048. return;
  1049. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1050. if (IS_G4X(dev)) {
  1051. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1052. u32 ipeir = I915_READ(IPEIR_I965);
  1053. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1054. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1055. pr_err(" INSTDONE: 0x%08x\n",
  1056. I915_READ(INSTDONE_I965));
  1057. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1058. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1059. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1060. I915_WRITE(IPEIR_I965, ipeir);
  1061. POSTING_READ(IPEIR_I965);
  1062. }
  1063. if (eir & GM45_ERROR_PAGE_TABLE) {
  1064. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1065. pr_err("page table error\n");
  1066. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1067. I915_WRITE(PGTBL_ER, pgtbl_err);
  1068. POSTING_READ(PGTBL_ER);
  1069. }
  1070. }
  1071. if (!IS_GEN2(dev)) {
  1072. if (eir & I915_ERROR_PAGE_TABLE) {
  1073. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1074. pr_err("page table error\n");
  1075. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1076. I915_WRITE(PGTBL_ER, pgtbl_err);
  1077. POSTING_READ(PGTBL_ER);
  1078. }
  1079. }
  1080. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1081. pr_err("memory refresh error:\n");
  1082. for_each_pipe(pipe)
  1083. pr_err("pipe %c stat: 0x%08x\n",
  1084. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1085. /* pipestat has already been acked */
  1086. }
  1087. if (eir & I915_ERROR_INSTRUCTION) {
  1088. pr_err("instruction error\n");
  1089. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1090. if (INTEL_INFO(dev)->gen < 4) {
  1091. u32 ipeir = I915_READ(IPEIR);
  1092. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1093. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1094. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1095. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1096. I915_WRITE(IPEIR, ipeir);
  1097. POSTING_READ(IPEIR);
  1098. } else {
  1099. u32 ipeir = I915_READ(IPEIR_I965);
  1100. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1101. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1102. pr_err(" INSTDONE: 0x%08x\n",
  1103. I915_READ(INSTDONE_I965));
  1104. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1105. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1106. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1107. I915_WRITE(IPEIR_I965, ipeir);
  1108. POSTING_READ(IPEIR_I965);
  1109. }
  1110. }
  1111. I915_WRITE(EIR, eir);
  1112. POSTING_READ(EIR);
  1113. eir = I915_READ(EIR);
  1114. if (eir) {
  1115. /*
  1116. * some errors might have become stuck,
  1117. * mask them.
  1118. */
  1119. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1120. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1121. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1122. }
  1123. }
  1124. /**
  1125. * i915_handle_error - handle an error interrupt
  1126. * @dev: drm device
  1127. *
  1128. * Do some basic checking of regsiter state at error interrupt time and
  1129. * dump it to the syslog. Also call i915_capture_error_state() to make
  1130. * sure we get a record and make it available in debugfs. Fire a uevent
  1131. * so userspace knows something bad happened (should trigger collection
  1132. * of a ring dump etc.).
  1133. */
  1134. void i915_handle_error(struct drm_device *dev, bool wedged)
  1135. {
  1136. struct drm_i915_private *dev_priv = dev->dev_private;
  1137. struct intel_ring_buffer *ring;
  1138. int i;
  1139. i915_capture_error_state(dev);
  1140. i915_report_and_clear_eir(dev);
  1141. if (wedged) {
  1142. INIT_COMPLETION(dev_priv->error_completion);
  1143. atomic_set(&dev_priv->mm.wedged, 1);
  1144. /*
  1145. * Wakeup waiting processes so they don't hang
  1146. */
  1147. for_each_ring(ring, dev_priv, i)
  1148. wake_up_all(&ring->irq_queue);
  1149. }
  1150. queue_work(dev_priv->wq, &dev_priv->error_work);
  1151. }
  1152. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1153. {
  1154. drm_i915_private_t *dev_priv = dev->dev_private;
  1155. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1156. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1157. struct drm_i915_gem_object *obj;
  1158. struct intel_unpin_work *work;
  1159. unsigned long flags;
  1160. bool stall_detected;
  1161. /* Ignore early vblank irqs */
  1162. if (intel_crtc == NULL)
  1163. return;
  1164. spin_lock_irqsave(&dev->event_lock, flags);
  1165. work = intel_crtc->unpin_work;
  1166. if (work == NULL || work->pending || !work->enable_stall_check) {
  1167. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1168. spin_unlock_irqrestore(&dev->event_lock, flags);
  1169. return;
  1170. }
  1171. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1172. obj = work->pending_flip_obj;
  1173. if (INTEL_INFO(dev)->gen >= 4) {
  1174. int dspsurf = DSPSURF(intel_crtc->plane);
  1175. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1176. obj->gtt_offset;
  1177. } else {
  1178. int dspaddr = DSPADDR(intel_crtc->plane);
  1179. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1180. crtc->y * crtc->fb->pitches[0] +
  1181. crtc->x * crtc->fb->bits_per_pixel/8);
  1182. }
  1183. spin_unlock_irqrestore(&dev->event_lock, flags);
  1184. if (stall_detected) {
  1185. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1186. intel_prepare_page_flip(dev, intel_crtc->plane);
  1187. }
  1188. }
  1189. /* Called from drm generic code, passed 'crtc' which
  1190. * we use as a pipe index
  1191. */
  1192. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1193. {
  1194. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1195. unsigned long irqflags;
  1196. if (!i915_pipe_enabled(dev, pipe))
  1197. return -EINVAL;
  1198. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1199. if (INTEL_INFO(dev)->gen >= 4)
  1200. i915_enable_pipestat(dev_priv, pipe,
  1201. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1202. else
  1203. i915_enable_pipestat(dev_priv, pipe,
  1204. PIPE_VBLANK_INTERRUPT_ENABLE);
  1205. /* maintain vblank delivery even in deep C-states */
  1206. if (dev_priv->info->gen == 3)
  1207. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1208. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1209. return 0;
  1210. }
  1211. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1212. {
  1213. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1214. unsigned long irqflags;
  1215. if (!i915_pipe_enabled(dev, pipe))
  1216. return -EINVAL;
  1217. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1218. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1219. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1220. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1221. return 0;
  1222. }
  1223. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1224. {
  1225. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1226. unsigned long irqflags;
  1227. if (!i915_pipe_enabled(dev, pipe))
  1228. return -EINVAL;
  1229. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1230. ironlake_enable_display_irq(dev_priv,
  1231. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1232. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1233. return 0;
  1234. }
  1235. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1236. {
  1237. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1238. unsigned long irqflags;
  1239. u32 imr;
  1240. if (!i915_pipe_enabled(dev, pipe))
  1241. return -EINVAL;
  1242. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1243. imr = I915_READ(VLV_IMR);
  1244. if (pipe == 0)
  1245. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1246. else
  1247. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1248. I915_WRITE(VLV_IMR, imr);
  1249. i915_enable_pipestat(dev_priv, pipe,
  1250. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1251. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1252. return 0;
  1253. }
  1254. /* Called from drm generic code, passed 'crtc' which
  1255. * we use as a pipe index
  1256. */
  1257. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1258. {
  1259. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1260. unsigned long irqflags;
  1261. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1262. if (dev_priv->info->gen == 3)
  1263. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1264. i915_disable_pipestat(dev_priv, pipe,
  1265. PIPE_VBLANK_INTERRUPT_ENABLE |
  1266. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1267. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1268. }
  1269. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1270. {
  1271. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1272. unsigned long irqflags;
  1273. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1274. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1275. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1276. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1277. }
  1278. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1279. {
  1280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1281. unsigned long irqflags;
  1282. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1283. ironlake_disable_display_irq(dev_priv,
  1284. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1285. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1286. }
  1287. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1288. {
  1289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1290. unsigned long irqflags;
  1291. u32 imr;
  1292. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1293. i915_disable_pipestat(dev_priv, pipe,
  1294. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1295. imr = I915_READ(VLV_IMR);
  1296. if (pipe == 0)
  1297. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1298. else
  1299. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1300. I915_WRITE(VLV_IMR, imr);
  1301. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1302. }
  1303. static u32
  1304. ring_last_seqno(struct intel_ring_buffer *ring)
  1305. {
  1306. return list_entry(ring->request_list.prev,
  1307. struct drm_i915_gem_request, list)->seqno;
  1308. }
  1309. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1310. {
  1311. if (list_empty(&ring->request_list) ||
  1312. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1313. /* Issue a wake-up to catch stuck h/w. */
  1314. if (waitqueue_active(&ring->irq_queue)) {
  1315. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1316. ring->name);
  1317. wake_up_all(&ring->irq_queue);
  1318. *err = true;
  1319. }
  1320. return true;
  1321. }
  1322. return false;
  1323. }
  1324. static bool kick_ring(struct intel_ring_buffer *ring)
  1325. {
  1326. struct drm_device *dev = ring->dev;
  1327. struct drm_i915_private *dev_priv = dev->dev_private;
  1328. u32 tmp = I915_READ_CTL(ring);
  1329. if (tmp & RING_WAIT) {
  1330. DRM_ERROR("Kicking stuck wait on %s\n",
  1331. ring->name);
  1332. I915_WRITE_CTL(ring, tmp);
  1333. return true;
  1334. }
  1335. return false;
  1336. }
  1337. static bool i915_hangcheck_hung(struct drm_device *dev)
  1338. {
  1339. drm_i915_private_t *dev_priv = dev->dev_private;
  1340. if (dev_priv->hangcheck_count++ > 1) {
  1341. bool hung = true;
  1342. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1343. i915_handle_error(dev, true);
  1344. if (!IS_GEN2(dev)) {
  1345. struct intel_ring_buffer *ring;
  1346. int i;
  1347. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1348. * If so we can simply poke the RB_WAIT bit
  1349. * and break the hang. This should work on
  1350. * all but the second generation chipsets.
  1351. */
  1352. for_each_ring(ring, dev_priv, i)
  1353. hung &= !kick_ring(ring);
  1354. }
  1355. return hung;
  1356. }
  1357. return false;
  1358. }
  1359. /**
  1360. * This is called when the chip hasn't reported back with completed
  1361. * batchbuffers in a long time. The first time this is called we simply record
  1362. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1363. * again, we assume the chip is wedged and try to fix it.
  1364. */
  1365. void i915_hangcheck_elapsed(unsigned long data)
  1366. {
  1367. struct drm_device *dev = (struct drm_device *)data;
  1368. drm_i915_private_t *dev_priv = dev->dev_private;
  1369. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1370. struct intel_ring_buffer *ring;
  1371. bool err = false, idle;
  1372. int i;
  1373. if (!i915_enable_hangcheck)
  1374. return;
  1375. memset(acthd, 0, sizeof(acthd));
  1376. idle = true;
  1377. for_each_ring(ring, dev_priv, i) {
  1378. idle &= i915_hangcheck_ring_idle(ring, &err);
  1379. acthd[i] = intel_ring_get_active_head(ring);
  1380. }
  1381. /* If all work is done then ACTHD clearly hasn't advanced. */
  1382. if (idle) {
  1383. if (err) {
  1384. if (i915_hangcheck_hung(dev))
  1385. return;
  1386. goto repeat;
  1387. }
  1388. dev_priv->hangcheck_count = 0;
  1389. return;
  1390. }
  1391. if (INTEL_INFO(dev)->gen < 4) {
  1392. instdone = I915_READ(INSTDONE);
  1393. instdone1 = 0;
  1394. } else {
  1395. instdone = I915_READ(INSTDONE_I965);
  1396. instdone1 = I915_READ(INSTDONE1);
  1397. }
  1398. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1399. dev_priv->last_instdone == instdone &&
  1400. dev_priv->last_instdone1 == instdone1) {
  1401. if (i915_hangcheck_hung(dev))
  1402. return;
  1403. } else {
  1404. dev_priv->hangcheck_count = 0;
  1405. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1406. dev_priv->last_instdone = instdone;
  1407. dev_priv->last_instdone1 = instdone1;
  1408. }
  1409. repeat:
  1410. /* Reset timer case chip hangs without another request being added */
  1411. mod_timer(&dev_priv->hangcheck_timer,
  1412. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1413. }
  1414. /* drm_dma.h hooks
  1415. */
  1416. static void ironlake_irq_preinstall(struct drm_device *dev)
  1417. {
  1418. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1419. atomic_set(&dev_priv->irq_received, 0);
  1420. I915_WRITE(HWSTAM, 0xeffe);
  1421. /* XXX hotplug from PCH */
  1422. I915_WRITE(DEIMR, 0xffffffff);
  1423. I915_WRITE(DEIER, 0x0);
  1424. POSTING_READ(DEIER);
  1425. /* and GT */
  1426. I915_WRITE(GTIMR, 0xffffffff);
  1427. I915_WRITE(GTIER, 0x0);
  1428. POSTING_READ(GTIER);
  1429. /* south display irq */
  1430. I915_WRITE(SDEIMR, 0xffffffff);
  1431. I915_WRITE(SDEIER, 0x0);
  1432. POSTING_READ(SDEIER);
  1433. }
  1434. static void valleyview_irq_preinstall(struct drm_device *dev)
  1435. {
  1436. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1437. int pipe;
  1438. atomic_set(&dev_priv->irq_received, 0);
  1439. /* VLV magic */
  1440. I915_WRITE(VLV_IMR, 0);
  1441. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1442. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1443. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1444. /* and GT */
  1445. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1446. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1447. I915_WRITE(GTIMR, 0xffffffff);
  1448. I915_WRITE(GTIER, 0x0);
  1449. POSTING_READ(GTIER);
  1450. I915_WRITE(DPINVGTT, 0xff);
  1451. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1452. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1453. for_each_pipe(pipe)
  1454. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1455. I915_WRITE(VLV_IIR, 0xffffffff);
  1456. I915_WRITE(VLV_IMR, 0xffffffff);
  1457. I915_WRITE(VLV_IER, 0x0);
  1458. POSTING_READ(VLV_IER);
  1459. }
  1460. /*
  1461. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1462. * duration to 2ms (which is the minimum in the Display Port spec)
  1463. *
  1464. * This register is the same on all known PCH chips.
  1465. */
  1466. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1467. {
  1468. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1469. u32 hotplug;
  1470. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1471. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1472. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1473. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1474. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1475. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1476. }
  1477. static int ironlake_irq_postinstall(struct drm_device *dev)
  1478. {
  1479. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1480. /* enable kind of interrupts always enabled */
  1481. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1482. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1483. u32 render_irqs;
  1484. u32 hotplug_mask;
  1485. dev_priv->irq_mask = ~display_mask;
  1486. /* should always can generate irq */
  1487. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1488. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1489. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1490. POSTING_READ(DEIER);
  1491. dev_priv->gt_irq_mask = ~0;
  1492. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1493. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1494. if (IS_GEN6(dev))
  1495. render_irqs =
  1496. GT_USER_INTERRUPT |
  1497. GEN6_BSD_USER_INTERRUPT |
  1498. GEN6_BLITTER_USER_INTERRUPT;
  1499. else
  1500. render_irqs =
  1501. GT_USER_INTERRUPT |
  1502. GT_PIPE_NOTIFY |
  1503. GT_BSD_USER_INTERRUPT;
  1504. I915_WRITE(GTIER, render_irqs);
  1505. POSTING_READ(GTIER);
  1506. if (HAS_PCH_CPT(dev)) {
  1507. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1508. SDE_PORTB_HOTPLUG_CPT |
  1509. SDE_PORTC_HOTPLUG_CPT |
  1510. SDE_PORTD_HOTPLUG_CPT);
  1511. } else {
  1512. hotplug_mask = (SDE_CRT_HOTPLUG |
  1513. SDE_PORTB_HOTPLUG |
  1514. SDE_PORTC_HOTPLUG |
  1515. SDE_PORTD_HOTPLUG |
  1516. SDE_AUX_MASK);
  1517. }
  1518. dev_priv->pch_irq_mask = ~hotplug_mask;
  1519. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1520. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1521. I915_WRITE(SDEIER, hotplug_mask);
  1522. POSTING_READ(SDEIER);
  1523. ironlake_enable_pch_hotplug(dev);
  1524. if (IS_IRONLAKE_M(dev)) {
  1525. /* Clear & enable PCU event interrupts */
  1526. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1527. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1528. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1529. }
  1530. return 0;
  1531. }
  1532. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1533. {
  1534. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1535. /* enable kind of interrupts always enabled */
  1536. u32 display_mask =
  1537. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1538. DE_PLANEC_FLIP_DONE_IVB |
  1539. DE_PLANEB_FLIP_DONE_IVB |
  1540. DE_PLANEA_FLIP_DONE_IVB;
  1541. u32 render_irqs;
  1542. u32 hotplug_mask;
  1543. dev_priv->irq_mask = ~display_mask;
  1544. /* should always can generate irq */
  1545. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1546. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1547. I915_WRITE(DEIER,
  1548. display_mask |
  1549. DE_PIPEC_VBLANK_IVB |
  1550. DE_PIPEB_VBLANK_IVB |
  1551. DE_PIPEA_VBLANK_IVB);
  1552. POSTING_READ(DEIER);
  1553. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1554. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1555. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1556. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1557. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1558. I915_WRITE(GTIER, render_irqs);
  1559. POSTING_READ(GTIER);
  1560. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1561. SDE_PORTB_HOTPLUG_CPT |
  1562. SDE_PORTC_HOTPLUG_CPT |
  1563. SDE_PORTD_HOTPLUG_CPT);
  1564. dev_priv->pch_irq_mask = ~hotplug_mask;
  1565. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1566. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1567. I915_WRITE(SDEIER, hotplug_mask);
  1568. POSTING_READ(SDEIER);
  1569. ironlake_enable_pch_hotplug(dev);
  1570. return 0;
  1571. }
  1572. static int valleyview_irq_postinstall(struct drm_device *dev)
  1573. {
  1574. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1575. u32 enable_mask;
  1576. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1577. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1578. u16 msid;
  1579. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1580. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1581. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1582. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1583. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1584. /*
  1585. *Leave vblank interrupts masked initially. enable/disable will
  1586. * toggle them based on usage.
  1587. */
  1588. dev_priv->irq_mask = (~enable_mask) |
  1589. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1590. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1591. dev_priv->pipestat[0] = 0;
  1592. dev_priv->pipestat[1] = 0;
  1593. /* Hack for broken MSIs on VLV */
  1594. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1595. pci_read_config_word(dev->pdev, 0x98, &msid);
  1596. msid &= 0xff; /* mask out delivery bits */
  1597. msid |= (1<<14);
  1598. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1599. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1600. I915_WRITE(VLV_IER, enable_mask);
  1601. I915_WRITE(VLV_IIR, 0xffffffff);
  1602. I915_WRITE(PIPESTAT(0), 0xffff);
  1603. I915_WRITE(PIPESTAT(1), 0xffff);
  1604. POSTING_READ(VLV_IER);
  1605. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1606. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1607. I915_WRITE(VLV_IIR, 0xffffffff);
  1608. I915_WRITE(VLV_IIR, 0xffffffff);
  1609. dev_priv->gt_irq_mask = ~0;
  1610. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1611. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1612. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1613. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1614. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1615. GT_GEN6_BLT_USER_INTERRUPT |
  1616. GT_GEN6_BSD_USER_INTERRUPT |
  1617. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1618. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1619. GT_PIPE_NOTIFY |
  1620. GT_RENDER_CS_ERROR_INTERRUPT |
  1621. GT_SYNC_STATUS |
  1622. GT_USER_INTERRUPT);
  1623. POSTING_READ(GTIER);
  1624. /* ack & enable invalid PTE error interrupts */
  1625. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1626. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1627. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1628. #endif
  1629. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1630. #if 0 /* FIXME: check register definitions; some have moved */
  1631. /* Note HDMI and DP share bits */
  1632. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1633. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1634. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1635. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1636. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1637. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1638. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1639. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1640. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1641. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1642. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1643. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1644. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1645. }
  1646. #endif
  1647. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1648. return 0;
  1649. }
  1650. static void valleyview_irq_uninstall(struct drm_device *dev)
  1651. {
  1652. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1653. int pipe;
  1654. if (!dev_priv)
  1655. return;
  1656. for_each_pipe(pipe)
  1657. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1658. I915_WRITE(HWSTAM, 0xffffffff);
  1659. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1660. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1661. for_each_pipe(pipe)
  1662. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1663. I915_WRITE(VLV_IIR, 0xffffffff);
  1664. I915_WRITE(VLV_IMR, 0xffffffff);
  1665. I915_WRITE(VLV_IER, 0x0);
  1666. POSTING_READ(VLV_IER);
  1667. }
  1668. static void ironlake_irq_uninstall(struct drm_device *dev)
  1669. {
  1670. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1671. if (!dev_priv)
  1672. return;
  1673. I915_WRITE(HWSTAM, 0xffffffff);
  1674. I915_WRITE(DEIMR, 0xffffffff);
  1675. I915_WRITE(DEIER, 0x0);
  1676. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1677. I915_WRITE(GTIMR, 0xffffffff);
  1678. I915_WRITE(GTIER, 0x0);
  1679. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1680. I915_WRITE(SDEIMR, 0xffffffff);
  1681. I915_WRITE(SDEIER, 0x0);
  1682. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1683. }
  1684. static void i8xx_irq_preinstall(struct drm_device * dev)
  1685. {
  1686. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1687. int pipe;
  1688. atomic_set(&dev_priv->irq_received, 0);
  1689. for_each_pipe(pipe)
  1690. I915_WRITE(PIPESTAT(pipe), 0);
  1691. I915_WRITE16(IMR, 0xffff);
  1692. I915_WRITE16(IER, 0x0);
  1693. POSTING_READ16(IER);
  1694. }
  1695. static int i8xx_irq_postinstall(struct drm_device *dev)
  1696. {
  1697. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1698. dev_priv->pipestat[0] = 0;
  1699. dev_priv->pipestat[1] = 0;
  1700. I915_WRITE16(EMR,
  1701. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1702. /* Unmask the interrupts that we always want on. */
  1703. dev_priv->irq_mask =
  1704. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1705. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1706. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1707. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1708. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1709. I915_WRITE16(IMR, dev_priv->irq_mask);
  1710. I915_WRITE16(IER,
  1711. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1712. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1713. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1714. I915_USER_INTERRUPT);
  1715. POSTING_READ16(IER);
  1716. return 0;
  1717. }
  1718. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1719. {
  1720. struct drm_device *dev = (struct drm_device *) arg;
  1721. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1722. u16 iir, new_iir;
  1723. u32 pipe_stats[2];
  1724. unsigned long irqflags;
  1725. int irq_received;
  1726. int pipe;
  1727. u16 flip_mask =
  1728. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1729. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1730. atomic_inc(&dev_priv->irq_received);
  1731. iir = I915_READ16(IIR);
  1732. if (iir == 0)
  1733. return IRQ_NONE;
  1734. while (iir & ~flip_mask) {
  1735. /* Can't rely on pipestat interrupt bit in iir as it might
  1736. * have been cleared after the pipestat interrupt was received.
  1737. * It doesn't set the bit in iir again, but it still produces
  1738. * interrupts (for non-MSI).
  1739. */
  1740. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1741. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1742. i915_handle_error(dev, false);
  1743. for_each_pipe(pipe) {
  1744. int reg = PIPESTAT(pipe);
  1745. pipe_stats[pipe] = I915_READ(reg);
  1746. /*
  1747. * Clear the PIPE*STAT regs before the IIR
  1748. */
  1749. if (pipe_stats[pipe] & 0x8000ffff) {
  1750. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1751. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1752. pipe_name(pipe));
  1753. I915_WRITE(reg, pipe_stats[pipe]);
  1754. irq_received = 1;
  1755. }
  1756. }
  1757. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1758. I915_WRITE16(IIR, iir & ~flip_mask);
  1759. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1760. i915_update_dri1_breadcrumb(dev);
  1761. if (iir & I915_USER_INTERRUPT)
  1762. notify_ring(dev, &dev_priv->ring[RCS]);
  1763. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1764. drm_handle_vblank(dev, 0)) {
  1765. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1766. intel_prepare_page_flip(dev, 0);
  1767. intel_finish_page_flip(dev, 0);
  1768. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1769. }
  1770. }
  1771. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1772. drm_handle_vblank(dev, 1)) {
  1773. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1774. intel_prepare_page_flip(dev, 1);
  1775. intel_finish_page_flip(dev, 1);
  1776. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1777. }
  1778. }
  1779. iir = new_iir;
  1780. }
  1781. return IRQ_HANDLED;
  1782. }
  1783. static void i8xx_irq_uninstall(struct drm_device * dev)
  1784. {
  1785. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1786. int pipe;
  1787. for_each_pipe(pipe) {
  1788. /* Clear enable bits; then clear status bits */
  1789. I915_WRITE(PIPESTAT(pipe), 0);
  1790. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1791. }
  1792. I915_WRITE16(IMR, 0xffff);
  1793. I915_WRITE16(IER, 0x0);
  1794. I915_WRITE16(IIR, I915_READ16(IIR));
  1795. }
  1796. static void i915_irq_preinstall(struct drm_device * dev)
  1797. {
  1798. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1799. int pipe;
  1800. atomic_set(&dev_priv->irq_received, 0);
  1801. if (I915_HAS_HOTPLUG(dev)) {
  1802. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1803. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1804. }
  1805. I915_WRITE16(HWSTAM, 0xeffe);
  1806. for_each_pipe(pipe)
  1807. I915_WRITE(PIPESTAT(pipe), 0);
  1808. I915_WRITE(IMR, 0xffffffff);
  1809. I915_WRITE(IER, 0x0);
  1810. POSTING_READ(IER);
  1811. }
  1812. static int i915_irq_postinstall(struct drm_device *dev)
  1813. {
  1814. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1815. u32 enable_mask;
  1816. dev_priv->pipestat[0] = 0;
  1817. dev_priv->pipestat[1] = 0;
  1818. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1819. /* Unmask the interrupts that we always want on. */
  1820. dev_priv->irq_mask =
  1821. ~(I915_ASLE_INTERRUPT |
  1822. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1823. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1824. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1825. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1826. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1827. enable_mask =
  1828. I915_ASLE_INTERRUPT |
  1829. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1830. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1831. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1832. I915_USER_INTERRUPT;
  1833. if (I915_HAS_HOTPLUG(dev)) {
  1834. /* Enable in IER... */
  1835. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1836. /* and unmask in IMR */
  1837. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1838. }
  1839. I915_WRITE(IMR, dev_priv->irq_mask);
  1840. I915_WRITE(IER, enable_mask);
  1841. POSTING_READ(IER);
  1842. if (I915_HAS_HOTPLUG(dev)) {
  1843. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1844. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1845. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1846. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1847. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1848. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1849. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1850. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1851. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1852. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1853. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1854. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1855. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1856. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1857. }
  1858. /* Ignore TV since it's buggy */
  1859. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1860. }
  1861. intel_opregion_enable_asle(dev);
  1862. return 0;
  1863. }
  1864. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1865. {
  1866. struct drm_device *dev = (struct drm_device *) arg;
  1867. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1868. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1869. unsigned long irqflags;
  1870. u32 flip_mask =
  1871. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1872. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1873. u32 flip[2] = {
  1874. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1875. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1876. };
  1877. int pipe, ret = IRQ_NONE;
  1878. atomic_inc(&dev_priv->irq_received);
  1879. iir = I915_READ(IIR);
  1880. do {
  1881. bool irq_received = (iir & ~flip_mask) != 0;
  1882. bool blc_event = false;
  1883. /* Can't rely on pipestat interrupt bit in iir as it might
  1884. * have been cleared after the pipestat interrupt was received.
  1885. * It doesn't set the bit in iir again, but it still produces
  1886. * interrupts (for non-MSI).
  1887. */
  1888. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1889. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1890. i915_handle_error(dev, false);
  1891. for_each_pipe(pipe) {
  1892. int reg = PIPESTAT(pipe);
  1893. pipe_stats[pipe] = I915_READ(reg);
  1894. /* Clear the PIPE*STAT regs before the IIR */
  1895. if (pipe_stats[pipe] & 0x8000ffff) {
  1896. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1897. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1898. pipe_name(pipe));
  1899. I915_WRITE(reg, pipe_stats[pipe]);
  1900. irq_received = true;
  1901. }
  1902. }
  1903. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1904. if (!irq_received)
  1905. break;
  1906. /* Consume port. Then clear IIR or we'll miss events */
  1907. if ((I915_HAS_HOTPLUG(dev)) &&
  1908. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1909. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1910. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1911. hotplug_status);
  1912. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1913. queue_work(dev_priv->wq,
  1914. &dev_priv->hotplug_work);
  1915. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1916. POSTING_READ(PORT_HOTPLUG_STAT);
  1917. }
  1918. I915_WRITE(IIR, iir & ~flip_mask);
  1919. new_iir = I915_READ(IIR); /* Flush posted writes */
  1920. if (iir & I915_USER_INTERRUPT)
  1921. notify_ring(dev, &dev_priv->ring[RCS]);
  1922. for_each_pipe(pipe) {
  1923. int plane = pipe;
  1924. if (IS_MOBILE(dev))
  1925. plane = !plane;
  1926. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1927. drm_handle_vblank(dev, pipe)) {
  1928. if (iir & flip[plane]) {
  1929. intel_prepare_page_flip(dev, plane);
  1930. intel_finish_page_flip(dev, pipe);
  1931. flip_mask &= ~flip[plane];
  1932. }
  1933. }
  1934. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1935. blc_event = true;
  1936. }
  1937. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1938. intel_opregion_asle_intr(dev);
  1939. /* With MSI, interrupts are only generated when iir
  1940. * transitions from zero to nonzero. If another bit got
  1941. * set while we were handling the existing iir bits, then
  1942. * we would never get another interrupt.
  1943. *
  1944. * This is fine on non-MSI as well, as if we hit this path
  1945. * we avoid exiting the interrupt handler only to generate
  1946. * another one.
  1947. *
  1948. * Note that for MSI this could cause a stray interrupt report
  1949. * if an interrupt landed in the time between writing IIR and
  1950. * the posting read. This should be rare enough to never
  1951. * trigger the 99% of 100,000 interrupts test for disabling
  1952. * stray interrupts.
  1953. */
  1954. ret = IRQ_HANDLED;
  1955. iir = new_iir;
  1956. } while (iir & ~flip_mask);
  1957. i915_update_dri1_breadcrumb(dev);
  1958. return ret;
  1959. }
  1960. static void i915_irq_uninstall(struct drm_device * dev)
  1961. {
  1962. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1963. int pipe;
  1964. if (I915_HAS_HOTPLUG(dev)) {
  1965. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1966. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1967. }
  1968. I915_WRITE16(HWSTAM, 0xffff);
  1969. for_each_pipe(pipe) {
  1970. /* Clear enable bits; then clear status bits */
  1971. I915_WRITE(PIPESTAT(pipe), 0);
  1972. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1973. }
  1974. I915_WRITE(IMR, 0xffffffff);
  1975. I915_WRITE(IER, 0x0);
  1976. I915_WRITE(IIR, I915_READ(IIR));
  1977. }
  1978. static void i965_irq_preinstall(struct drm_device * dev)
  1979. {
  1980. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1981. int pipe;
  1982. atomic_set(&dev_priv->irq_received, 0);
  1983. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1984. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1985. I915_WRITE(HWSTAM, 0xeffe);
  1986. for_each_pipe(pipe)
  1987. I915_WRITE(PIPESTAT(pipe), 0);
  1988. I915_WRITE(IMR, 0xffffffff);
  1989. I915_WRITE(IER, 0x0);
  1990. POSTING_READ(IER);
  1991. }
  1992. static int i965_irq_postinstall(struct drm_device *dev)
  1993. {
  1994. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1995. u32 hotplug_en;
  1996. u32 enable_mask;
  1997. u32 error_mask;
  1998. /* Unmask the interrupts that we always want on. */
  1999. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2000. I915_DISPLAY_PORT_INTERRUPT |
  2001. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2002. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2003. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2004. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2005. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2006. enable_mask = ~dev_priv->irq_mask;
  2007. enable_mask |= I915_USER_INTERRUPT;
  2008. if (IS_G4X(dev))
  2009. enable_mask |= I915_BSD_USER_INTERRUPT;
  2010. dev_priv->pipestat[0] = 0;
  2011. dev_priv->pipestat[1] = 0;
  2012. /*
  2013. * Enable some error detection, note the instruction error mask
  2014. * bit is reserved, so we leave it masked.
  2015. */
  2016. if (IS_G4X(dev)) {
  2017. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2018. GM45_ERROR_MEM_PRIV |
  2019. GM45_ERROR_CP_PRIV |
  2020. I915_ERROR_MEMORY_REFRESH);
  2021. } else {
  2022. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2023. I915_ERROR_MEMORY_REFRESH);
  2024. }
  2025. I915_WRITE(EMR, error_mask);
  2026. I915_WRITE(IMR, dev_priv->irq_mask);
  2027. I915_WRITE(IER, enable_mask);
  2028. POSTING_READ(IER);
  2029. /* Note HDMI and DP share hotplug bits */
  2030. hotplug_en = 0;
  2031. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2032. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2033. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2034. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2035. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2036. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2037. if (IS_G4X(dev)) {
  2038. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2039. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2040. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2041. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2042. } else {
  2043. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2044. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2045. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2046. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2047. }
  2048. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2049. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2050. /* Programming the CRT detection parameters tends
  2051. to generate a spurious hotplug event about three
  2052. seconds later. So just do it once.
  2053. */
  2054. if (IS_G4X(dev))
  2055. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2056. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2057. }
  2058. /* Ignore TV since it's buggy */
  2059. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2060. intel_opregion_enable_asle(dev);
  2061. return 0;
  2062. }
  2063. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2064. {
  2065. struct drm_device *dev = (struct drm_device *) arg;
  2066. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2067. u32 iir, new_iir;
  2068. u32 pipe_stats[I915_MAX_PIPES];
  2069. unsigned long irqflags;
  2070. int irq_received;
  2071. int ret = IRQ_NONE, pipe;
  2072. atomic_inc(&dev_priv->irq_received);
  2073. iir = I915_READ(IIR);
  2074. for (;;) {
  2075. bool blc_event = false;
  2076. irq_received = iir != 0;
  2077. /* Can't rely on pipestat interrupt bit in iir as it might
  2078. * have been cleared after the pipestat interrupt was received.
  2079. * It doesn't set the bit in iir again, but it still produces
  2080. * interrupts (for non-MSI).
  2081. */
  2082. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2083. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2084. i915_handle_error(dev, false);
  2085. for_each_pipe(pipe) {
  2086. int reg = PIPESTAT(pipe);
  2087. pipe_stats[pipe] = I915_READ(reg);
  2088. /*
  2089. * Clear the PIPE*STAT regs before the IIR
  2090. */
  2091. if (pipe_stats[pipe] & 0x8000ffff) {
  2092. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2093. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2094. pipe_name(pipe));
  2095. I915_WRITE(reg, pipe_stats[pipe]);
  2096. irq_received = 1;
  2097. }
  2098. }
  2099. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2100. if (!irq_received)
  2101. break;
  2102. ret = IRQ_HANDLED;
  2103. /* Consume port. Then clear IIR or we'll miss events */
  2104. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2105. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2106. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2107. hotplug_status);
  2108. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2109. queue_work(dev_priv->wq,
  2110. &dev_priv->hotplug_work);
  2111. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2112. I915_READ(PORT_HOTPLUG_STAT);
  2113. }
  2114. I915_WRITE(IIR, iir);
  2115. new_iir = I915_READ(IIR); /* Flush posted writes */
  2116. if (iir & I915_USER_INTERRUPT)
  2117. notify_ring(dev, &dev_priv->ring[RCS]);
  2118. if (iir & I915_BSD_USER_INTERRUPT)
  2119. notify_ring(dev, &dev_priv->ring[VCS]);
  2120. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2121. intel_prepare_page_flip(dev, 0);
  2122. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2123. intel_prepare_page_flip(dev, 1);
  2124. for_each_pipe(pipe) {
  2125. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2126. drm_handle_vblank(dev, pipe)) {
  2127. i915_pageflip_stall_check(dev, pipe);
  2128. intel_finish_page_flip(dev, pipe);
  2129. }
  2130. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2131. blc_event = true;
  2132. }
  2133. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2134. intel_opregion_asle_intr(dev);
  2135. /* With MSI, interrupts are only generated when iir
  2136. * transitions from zero to nonzero. If another bit got
  2137. * set while we were handling the existing iir bits, then
  2138. * we would never get another interrupt.
  2139. *
  2140. * This is fine on non-MSI as well, as if we hit this path
  2141. * we avoid exiting the interrupt handler only to generate
  2142. * another one.
  2143. *
  2144. * Note that for MSI this could cause a stray interrupt report
  2145. * if an interrupt landed in the time between writing IIR and
  2146. * the posting read. This should be rare enough to never
  2147. * trigger the 99% of 100,000 interrupts test for disabling
  2148. * stray interrupts.
  2149. */
  2150. iir = new_iir;
  2151. }
  2152. i915_update_dri1_breadcrumb(dev);
  2153. return ret;
  2154. }
  2155. static void i965_irq_uninstall(struct drm_device * dev)
  2156. {
  2157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2158. int pipe;
  2159. if (!dev_priv)
  2160. return;
  2161. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2162. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2163. I915_WRITE(HWSTAM, 0xffffffff);
  2164. for_each_pipe(pipe)
  2165. I915_WRITE(PIPESTAT(pipe), 0);
  2166. I915_WRITE(IMR, 0xffffffff);
  2167. I915_WRITE(IER, 0x0);
  2168. for_each_pipe(pipe)
  2169. I915_WRITE(PIPESTAT(pipe),
  2170. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2171. I915_WRITE(IIR, I915_READ(IIR));
  2172. }
  2173. void intel_irq_init(struct drm_device *dev)
  2174. {
  2175. struct drm_i915_private *dev_priv = dev->dev_private;
  2176. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2177. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2178. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2179. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2180. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2181. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2182. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2183. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2184. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2185. }
  2186. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2187. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2188. else
  2189. dev->driver->get_vblank_timestamp = NULL;
  2190. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2191. if (IS_VALLEYVIEW(dev)) {
  2192. dev->driver->irq_handler = valleyview_irq_handler;
  2193. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2194. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2195. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2196. dev->driver->enable_vblank = valleyview_enable_vblank;
  2197. dev->driver->disable_vblank = valleyview_disable_vblank;
  2198. } else if (IS_IVYBRIDGE(dev)) {
  2199. /* Share pre & uninstall handlers with ILK/SNB */
  2200. dev->driver->irq_handler = ivybridge_irq_handler;
  2201. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2202. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2203. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2204. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2205. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2206. } else if (IS_HASWELL(dev)) {
  2207. /* Share interrupts handling with IVB */
  2208. dev->driver->irq_handler = ivybridge_irq_handler;
  2209. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2210. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2211. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2212. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2213. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2214. } else if (HAS_PCH_SPLIT(dev)) {
  2215. dev->driver->irq_handler = ironlake_irq_handler;
  2216. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2217. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2218. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2219. dev->driver->enable_vblank = ironlake_enable_vblank;
  2220. dev->driver->disable_vblank = ironlake_disable_vblank;
  2221. } else {
  2222. if (INTEL_INFO(dev)->gen == 2) {
  2223. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2224. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2225. dev->driver->irq_handler = i8xx_irq_handler;
  2226. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2227. } else if (INTEL_INFO(dev)->gen == 3) {
  2228. dev->driver->irq_preinstall = i915_irq_preinstall;
  2229. dev->driver->irq_postinstall = i915_irq_postinstall;
  2230. dev->driver->irq_uninstall = i915_irq_uninstall;
  2231. dev->driver->irq_handler = i915_irq_handler;
  2232. } else {
  2233. dev->driver->irq_preinstall = i965_irq_preinstall;
  2234. dev->driver->irq_postinstall = i965_irq_postinstall;
  2235. dev->driver->irq_uninstall = i965_irq_uninstall;
  2236. dev->driver->irq_handler = i965_irq_handler;
  2237. }
  2238. dev->driver->enable_vblank = i915_enable_vblank;
  2239. dev->driver->disable_vblank = i915_disable_vblank;
  2240. }
  2241. }