i915_gem_gtt.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "drmP.h"
  25. #include "i915_drm.h"
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. /* PPGTT support for Sandybdrige/Gen6 and later */
  30. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  31. unsigned first_entry,
  32. unsigned num_entries)
  33. {
  34. uint32_t *pt_vaddr;
  35. uint32_t scratch_pte;
  36. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  37. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  38. unsigned last_pte, i;
  39. scratch_pte = GEN6_PTE_ADDR_ENCODE(ppgtt->scratch_page_dma_addr);
  40. scratch_pte |= GEN6_PTE_VALID | GEN6_PTE_CACHE_LLC;
  41. while (num_entries) {
  42. last_pte = first_pte + num_entries;
  43. if (last_pte > I915_PPGTT_PT_ENTRIES)
  44. last_pte = I915_PPGTT_PT_ENTRIES;
  45. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  46. for (i = first_pte; i < last_pte; i++)
  47. pt_vaddr[i] = scratch_pte;
  48. kunmap_atomic(pt_vaddr);
  49. num_entries -= last_pte - first_pte;
  50. first_pte = 0;
  51. act_pd++;
  52. }
  53. }
  54. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  55. {
  56. struct drm_i915_private *dev_priv = dev->dev_private;
  57. struct i915_hw_ppgtt *ppgtt;
  58. unsigned first_pd_entry_in_global_pt;
  59. int i;
  60. int ret = -ENOMEM;
  61. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  62. * entries. For aliasing ppgtt support we just steal them at the end for
  63. * now. */
  64. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  65. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  66. if (!ppgtt)
  67. return ret;
  68. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  69. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  70. GFP_KERNEL);
  71. if (!ppgtt->pt_pages)
  72. goto err_ppgtt;
  73. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  74. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  75. if (!ppgtt->pt_pages[i])
  76. goto err_pt_alloc;
  77. }
  78. if (dev_priv->mm.gtt->needs_dmar) {
  79. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  80. *ppgtt->num_pd_entries,
  81. GFP_KERNEL);
  82. if (!ppgtt->pt_dma_addr)
  83. goto err_pt_alloc;
  84. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  85. dma_addr_t pt_addr;
  86. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  87. 0, 4096,
  88. PCI_DMA_BIDIRECTIONAL);
  89. if (pci_dma_mapping_error(dev->pdev,
  90. pt_addr)) {
  91. ret = -EIO;
  92. goto err_pd_pin;
  93. }
  94. ppgtt->pt_dma_addr[i] = pt_addr;
  95. }
  96. }
  97. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  98. i915_ppgtt_clear_range(ppgtt, 0,
  99. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  100. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(uint32_t);
  101. dev_priv->mm.aliasing_ppgtt = ppgtt;
  102. return 0;
  103. err_pd_pin:
  104. if (ppgtt->pt_dma_addr) {
  105. for (i--; i >= 0; i--)
  106. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  107. 4096, PCI_DMA_BIDIRECTIONAL);
  108. }
  109. err_pt_alloc:
  110. kfree(ppgtt->pt_dma_addr);
  111. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  112. if (ppgtt->pt_pages[i])
  113. __free_page(ppgtt->pt_pages[i]);
  114. }
  115. kfree(ppgtt->pt_pages);
  116. err_ppgtt:
  117. kfree(ppgtt);
  118. return ret;
  119. }
  120. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  121. {
  122. struct drm_i915_private *dev_priv = dev->dev_private;
  123. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  124. int i;
  125. if (!ppgtt)
  126. return;
  127. if (ppgtt->pt_dma_addr) {
  128. for (i = 0; i < ppgtt->num_pd_entries; i++)
  129. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  130. 4096, PCI_DMA_BIDIRECTIONAL);
  131. }
  132. kfree(ppgtt->pt_dma_addr);
  133. for (i = 0; i < ppgtt->num_pd_entries; i++)
  134. __free_page(ppgtt->pt_pages[i]);
  135. kfree(ppgtt->pt_pages);
  136. kfree(ppgtt);
  137. }
  138. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  139. struct scatterlist *sg_list,
  140. unsigned sg_len,
  141. unsigned first_entry,
  142. uint32_t pte_flags)
  143. {
  144. uint32_t *pt_vaddr, pte;
  145. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  146. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  147. unsigned i, j, m, segment_len;
  148. dma_addr_t page_addr;
  149. struct scatterlist *sg;
  150. /* init sg walking */
  151. sg = sg_list;
  152. i = 0;
  153. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  154. m = 0;
  155. while (i < sg_len) {
  156. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  157. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  158. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  159. pte = GEN6_PTE_ADDR_ENCODE(page_addr);
  160. pt_vaddr[j] = pte | pte_flags;
  161. /* grab the next page */
  162. m++;
  163. if (m == segment_len) {
  164. sg = sg_next(sg);
  165. i++;
  166. if (i == sg_len)
  167. break;
  168. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  169. m = 0;
  170. }
  171. }
  172. kunmap_atomic(pt_vaddr);
  173. first_pte = 0;
  174. act_pd++;
  175. }
  176. }
  177. static void i915_ppgtt_insert_pages(struct i915_hw_ppgtt *ppgtt,
  178. unsigned first_entry, unsigned num_entries,
  179. struct page **pages, uint32_t pte_flags)
  180. {
  181. uint32_t *pt_vaddr, pte;
  182. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  183. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  184. unsigned last_pte, i;
  185. dma_addr_t page_addr;
  186. while (num_entries) {
  187. last_pte = first_pte + num_entries;
  188. last_pte = min_t(unsigned, last_pte, I915_PPGTT_PT_ENTRIES);
  189. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  190. for (i = first_pte; i < last_pte; i++) {
  191. page_addr = page_to_phys(*pages);
  192. pte = GEN6_PTE_ADDR_ENCODE(page_addr);
  193. pt_vaddr[i] = pte | pte_flags;
  194. pages++;
  195. }
  196. kunmap_atomic(pt_vaddr);
  197. num_entries -= last_pte - first_pte;
  198. first_pte = 0;
  199. act_pd++;
  200. }
  201. }
  202. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  203. struct drm_i915_gem_object *obj,
  204. enum i915_cache_level cache_level)
  205. {
  206. struct drm_device *dev = obj->base.dev;
  207. struct drm_i915_private *dev_priv = dev->dev_private;
  208. uint32_t pte_flags = GEN6_PTE_VALID;
  209. switch (cache_level) {
  210. case I915_CACHE_LLC_MLC:
  211. pte_flags |= GEN6_PTE_CACHE_LLC_MLC;
  212. break;
  213. case I915_CACHE_LLC:
  214. pte_flags |= GEN6_PTE_CACHE_LLC;
  215. break;
  216. case I915_CACHE_NONE:
  217. if (IS_HASWELL(dev))
  218. pte_flags |= HSW_PTE_UNCACHED;
  219. else
  220. pte_flags |= GEN6_PTE_UNCACHED;
  221. break;
  222. default:
  223. BUG();
  224. }
  225. if (obj->sg_table) {
  226. i915_ppgtt_insert_sg_entries(ppgtt,
  227. obj->sg_table->sgl,
  228. obj->sg_table->nents,
  229. obj->gtt_space->start >> PAGE_SHIFT,
  230. pte_flags);
  231. } else if (dev_priv->mm.gtt->needs_dmar) {
  232. BUG_ON(!obj->sg_list);
  233. i915_ppgtt_insert_sg_entries(ppgtt,
  234. obj->sg_list,
  235. obj->num_sg,
  236. obj->gtt_space->start >> PAGE_SHIFT,
  237. pte_flags);
  238. } else
  239. i915_ppgtt_insert_pages(ppgtt,
  240. obj->gtt_space->start >> PAGE_SHIFT,
  241. obj->base.size >> PAGE_SHIFT,
  242. obj->pages,
  243. pte_flags);
  244. }
  245. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  246. struct drm_i915_gem_object *obj)
  247. {
  248. i915_ppgtt_clear_range(ppgtt,
  249. obj->gtt_space->start >> PAGE_SHIFT,
  250. obj->base.size >> PAGE_SHIFT);
  251. }
  252. /* XXX kill agp_type! */
  253. static unsigned int cache_level_to_agp_type(struct drm_device *dev,
  254. enum i915_cache_level cache_level)
  255. {
  256. switch (cache_level) {
  257. case I915_CACHE_LLC_MLC:
  258. if (INTEL_INFO(dev)->gen >= 6)
  259. return AGP_USER_CACHED_MEMORY_LLC_MLC;
  260. /* Older chipsets do not have this extra level of CPU
  261. * cacheing, so fallthrough and request the PTE simply
  262. * as cached.
  263. */
  264. case I915_CACHE_LLC:
  265. return AGP_USER_CACHED_MEMORY;
  266. default:
  267. case I915_CACHE_NONE:
  268. return AGP_USER_MEMORY;
  269. }
  270. }
  271. static bool do_idling(struct drm_i915_private *dev_priv)
  272. {
  273. bool ret = dev_priv->mm.interruptible;
  274. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  275. dev_priv->mm.interruptible = false;
  276. if (i915_gpu_idle(dev_priv->dev)) {
  277. DRM_ERROR("Couldn't idle GPU\n");
  278. /* Wait a bit, in hopes it avoids the hang */
  279. udelay(10);
  280. }
  281. }
  282. return ret;
  283. }
  284. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  285. {
  286. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  287. dev_priv->mm.interruptible = interruptible;
  288. }
  289. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  290. {
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. struct drm_i915_gem_object *obj;
  293. /* First fill our portion of the GTT with scratch pages */
  294. intel_gtt_clear_range(dev_priv->mm.gtt_start / PAGE_SIZE,
  295. (dev_priv->mm.gtt_end - dev_priv->mm.gtt_start) / PAGE_SIZE);
  296. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  297. i915_gem_clflush_object(obj);
  298. i915_gem_gtt_bind_object(obj, obj->cache_level);
  299. }
  300. intel_gtt_chipset_flush();
  301. }
  302. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  303. {
  304. struct drm_device *dev = obj->base.dev;
  305. struct drm_i915_private *dev_priv = dev->dev_private;
  306. /* don't map imported dma buf objects */
  307. if (dev_priv->mm.gtt->needs_dmar && !obj->sg_table)
  308. return intel_gtt_map_memory(obj->pages,
  309. obj->base.size >> PAGE_SHIFT,
  310. &obj->sg_list,
  311. &obj->num_sg);
  312. else
  313. return 0;
  314. }
  315. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  316. enum i915_cache_level cache_level)
  317. {
  318. struct drm_device *dev = obj->base.dev;
  319. struct drm_i915_private *dev_priv = dev->dev_private;
  320. unsigned int agp_type = cache_level_to_agp_type(dev, cache_level);
  321. if (obj->sg_table) {
  322. intel_gtt_insert_sg_entries(obj->sg_table->sgl,
  323. obj->sg_table->nents,
  324. obj->gtt_space->start >> PAGE_SHIFT,
  325. agp_type);
  326. } else if (dev_priv->mm.gtt->needs_dmar) {
  327. BUG_ON(!obj->sg_list);
  328. intel_gtt_insert_sg_entries(obj->sg_list,
  329. obj->num_sg,
  330. obj->gtt_space->start >> PAGE_SHIFT,
  331. agp_type);
  332. } else
  333. intel_gtt_insert_pages(obj->gtt_space->start >> PAGE_SHIFT,
  334. obj->base.size >> PAGE_SHIFT,
  335. obj->pages,
  336. agp_type);
  337. obj->has_global_gtt_mapping = 1;
  338. }
  339. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  340. {
  341. intel_gtt_clear_range(obj->gtt_space->start >> PAGE_SHIFT,
  342. obj->base.size >> PAGE_SHIFT);
  343. obj->has_global_gtt_mapping = 0;
  344. }
  345. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  346. {
  347. struct drm_device *dev = obj->base.dev;
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. bool interruptible;
  350. interruptible = do_idling(dev_priv);
  351. if (obj->sg_list) {
  352. intel_gtt_unmap_memory(obj->sg_list, obj->num_sg);
  353. obj->sg_list = NULL;
  354. }
  355. undo_idling(dev_priv, interruptible);
  356. }
  357. void i915_gem_init_global_gtt(struct drm_device *dev,
  358. unsigned long start,
  359. unsigned long mappable_end,
  360. unsigned long end)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. /* Substract the guard page ... */
  364. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  365. dev_priv->mm.gtt_start = start;
  366. dev_priv->mm.gtt_mappable_end = mappable_end;
  367. dev_priv->mm.gtt_end = end;
  368. dev_priv->mm.gtt_total = end - start;
  369. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  370. /* ... but ensure that we clear the entire range. */
  371. intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  372. }