exynos_drm_fimd.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. unsigned int has_clksel:1;
  58. };
  59. static struct fimd_driver_data exynos4_fimd_driver_data = {
  60. .timing_base = 0x0,
  61. .has_shadowcon = 1,
  62. };
  63. static struct fimd_driver_data exynos5_fimd_driver_data = {
  64. .timing_base = 0x20000,
  65. .has_shadowcon = 1,
  66. };
  67. struct fimd_win_data {
  68. unsigned int offset_x;
  69. unsigned int offset_y;
  70. unsigned int ovl_width;
  71. unsigned int ovl_height;
  72. unsigned int fb_width;
  73. unsigned int fb_height;
  74. unsigned int bpp;
  75. dma_addr_t dma_addr;
  76. unsigned int buf_offsize;
  77. unsigned int line_size; /* bytes */
  78. bool enabled;
  79. bool resume;
  80. };
  81. struct fimd_context {
  82. struct exynos_drm_subdrv subdrv;
  83. int irq;
  84. struct drm_crtc *crtc;
  85. struct clk *bus_clk;
  86. struct clk *lcd_clk;
  87. void __iomem *regs;
  88. struct fimd_win_data win_data[WINDOWS_NR];
  89. unsigned int clkdiv;
  90. unsigned int default_win;
  91. unsigned long irq_flags;
  92. u32 vidcon0;
  93. u32 vidcon1;
  94. bool suspended;
  95. struct mutex lock;
  96. wait_queue_head_t wait_vsync_queue;
  97. atomic_t wait_vsync_event;
  98. struct exynos_drm_panel_info *panel;
  99. struct fimd_driver_data *driver_data;
  100. };
  101. #ifdef CONFIG_OF
  102. static const struct of_device_id fimd_driver_dt_match[] = {
  103. { .compatible = "samsung,exynos4210-fimd",
  104. .data = &exynos4_fimd_driver_data },
  105. { .compatible = "samsung,exynos5250-fimd",
  106. .data = &exynos5_fimd_driver_data },
  107. {},
  108. };
  109. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  110. #endif
  111. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  112. struct platform_device *pdev)
  113. {
  114. #ifdef CONFIG_OF
  115. const struct of_device_id *of_id =
  116. of_match_device(fimd_driver_dt_match, &pdev->dev);
  117. if (of_id)
  118. return (struct fimd_driver_data *)of_id->data;
  119. #endif
  120. return (struct fimd_driver_data *)
  121. platform_get_device_id(pdev)->driver_data;
  122. }
  123. static bool fimd_display_is_connected(struct device *dev)
  124. {
  125. DRM_DEBUG_KMS("%s\n", __FILE__);
  126. /* TODO. */
  127. return true;
  128. }
  129. static void *fimd_get_panel(struct device *dev)
  130. {
  131. struct fimd_context *ctx = get_fimd_context(dev);
  132. DRM_DEBUG_KMS("%s\n", __FILE__);
  133. return ctx->panel;
  134. }
  135. static int fimd_check_timing(struct device *dev, void *timing)
  136. {
  137. DRM_DEBUG_KMS("%s\n", __FILE__);
  138. /* TODO. */
  139. return 0;
  140. }
  141. static int fimd_display_power_on(struct device *dev, int mode)
  142. {
  143. DRM_DEBUG_KMS("%s\n", __FILE__);
  144. /* TODO */
  145. return 0;
  146. }
  147. static struct exynos_drm_display_ops fimd_display_ops = {
  148. .type = EXYNOS_DISPLAY_TYPE_LCD,
  149. .is_connected = fimd_display_is_connected,
  150. .get_panel = fimd_get_panel,
  151. .check_timing = fimd_check_timing,
  152. .power_on = fimd_display_power_on,
  153. };
  154. static void fimd_dpms(struct device *subdrv_dev, int mode)
  155. {
  156. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  157. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  158. mutex_lock(&ctx->lock);
  159. switch (mode) {
  160. case DRM_MODE_DPMS_ON:
  161. /*
  162. * enable fimd hardware only if suspended status.
  163. *
  164. * P.S. fimd_dpms function would be called at booting time so
  165. * clk_enable could be called double time.
  166. */
  167. if (ctx->suspended)
  168. pm_runtime_get_sync(subdrv_dev);
  169. break;
  170. case DRM_MODE_DPMS_STANDBY:
  171. case DRM_MODE_DPMS_SUSPEND:
  172. case DRM_MODE_DPMS_OFF:
  173. if (!ctx->suspended)
  174. pm_runtime_put_sync(subdrv_dev);
  175. break;
  176. default:
  177. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  178. break;
  179. }
  180. mutex_unlock(&ctx->lock);
  181. }
  182. static void fimd_apply(struct device *subdrv_dev)
  183. {
  184. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  185. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  186. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  187. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  188. struct fimd_win_data *win_data;
  189. int i;
  190. DRM_DEBUG_KMS("%s\n", __FILE__);
  191. for (i = 0; i < WINDOWS_NR; i++) {
  192. win_data = &ctx->win_data[i];
  193. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  194. ovl_ops->commit(subdrv_dev, i);
  195. }
  196. if (mgr_ops && mgr_ops->commit)
  197. mgr_ops->commit(subdrv_dev);
  198. }
  199. static void fimd_commit(struct device *dev)
  200. {
  201. struct fimd_context *ctx = get_fimd_context(dev);
  202. struct exynos_drm_panel_info *panel = ctx->panel;
  203. struct fb_videomode *timing = &panel->timing;
  204. struct fimd_driver_data *driver_data;
  205. u32 val;
  206. driver_data = ctx->driver_data;
  207. if (ctx->suspended)
  208. return;
  209. DRM_DEBUG_KMS("%s\n", __FILE__);
  210. /* setup polarity values from machine code. */
  211. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  212. /* setup vertical timing values. */
  213. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  214. VIDTCON0_VFPD(timing->lower_margin - 1) |
  215. VIDTCON0_VSPW(timing->vsync_len - 1);
  216. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  217. /* setup horizontal timing values. */
  218. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  219. VIDTCON1_HFPD(timing->right_margin - 1) |
  220. VIDTCON1_HSPW(timing->hsync_len - 1);
  221. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  222. /* setup horizontal and vertical display size. */
  223. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  224. VIDTCON2_HOZVAL(timing->xres - 1) |
  225. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  226. VIDTCON2_HOZVAL_E(timing->xres - 1);
  227. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  228. /* setup clock source, clock divider, enable dma. */
  229. val = ctx->vidcon0;
  230. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  231. if (ctx->driver_data->has_clksel) {
  232. val &= ~VIDCON0_CLKSEL_MASK;
  233. val |= VIDCON0_CLKSEL_LCD;
  234. }
  235. if (ctx->clkdiv > 1)
  236. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  237. else
  238. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  239. /*
  240. * fields of register with prefix '_F' would be updated
  241. * at vsync(same as dma start)
  242. */
  243. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  244. writel(val, ctx->regs + VIDCON0);
  245. }
  246. static int fimd_enable_vblank(struct device *dev)
  247. {
  248. struct fimd_context *ctx = get_fimd_context(dev);
  249. u32 val;
  250. DRM_DEBUG_KMS("%s\n", __FILE__);
  251. if (ctx->suspended)
  252. return -EPERM;
  253. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  254. val = readl(ctx->regs + VIDINTCON0);
  255. val |= VIDINTCON0_INT_ENABLE;
  256. val |= VIDINTCON0_INT_FRAME;
  257. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  258. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  259. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  260. val |= VIDINTCON0_FRAMESEL1_NONE;
  261. writel(val, ctx->regs + VIDINTCON0);
  262. }
  263. return 0;
  264. }
  265. static void fimd_disable_vblank(struct device *dev)
  266. {
  267. struct fimd_context *ctx = get_fimd_context(dev);
  268. u32 val;
  269. DRM_DEBUG_KMS("%s\n", __FILE__);
  270. if (ctx->suspended)
  271. return;
  272. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  273. val = readl(ctx->regs + VIDINTCON0);
  274. val &= ~VIDINTCON0_INT_FRAME;
  275. val &= ~VIDINTCON0_INT_ENABLE;
  276. writel(val, ctx->regs + VIDINTCON0);
  277. }
  278. }
  279. static void fimd_wait_for_vblank(struct device *dev)
  280. {
  281. struct fimd_context *ctx = get_fimd_context(dev);
  282. if (ctx->suspended)
  283. return;
  284. atomic_set(&ctx->wait_vsync_event, 1);
  285. /*
  286. * wait for FIMD to signal VSYNC interrupt or return after
  287. * timeout which is set to 50ms (refresh rate of 20).
  288. */
  289. if (!wait_event_timeout(ctx->wait_vsync_queue,
  290. !atomic_read(&ctx->wait_vsync_event),
  291. DRM_HZ/20))
  292. DRM_DEBUG_KMS("vblank wait timed out.\n");
  293. }
  294. static struct exynos_drm_manager_ops fimd_manager_ops = {
  295. .dpms = fimd_dpms,
  296. .apply = fimd_apply,
  297. .commit = fimd_commit,
  298. .enable_vblank = fimd_enable_vblank,
  299. .disable_vblank = fimd_disable_vblank,
  300. .wait_for_vblank = fimd_wait_for_vblank,
  301. };
  302. static void fimd_win_mode_set(struct device *dev,
  303. struct exynos_drm_overlay *overlay)
  304. {
  305. struct fimd_context *ctx = get_fimd_context(dev);
  306. struct fimd_win_data *win_data;
  307. int win;
  308. unsigned long offset;
  309. DRM_DEBUG_KMS("%s\n", __FILE__);
  310. if (!overlay) {
  311. dev_err(dev, "overlay is NULL\n");
  312. return;
  313. }
  314. win = overlay->zpos;
  315. if (win == DEFAULT_ZPOS)
  316. win = ctx->default_win;
  317. if (win < 0 || win >= WINDOWS_NR)
  318. return;
  319. offset = overlay->fb_x * (overlay->bpp >> 3);
  320. offset += overlay->fb_y * overlay->pitch;
  321. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  322. win_data = &ctx->win_data[win];
  323. win_data->offset_x = overlay->crtc_x;
  324. win_data->offset_y = overlay->crtc_y;
  325. win_data->ovl_width = overlay->crtc_width;
  326. win_data->ovl_height = overlay->crtc_height;
  327. win_data->fb_width = overlay->fb_width;
  328. win_data->fb_height = overlay->fb_height;
  329. win_data->dma_addr = overlay->dma_addr[0] + offset;
  330. win_data->bpp = overlay->bpp;
  331. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  332. (overlay->bpp >> 3);
  333. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  334. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  335. win_data->offset_x, win_data->offset_y);
  336. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  337. win_data->ovl_width, win_data->ovl_height);
  338. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  339. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  340. overlay->fb_width, overlay->crtc_width);
  341. }
  342. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  343. {
  344. struct fimd_context *ctx = get_fimd_context(dev);
  345. struct fimd_win_data *win_data = &ctx->win_data[win];
  346. unsigned long val;
  347. DRM_DEBUG_KMS("%s\n", __FILE__);
  348. val = WINCONx_ENWIN;
  349. switch (win_data->bpp) {
  350. case 1:
  351. val |= WINCON0_BPPMODE_1BPP;
  352. val |= WINCONx_BITSWP;
  353. val |= WINCONx_BURSTLEN_4WORD;
  354. break;
  355. case 2:
  356. val |= WINCON0_BPPMODE_2BPP;
  357. val |= WINCONx_BITSWP;
  358. val |= WINCONx_BURSTLEN_8WORD;
  359. break;
  360. case 4:
  361. val |= WINCON0_BPPMODE_4BPP;
  362. val |= WINCONx_BITSWP;
  363. val |= WINCONx_BURSTLEN_8WORD;
  364. break;
  365. case 8:
  366. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  367. val |= WINCONx_BURSTLEN_8WORD;
  368. val |= WINCONx_BYTSWP;
  369. break;
  370. case 16:
  371. val |= WINCON0_BPPMODE_16BPP_565;
  372. val |= WINCONx_HAWSWP;
  373. val |= WINCONx_BURSTLEN_16WORD;
  374. break;
  375. case 24:
  376. val |= WINCON0_BPPMODE_24BPP_888;
  377. val |= WINCONx_WSWP;
  378. val |= WINCONx_BURSTLEN_16WORD;
  379. break;
  380. case 32:
  381. val |= WINCON1_BPPMODE_28BPP_A4888
  382. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  383. val |= WINCONx_WSWP;
  384. val |= WINCONx_BURSTLEN_16WORD;
  385. break;
  386. default:
  387. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  388. val |= WINCON0_BPPMODE_24BPP_888;
  389. val |= WINCONx_WSWP;
  390. val |= WINCONx_BURSTLEN_16WORD;
  391. break;
  392. }
  393. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  394. writel(val, ctx->regs + WINCON(win));
  395. }
  396. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  397. {
  398. struct fimd_context *ctx = get_fimd_context(dev);
  399. unsigned int keycon0 = 0, keycon1 = 0;
  400. DRM_DEBUG_KMS("%s\n", __FILE__);
  401. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  402. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  403. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  404. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  405. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  406. }
  407. /**
  408. * shadow_protect_win() - disable updating values from shadow registers at vsync
  409. *
  410. * @win: window to protect registers for
  411. * @protect: 1 to protect (disable updates)
  412. */
  413. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  414. int win, bool protect)
  415. {
  416. u32 reg, bits, val;
  417. if (ctx->driver_data->has_shadowcon) {
  418. reg = SHADOWCON;
  419. bits = SHADOWCON_WINx_PROTECT(win);
  420. } else {
  421. reg = PRTCON;
  422. bits = PRTCON_PROTECT;
  423. }
  424. val = readl(ctx->regs + reg);
  425. if (protect)
  426. val |= bits;
  427. else
  428. val &= ~bits;
  429. writel(val, ctx->regs + reg);
  430. }
  431. static void fimd_win_commit(struct device *dev, int zpos)
  432. {
  433. struct fimd_context *ctx = get_fimd_context(dev);
  434. struct fimd_win_data *win_data;
  435. int win = zpos;
  436. unsigned long val, alpha, size;
  437. unsigned int last_x;
  438. unsigned int last_y;
  439. DRM_DEBUG_KMS("%s\n", __FILE__);
  440. if (ctx->suspended)
  441. return;
  442. if (win == DEFAULT_ZPOS)
  443. win = ctx->default_win;
  444. if (win < 0 || win >= WINDOWS_NR)
  445. return;
  446. win_data = &ctx->win_data[win];
  447. /*
  448. * SHADOWCON/PRTCON register is used for enabling timing.
  449. *
  450. * for example, once only width value of a register is set,
  451. * if the dma is started then fimd hardware could malfunction so
  452. * with protect window setting, the register fields with prefix '_F'
  453. * wouldn't be updated at vsync also but updated once unprotect window
  454. * is set.
  455. */
  456. /* protect windows */
  457. fimd_shadow_protect_win(ctx, win, true);
  458. /* buffer start address */
  459. val = (unsigned long)win_data->dma_addr;
  460. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  461. /* buffer end address */
  462. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  463. val = (unsigned long)(win_data->dma_addr + size);
  464. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  465. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  466. (unsigned long)win_data->dma_addr, val, size);
  467. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  468. win_data->ovl_width, win_data->ovl_height);
  469. /* buffer size */
  470. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  471. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  472. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  473. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  474. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  475. /* OSD position */
  476. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  477. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  478. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  479. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  480. writel(val, ctx->regs + VIDOSD_A(win));
  481. last_x = win_data->offset_x + win_data->ovl_width;
  482. if (last_x)
  483. last_x--;
  484. last_y = win_data->offset_y + win_data->ovl_height;
  485. if (last_y)
  486. last_y--;
  487. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  488. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  489. writel(val, ctx->regs + VIDOSD_B(win));
  490. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  491. win_data->offset_x, win_data->offset_y, last_x, last_y);
  492. /* hardware window 0 doesn't support alpha channel. */
  493. if (win != 0) {
  494. /* OSD alpha */
  495. alpha = VIDISD14C_ALPHA1_R(0xf) |
  496. VIDISD14C_ALPHA1_G(0xf) |
  497. VIDISD14C_ALPHA1_B(0xf);
  498. writel(alpha, ctx->regs + VIDOSD_C(win));
  499. }
  500. /* OSD size */
  501. if (win != 3 && win != 4) {
  502. u32 offset = VIDOSD_D(win);
  503. if (win == 0)
  504. offset = VIDOSD_C(win);
  505. val = win_data->ovl_width * win_data->ovl_height;
  506. writel(val, ctx->regs + offset);
  507. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  508. }
  509. fimd_win_set_pixfmt(dev, win);
  510. /* hardware window 0 doesn't support color key. */
  511. if (win != 0)
  512. fimd_win_set_colkey(dev, win);
  513. /* wincon */
  514. val = readl(ctx->regs + WINCON(win));
  515. val |= WINCONx_ENWIN;
  516. writel(val, ctx->regs + WINCON(win));
  517. /* Enable DMA channel and unprotect windows */
  518. fimd_shadow_protect_win(ctx, win, false);
  519. if (ctx->driver_data->has_shadowcon) {
  520. val = readl(ctx->regs + SHADOWCON);
  521. val |= SHADOWCON_CHx_ENABLE(win);
  522. writel(val, ctx->regs + SHADOWCON);
  523. }
  524. win_data->enabled = true;
  525. }
  526. static void fimd_win_disable(struct device *dev, int zpos)
  527. {
  528. struct fimd_context *ctx = get_fimd_context(dev);
  529. struct fimd_win_data *win_data;
  530. int win = zpos;
  531. u32 val;
  532. DRM_DEBUG_KMS("%s\n", __FILE__);
  533. if (win == DEFAULT_ZPOS)
  534. win = ctx->default_win;
  535. if (win < 0 || win >= WINDOWS_NR)
  536. return;
  537. win_data = &ctx->win_data[win];
  538. if (ctx->suspended) {
  539. /* do not resume this window*/
  540. win_data->resume = false;
  541. return;
  542. }
  543. /* protect windows */
  544. fimd_shadow_protect_win(ctx, win, true);
  545. /* wincon */
  546. val = readl(ctx->regs + WINCON(win));
  547. val &= ~WINCONx_ENWIN;
  548. writel(val, ctx->regs + WINCON(win));
  549. /* unprotect windows */
  550. if (ctx->driver_data->has_shadowcon) {
  551. val = readl(ctx->regs + SHADOWCON);
  552. val &= ~SHADOWCON_CHx_ENABLE(win);
  553. writel(val, ctx->regs + SHADOWCON);
  554. }
  555. fimd_shadow_protect_win(ctx, win, false);
  556. win_data->enabled = false;
  557. }
  558. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  559. .mode_set = fimd_win_mode_set,
  560. .commit = fimd_win_commit,
  561. .disable = fimd_win_disable,
  562. };
  563. static struct exynos_drm_manager fimd_manager = {
  564. .pipe = -1,
  565. .ops = &fimd_manager_ops,
  566. .overlay_ops = &fimd_overlay_ops,
  567. .display_ops = &fimd_display_ops,
  568. };
  569. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  570. {
  571. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  572. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  573. struct drm_device *drm_dev = subdrv->drm_dev;
  574. struct exynos_drm_manager *manager = subdrv->manager;
  575. u32 val;
  576. val = readl(ctx->regs + VIDINTCON1);
  577. if (val & VIDINTCON1_INT_FRAME)
  578. /* VSYNC interrupt */
  579. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  580. /* check the crtc is detached already from encoder */
  581. if (manager->pipe < 0)
  582. goto out;
  583. drm_handle_vblank(drm_dev, manager->pipe);
  584. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  585. /* set wait vsync event to zero and wake up queue. */
  586. if (atomic_read(&ctx->wait_vsync_event)) {
  587. atomic_set(&ctx->wait_vsync_event, 0);
  588. DRM_WAKEUP(&ctx->wait_vsync_queue);
  589. }
  590. out:
  591. return IRQ_HANDLED;
  592. }
  593. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  594. {
  595. DRM_DEBUG_KMS("%s\n", __FILE__);
  596. /*
  597. * enable drm irq mode.
  598. * - with irq_enabled = 1, we can use the vblank feature.
  599. *
  600. * P.S. note that we wouldn't use drm irq handler but
  601. * just specific driver own one instead because
  602. * drm framework supports only one irq handler.
  603. */
  604. drm_dev->irq_enabled = 1;
  605. /*
  606. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  607. * by drm timer once a current process gives up ownership of
  608. * vblank event.(after drm_vblank_put function is called)
  609. */
  610. drm_dev->vblank_disable_allowed = 1;
  611. /* attach this sub driver to iommu mapping if supported. */
  612. if (is_drm_iommu_supported(drm_dev))
  613. drm_iommu_attach_device(drm_dev, dev);
  614. return 0;
  615. }
  616. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  617. {
  618. DRM_DEBUG_KMS("%s\n", __FILE__);
  619. /* detach this sub driver from iommu mapping if supported. */
  620. if (is_drm_iommu_supported(drm_dev))
  621. drm_iommu_detach_device(drm_dev, dev);
  622. }
  623. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  624. struct fb_videomode *timing)
  625. {
  626. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  627. u32 retrace;
  628. u32 clkdiv;
  629. u32 best_framerate = 0;
  630. u32 framerate;
  631. DRM_DEBUG_KMS("%s\n", __FILE__);
  632. retrace = timing->left_margin + timing->hsync_len +
  633. timing->right_margin + timing->xres;
  634. retrace *= timing->upper_margin + timing->vsync_len +
  635. timing->lower_margin + timing->yres;
  636. /* default framerate is 60Hz */
  637. if (!timing->refresh)
  638. timing->refresh = 60;
  639. clk /= retrace;
  640. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  641. int tmp;
  642. /* get best framerate */
  643. framerate = clk / clkdiv;
  644. tmp = timing->refresh - framerate;
  645. if (tmp < 0) {
  646. best_framerate = framerate;
  647. continue;
  648. } else {
  649. if (!best_framerate)
  650. best_framerate = framerate;
  651. else if (tmp < (best_framerate - framerate))
  652. best_framerate = framerate;
  653. break;
  654. }
  655. }
  656. return clkdiv;
  657. }
  658. static void fimd_clear_win(struct fimd_context *ctx, int win)
  659. {
  660. DRM_DEBUG_KMS("%s\n", __FILE__);
  661. writel(0, ctx->regs + WINCON(win));
  662. writel(0, ctx->regs + VIDOSD_A(win));
  663. writel(0, ctx->regs + VIDOSD_B(win));
  664. writel(0, ctx->regs + VIDOSD_C(win));
  665. if (win == 1 || win == 2)
  666. writel(0, ctx->regs + VIDOSD_D(win));
  667. fimd_shadow_protect_win(ctx, win, false);
  668. }
  669. static int fimd_clock(struct fimd_context *ctx, bool enable)
  670. {
  671. DRM_DEBUG_KMS("%s\n", __FILE__);
  672. if (enable) {
  673. int ret;
  674. ret = clk_prepare_enable(ctx->bus_clk);
  675. if (ret < 0)
  676. return ret;
  677. ret = clk_prepare_enable(ctx->lcd_clk);
  678. if (ret < 0) {
  679. clk_disable_unprepare(ctx->bus_clk);
  680. return ret;
  681. }
  682. } else {
  683. clk_disable_unprepare(ctx->lcd_clk);
  684. clk_disable_unprepare(ctx->bus_clk);
  685. }
  686. return 0;
  687. }
  688. static void fimd_window_suspend(struct device *dev)
  689. {
  690. struct fimd_context *ctx = get_fimd_context(dev);
  691. struct fimd_win_data *win_data;
  692. int i;
  693. for (i = 0; i < WINDOWS_NR; i++) {
  694. win_data = &ctx->win_data[i];
  695. win_data->resume = win_data->enabled;
  696. fimd_win_disable(dev, i);
  697. }
  698. fimd_wait_for_vblank(dev);
  699. }
  700. static void fimd_window_resume(struct device *dev)
  701. {
  702. struct fimd_context *ctx = get_fimd_context(dev);
  703. struct fimd_win_data *win_data;
  704. int i;
  705. for (i = 0; i < WINDOWS_NR; i++) {
  706. win_data = &ctx->win_data[i];
  707. win_data->enabled = win_data->resume;
  708. win_data->resume = false;
  709. }
  710. }
  711. static int fimd_activate(struct fimd_context *ctx, bool enable)
  712. {
  713. struct device *dev = ctx->subdrv.dev;
  714. if (enable) {
  715. int ret;
  716. ret = fimd_clock(ctx, true);
  717. if (ret < 0)
  718. return ret;
  719. ctx->suspended = false;
  720. /* if vblank was enabled status, enable it again. */
  721. if (test_and_clear_bit(0, &ctx->irq_flags))
  722. fimd_enable_vblank(dev);
  723. fimd_window_resume(dev);
  724. } else {
  725. fimd_window_suspend(dev);
  726. fimd_clock(ctx, false);
  727. ctx->suspended = true;
  728. }
  729. return 0;
  730. }
  731. static int fimd_probe(struct platform_device *pdev)
  732. {
  733. struct device *dev = &pdev->dev;
  734. struct fimd_context *ctx;
  735. struct exynos_drm_subdrv *subdrv;
  736. struct exynos_drm_fimd_pdata *pdata;
  737. struct exynos_drm_panel_info *panel;
  738. struct resource *res;
  739. int win;
  740. int ret = -EINVAL;
  741. DRM_DEBUG_KMS("%s\n", __FILE__);
  742. if (dev->of_node) {
  743. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  744. if (!pdata) {
  745. DRM_ERROR("memory allocation for pdata failed\n");
  746. return -ENOMEM;
  747. }
  748. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  749. OF_USE_NATIVE_MODE);
  750. if (ret) {
  751. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  752. return ret;
  753. }
  754. } else {
  755. pdata = dev->platform_data;
  756. if (!pdata) {
  757. DRM_ERROR("no platform data specified\n");
  758. return -EINVAL;
  759. }
  760. }
  761. panel = &pdata->panel;
  762. if (!panel) {
  763. dev_err(dev, "panel is null.\n");
  764. return -EINVAL;
  765. }
  766. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  767. if (!ctx)
  768. return -ENOMEM;
  769. ctx->bus_clk = devm_clk_get(dev, "fimd");
  770. if (IS_ERR(ctx->bus_clk)) {
  771. dev_err(dev, "failed to get bus clock\n");
  772. return PTR_ERR(ctx->bus_clk);
  773. }
  774. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  775. if (IS_ERR(ctx->lcd_clk)) {
  776. dev_err(dev, "failed to get lcd clock\n");
  777. return PTR_ERR(ctx->lcd_clk);
  778. }
  779. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  780. ctx->regs = devm_ioremap_resource(dev, res);
  781. if (IS_ERR(ctx->regs))
  782. return PTR_ERR(ctx->regs);
  783. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  784. if (!res) {
  785. dev_err(dev, "irq request failed.\n");
  786. return -ENXIO;
  787. }
  788. ctx->irq = res->start;
  789. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  790. 0, "drm_fimd", ctx);
  791. if (ret) {
  792. dev_err(dev, "irq request failed.\n");
  793. return ret;
  794. }
  795. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  796. ctx->vidcon0 = pdata->vidcon0;
  797. ctx->vidcon1 = pdata->vidcon1;
  798. ctx->default_win = pdata->default_win;
  799. ctx->panel = panel;
  800. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  801. atomic_set(&ctx->wait_vsync_event, 0);
  802. subdrv = &ctx->subdrv;
  803. subdrv->dev = dev;
  804. subdrv->manager = &fimd_manager;
  805. subdrv->probe = fimd_subdrv_probe;
  806. subdrv->remove = fimd_subdrv_remove;
  807. mutex_init(&ctx->lock);
  808. platform_set_drvdata(pdev, ctx);
  809. pm_runtime_enable(dev);
  810. pm_runtime_get_sync(dev);
  811. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  812. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  813. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  814. panel->timing.pixclock, ctx->clkdiv);
  815. for (win = 0; win < WINDOWS_NR; win++)
  816. fimd_clear_win(ctx, win);
  817. exynos_drm_subdrv_register(subdrv);
  818. return 0;
  819. }
  820. static int fimd_remove(struct platform_device *pdev)
  821. {
  822. struct device *dev = &pdev->dev;
  823. struct fimd_context *ctx = platform_get_drvdata(pdev);
  824. DRM_DEBUG_KMS("%s\n", __FILE__);
  825. exynos_drm_subdrv_unregister(&ctx->subdrv);
  826. if (ctx->suspended)
  827. goto out;
  828. pm_runtime_set_suspended(dev);
  829. pm_runtime_put_sync(dev);
  830. out:
  831. pm_runtime_disable(dev);
  832. return 0;
  833. }
  834. #ifdef CONFIG_PM_SLEEP
  835. static int fimd_suspend(struct device *dev)
  836. {
  837. struct fimd_context *ctx = get_fimd_context(dev);
  838. /*
  839. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  840. * called here, an error would be returned by that interface
  841. * because the usage_count of pm runtime is more than 1.
  842. */
  843. if (!pm_runtime_suspended(dev))
  844. return fimd_activate(ctx, false);
  845. return 0;
  846. }
  847. static int fimd_resume(struct device *dev)
  848. {
  849. struct fimd_context *ctx = get_fimd_context(dev);
  850. /*
  851. * if entered to sleep when lcd panel was on, the usage_count
  852. * of pm runtime would still be 1 so in this case, fimd driver
  853. * should be on directly not drawing on pm runtime interface.
  854. */
  855. if (!pm_runtime_suspended(dev)) {
  856. int ret;
  857. ret = fimd_activate(ctx, true);
  858. if (ret < 0)
  859. return ret;
  860. /*
  861. * in case of dpms on(standby), fimd_apply function will
  862. * be called by encoder's dpms callback to update fimd's
  863. * registers but in case of sleep wakeup, it's not.
  864. * so fimd_apply function should be called at here.
  865. */
  866. fimd_apply(dev);
  867. }
  868. return 0;
  869. }
  870. #endif
  871. #ifdef CONFIG_PM_RUNTIME
  872. static int fimd_runtime_suspend(struct device *dev)
  873. {
  874. struct fimd_context *ctx = get_fimd_context(dev);
  875. DRM_DEBUG_KMS("%s\n", __FILE__);
  876. return fimd_activate(ctx, false);
  877. }
  878. static int fimd_runtime_resume(struct device *dev)
  879. {
  880. struct fimd_context *ctx = get_fimd_context(dev);
  881. DRM_DEBUG_KMS("%s\n", __FILE__);
  882. return fimd_activate(ctx, true);
  883. }
  884. #endif
  885. static struct platform_device_id fimd_driver_ids[] = {
  886. {
  887. .name = "exynos4-fb",
  888. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  889. }, {
  890. .name = "exynos5-fb",
  891. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  892. },
  893. {},
  894. };
  895. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  896. static const struct dev_pm_ops fimd_pm_ops = {
  897. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  898. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  899. };
  900. struct platform_driver fimd_driver = {
  901. .probe = fimd_probe,
  902. .remove = fimd_remove,
  903. .id_table = fimd_driver_ids,
  904. .driver = {
  905. .name = "exynos4-fb",
  906. .owner = THIS_MODULE,
  907. .pm = &fimd_pm_ops,
  908. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  909. },
  910. };