tlbex.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * TLB Exception Handling for ARC
  3. *
  4. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Vineetg: April 2011 :
  11. * -MMU v1: moved out legacy code into a seperate file
  12. * -MMU v3: PD{0,1} bits layout changed: They don't overlap anymore,
  13. * helps avoid a shift when preparing PD0 from PTE
  14. *
  15. * Vineetg: July 2009
  16. * -For MMU V2, we need not do heuristics at the time of commiting a D-TLB
  17. * entry, so that it doesn't knock out it's I-TLB entry
  18. * -Some more fine tuning:
  19. * bmsk instead of add, asl.cc instead of branch, delay slot utilise etc
  20. *
  21. * Vineetg: July 2009
  22. * -Practically rewrote the I/D TLB Miss handlers
  23. * Now 40 and 135 instructions a peice as compared to 131 and 449 resp.
  24. * Hence Leaner by 1.5 K
  25. * Used Conditional arithmetic to replace excessive branching
  26. * Also used short instructions wherever possible
  27. *
  28. * Vineetg: Aug 13th 2008
  29. * -Passing ECR (Exception Cause REG) to do_page_fault( ) for printing
  30. * more information in case of a Fatality
  31. *
  32. * Vineetg: March 25th Bug #92690
  33. * -Added Debug Code to check if sw-ASID == hw-ASID
  34. * Rahul Trivedi, Amit Bhor: Codito Technologies 2004
  35. */
  36. .cpu A7
  37. #include <linux/linkage.h>
  38. #include <asm/entry.h>
  39. #include <asm/tlb.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/arcregs.h>
  42. #include <asm/cache.h>
  43. #include <asm/processor.h>
  44. #if (CONFIG_ARC_MMU_VER == 1)
  45. #include <asm/tlb-mmu1.h>
  46. #endif
  47. ;--------------------------------------------------------------------------
  48. ; scratch memory to save the registers (r0-r3) used to code TLB refill Handler
  49. ; For details refer to comments before TLBMISS_FREEUP_REGS below
  50. ;--------------------------------------------------------------------------
  51. .section .data
  52. .global ex_saved_reg1
  53. .align 1 << L1_CACHE_SHIFT ; IMP: Must be Cache Line aligned
  54. .type ex_saved_reg1, @object
  55. #ifdef CONFIG_SMP
  56. .size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  57. ex_saved_reg1:
  58. .zero (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  59. #else
  60. .size ex_saved_reg1, 16
  61. ex_saved_reg1:
  62. .zero 16
  63. #endif
  64. ;============================================================================
  65. ; Troubleshooting Stuff
  66. ;============================================================================
  67. ; Linux keeps ASID (Address Space ID) in task->active_mm->context.asid
  68. ; When Creating TLB Entries, instead of doing 3 dependent loads from memory,
  69. ; we use the MMU PID Reg to get current ASID.
  70. ; In bizzare scenrios SW and HW ASID can get out-of-sync which is trouble.
  71. ; So we try to detect this in TLB Mis shandler
  72. .macro DBG_ASID_MISMATCH
  73. #ifdef CONFIG_ARC_DBG_TLB_PARANOIA
  74. ; make sure h/w ASID is same as s/w ASID
  75. GET_CURR_TASK_ON_CPU r3
  76. ld r0, [r3, TASK_ACT_MM]
  77. ld r0, [r0, MM_CTXT+MM_CTXT_ASID]
  78. lr r1, [ARC_REG_PID]
  79. and r1, r1, 0xFF
  80. breq r1, r0, 5f
  81. ; Error if H/w and S/w ASID don't match, but NOT if in kernel mode
  82. lr r0, [erstatus]
  83. bbit0 r0, STATUS_U_BIT, 5f
  84. ; We sure are in troubled waters, Flag the error, but to do so
  85. ; need to switch to kernel mode stack to call error routine
  86. GET_TSK_STACK_BASE r3, sp
  87. ; Call printk to shoutout aloud
  88. mov r0, 1
  89. j print_asid_mismatch
  90. 5: ; ASIDs match so proceed normally
  91. nop
  92. #endif
  93. .endm
  94. ;============================================================================
  95. ;TLB Miss handling Code
  96. ;============================================================================
  97. ;-----------------------------------------------------------------------------
  98. ; This macro does the page-table lookup for the faulting address.
  99. ; OUT: r0 = PTE faulted on, r1 = ptr to PTE, r2 = Faulting V-address
  100. .macro LOAD_FAULT_PTE
  101. lr r2, [efa]
  102. #ifndef CONFIG_SMP
  103. lr r1, [ARC_REG_SCRATCH_DATA0] ; current pgd
  104. #else
  105. GET_CURR_TASK_ON_CPU r1
  106. ld r1, [r1, TASK_ACT_MM]
  107. ld r1, [r1, MM_PGD]
  108. #endif
  109. lsr r0, r2, PGDIR_SHIFT ; Bits for indexing into PGD
  110. ld.as r1, [r1, r0] ; PGD entry corresp to faulting addr
  111. and.f r1, r1, PAGE_MASK ; Ignoring protection and other flags
  112. ; contains Ptr to Page Table
  113. bz.d do_slow_path_pf ; if no Page Table, do page fault
  114. ; Get the PTE entry: The idea is
  115. ; (1) x = addr >> PAGE_SHIFT -> masks page-off bits from @fault-addr
  116. ; (2) y = x & (PTRS_PER_PTE - 1) -> to get index
  117. ; (3) z = pgtbl[y]
  118. ; To avoid the multiply by in end, we do the -2, <<2 below
  119. lsr r0, r2, (PAGE_SHIFT - 2)
  120. and r0, r0, ( (PTRS_PER_PTE - 1) << 2)
  121. ld.aw r0, [r1, r0] ; get PTE and PTE ptr for fault addr
  122. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  123. and.f 0, r0, _PAGE_PRESENT
  124. bz 1f
  125. ld r2, [num_pte_not_present]
  126. add r2, r2, 1
  127. st r2, [num_pte_not_present]
  128. 1:
  129. #endif
  130. .endm
  131. ;-----------------------------------------------------------------
  132. ; Convert Linux PTE entry into TLB entry
  133. ; A one-word PTE entry is programmed as two-word TLB Entry [PD0:PD1] in mmu
  134. ; IN: r0 = PTE, r1 = ptr to PTE
  135. .macro CONV_PTE_TO_TLB
  136. and r3, r0, PTE_BITS_IN_PD1 ; Extract permission flags+PFN from PTE
  137. sr r3, [ARC_REG_TLBPD1] ; these go in PD1
  138. and r2, r0, PTE_BITS_IN_PD0 ; Extract other PTE flags: (V)alid, (G)lb
  139. #if (CONFIG_ARC_MMU_VER <= 2) /* Neednot be done with v3 onwards */
  140. lsr r2, r2 ; shift PTE flags to match layout in PD0
  141. #endif
  142. lr r3,[ARC_REG_TLBPD0] ; MMU prepares PD0 with vaddr and asid
  143. or r3, r3, r2 ; S | vaddr | {sasid|asid}
  144. sr r3,[ARC_REG_TLBPD0] ; rewrite PD0
  145. .endm
  146. ;-----------------------------------------------------------------
  147. ; Commit the TLB entry into MMU
  148. .macro COMMIT_ENTRY_TO_MMU
  149. /* Get free TLB slot: Set = computed from vaddr, way = random */
  150. sr TLBGetIndex, [ARC_REG_TLBCOMMAND]
  151. /* Commit the Write */
  152. #if (CONFIG_ARC_MMU_VER >= 2) /* introduced in v2 */
  153. sr TLBWriteNI, [ARC_REG_TLBCOMMAND]
  154. #else
  155. sr TLBWrite, [ARC_REG_TLBCOMMAND]
  156. #endif
  157. .endm
  158. ;-----------------------------------------------------------------
  159. ; ARC700 Exception Handling doesn't auto-switch stack and it only provides
  160. ; ONE scratch AUX reg "ARC_REG_SCRATCH_DATA0"
  161. ;
  162. ; For Non-SMP, the scratch AUX reg is repurposed to cache task PGD, so a
  163. ; "global" is used to free-up FIRST core reg to be able to code the rest of
  164. ; exception prologue (IRQ auto-disabled on Exceptions, so it's IRQ-safe).
  165. ; Since the Fast Path TLB Miss handler is coded with 4 regs, the remaining 3
  166. ; need to be saved as well by extending the "global" to be 4 words. Hence
  167. ; ".size ex_saved_reg1, 16"
  168. ; [All of this dance is to avoid stack switching for each TLB Miss, since we
  169. ; only need to save only a handful of regs, as opposed to complete reg file]
  170. ;
  171. ; For ARC700 SMP, the "global" obviously can't be used for free up the FIRST
  172. ; core reg as it will not be SMP safe.
  173. ; Thus scratch AUX reg is used (and no longer used to cache task PGD).
  174. ; To save the rest of 3 regs - per cpu, the global is made "per-cpu".
  175. ; Epilogue thus has to locate the "per-cpu" storage for regs.
  176. ; To avoid cache line bouncing the per-cpu global is aligned/sized per
  177. ; L1_CACHE_SHIFT, despite fundamentally needing to be 12 bytes only. Hence
  178. ; ".size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)"
  179. ; As simple as that....
  180. .macro TLBMISS_FREEUP_REGS
  181. #ifdef CONFIG_SMP
  182. sr r0, [ARC_REG_SCRATCH_DATA0] ; freeup r0 to code with
  183. GET_CPU_ID r0 ; get to per cpu scratch mem,
  184. lsl r0, r0, L1_CACHE_SHIFT ; cache line wide per cpu
  185. add r0, @ex_saved_reg1, r0
  186. #else
  187. st r0, [@ex_saved_reg1]
  188. mov_s r0, @ex_saved_reg1
  189. #endif
  190. st_s r1, [r0, 4]
  191. st_s r2, [r0, 8]
  192. st_s r3, [r0, 12]
  193. ; VERIFY if the ASID in MMU-PID Reg is same as
  194. ; one in Linux data structures
  195. DBG_ASID_MISMATCH
  196. .endm
  197. ;-----------------------------------------------------------------
  198. .macro TLBMISS_RESTORE_REGS
  199. #ifdef CONFIG_SMP
  200. GET_CPU_ID r0 ; get to per cpu scratch mem
  201. lsl r0, r0, L1_CACHE_SHIFT ; each is cache line wide
  202. add r0, @ex_saved_reg1, r0
  203. ld_s r3, [r0,12]
  204. ld_s r2, [r0, 8]
  205. ld_s r1, [r0, 4]
  206. lr r0, [ARC_REG_SCRATCH_DATA0]
  207. #else
  208. mov_s r0, @ex_saved_reg1
  209. ld_s r3, [r0,12]
  210. ld_s r2, [r0, 8]
  211. ld_s r1, [r0, 4]
  212. ld_s r0, [r0]
  213. #endif
  214. .endm
  215. .section .text, "ax",@progbits ;Fast Path Code, candidate for ICCM
  216. ;-----------------------------------------------------------------------------
  217. ; I-TLB Miss Exception Handler
  218. ;-----------------------------------------------------------------------------
  219. ARC_ENTRY EV_TLBMissI
  220. TLBMISS_FREEUP_REGS
  221. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  222. ld r0, [@numitlb]
  223. add r0, r0, 1
  224. st r0, [@numitlb]
  225. #endif
  226. ;----------------------------------------------------------------
  227. ; Get the PTE corresponding to V-addr accessed
  228. LOAD_FAULT_PTE
  229. ;----------------------------------------------------------------
  230. ; VERIFY_PTE: Check if PTE permissions approp for executing code
  231. cmp_s r2, VMALLOC_START
  232. mov.lo r2, (_PAGE_PRESENT | _PAGE_READ | _PAGE_EXECUTE)
  233. mov.hs r2, (_PAGE_PRESENT | _PAGE_K_READ | _PAGE_K_EXECUTE)
  234. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  235. xor.f r3, r3, r2 ; check ( ( pte & flags_test ) == flags_test )
  236. bnz do_slow_path_pf
  237. ; Let Linux VM know that the page was accessed
  238. or r0, r0, (_PAGE_PRESENT | _PAGE_ACCESSED) ; set Accessed Bit
  239. st_s r0, [r1] ; Write back PTE
  240. CONV_PTE_TO_TLB
  241. COMMIT_ENTRY_TO_MMU
  242. TLBMISS_RESTORE_REGS
  243. rtie
  244. ARC_EXIT EV_TLBMissI
  245. ;-----------------------------------------------------------------------------
  246. ; D-TLB Miss Exception Handler
  247. ;-----------------------------------------------------------------------------
  248. ARC_ENTRY EV_TLBMissD
  249. TLBMISS_FREEUP_REGS
  250. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  251. ld r0, [@numdtlb]
  252. add r0, r0, 1
  253. st r0, [@numdtlb]
  254. #endif
  255. ;----------------------------------------------------------------
  256. ; Get the PTE corresponding to V-addr accessed
  257. ; If PTE exists, it will setup, r0 = PTE, r1 = Ptr to PTE
  258. LOAD_FAULT_PTE
  259. ;----------------------------------------------------------------
  260. ; VERIFY_PTE: Chk if PTE permissions approp for data access (R/W/R+W)
  261. mov_s r2, 0
  262. lr r3, [ecr]
  263. btst_s r3, ECR_C_BIT_DTLB_LD_MISS ; Read Access
  264. or.nz r2, r2, _PAGE_READ ; chk for Read flag in PTE
  265. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; Write Access
  266. or.nz r2, r2, _PAGE_WRITE ; chk for Write flag in PTE
  267. ; Above laddering takes care of XCHG access
  268. ; which is both Read and Write
  269. ; If kernel mode access, ; make _PAGE_xx flags as _PAGE_K_xx
  270. ; For copy_(to|from)_user, despite exception taken in kernel mode,
  271. ; this code is not hit, because EFA would still be the user mode
  272. ; address (EFA < 0x6000_0000).
  273. ; This code is for legit kernel mode faults, vmalloc specifically
  274. ; (EFA: 0x7000_0000 to 0x7FFF_FFFF)
  275. lr r3, [efa]
  276. cmp r3, VMALLOC_START - 1 ; If kernel mode access
  277. asl.hi r2, r2, 3 ; make _PAGE_xx flags as _PAGE_K_xx
  278. or r2, r2, _PAGE_PRESENT ; Common flag for K/U mode
  279. ; By now, r2 setup with all the Flags we need to check in PTE
  280. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  281. brne.d r3, r2, do_slow_path_pf ; is ((pte & flags_test) == flags_test)
  282. ;----------------------------------------------------------------
  283. ; UPDATE_PTE: Let Linux VM know that page was accessed/dirty
  284. lr r3, [ecr]
  285. or r0, r0, (_PAGE_PRESENT | _PAGE_ACCESSED) ; Accessed bit always
  286. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; See if it was a Write Access ?
  287. or.nz r0, r0, _PAGE_MODIFIED ; if Write, set Dirty bit as well
  288. st_s r0, [r1] ; Write back PTE
  289. CONV_PTE_TO_TLB
  290. #if (CONFIG_ARC_MMU_VER == 1)
  291. ; MMU with 2 way set assoc J-TLB, needs some help in pathetic case of
  292. ; memcpy where 3 parties contend for 2 ways, ensuing a livelock.
  293. ; But only for old MMU or one with Metal Fix
  294. TLB_WRITE_HEURISTICS
  295. #endif
  296. COMMIT_ENTRY_TO_MMU
  297. TLBMISS_RESTORE_REGS
  298. rtie
  299. ;-------- Common routine to call Linux Page Fault Handler -----------
  300. do_slow_path_pf:
  301. ; Restore the 4-scratch regs saved by fast path miss handler
  302. TLBMISS_RESTORE_REGS
  303. ; Slow path TLB Miss handled as a regular ARC Exception
  304. ; (stack switching / save the complete reg-file).
  305. ; That requires freeing up r9
  306. EXCPN_PROLOG_FREEUP_REG r9
  307. lr r9, [erstatus]
  308. SWITCH_TO_KERNEL_STK
  309. SAVE_ALL_SYS
  310. ; ------- setup args for Linux Page fault Hanlder ---------
  311. mov_s r0, sp
  312. lr r2, [efa]
  313. lr r3, [ecr]
  314. ; Both st and ex imply WRITE access of some sort, hence do_page_fault( )
  315. ; invoked with write=1 for DTLB-st/ex Miss and write=0 for ITLB miss or
  316. ; DTLB-ld Miss
  317. ; DTLB Miss Cause code is ld = 0x01 , st = 0x02, ex = 0x03
  318. ; Following code uses that fact that st/ex have one bit in common
  319. btst_s r3, ECR_C_BIT_DTLB_ST_MISS
  320. mov.z r1, 0
  321. mov.nz r1, 1
  322. ; We don't want exceptions to be disabled while the fault is handled.
  323. ; Now that we have saved the context we return from exception hence
  324. ; exceptions get re-enable
  325. FAKE_RET_FROM_EXCPN r9
  326. bl do_page_fault
  327. b ret_from_exception
  328. ARC_EXIT EV_TLBMissD
  329. ARC_ENTRY EV_TLBMissB ; Bogus entry to measure sz of DTLBMiss hdlr