entry64.S 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  49. STACK_SIZE = 1 << STACK_SHIFT
  50. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  52. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  53. _TIF_MCCK_PENDING)
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. brasl %r14,trace_hardirqs_on
  58. .endm
  59. .macro TRACE_IRQS_OFF
  60. brasl %r14,trace_hardirqs_off
  61. .endm
  62. .macro TRACE_IRQS_CHECK
  63. tm SP_PSW(%r15),0x03 # irqs enabled?
  64. jz 0f
  65. brasl %r14,trace_hardirqs_on
  66. j 1f
  67. 0: brasl %r14,trace_hardirqs_off
  68. 1:
  69. .endm
  70. #else
  71. #define TRACE_IRQS_ON
  72. #define TRACE_IRQS_OFF
  73. #define TRACE_IRQS_CHECK
  74. #endif
  75. #ifdef CONFIG_LOCKDEP
  76. .macro LOCKDEP_SYS_EXIT
  77. tm SP_PSW+1(%r15),0x01 # returning to user ?
  78. jz 0f
  79. brasl %r14,lockdep_sys_exit
  80. 0:
  81. .endm
  82. #else
  83. #define LOCKDEP_SYS_EXIT
  84. #endif
  85. .macro STORE_TIMER lc_offset
  86. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  87. stpt \lc_offset
  88. #endif
  89. .endm
  90. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  91. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  92. lg %r10,\lc_from
  93. slg %r10,\lc_to
  94. alg %r10,\lc_sum
  95. stg %r10,\lc_sum
  96. .endm
  97. #endif
  98. /*
  99. * Register usage in interrupt handlers:
  100. * R9 - pointer to current task structure
  101. * R13 - pointer to literal pool
  102. * R14 - return register for function calls
  103. * R15 - kernel stack pointer
  104. */
  105. .macro SAVE_ALL_BASE savearea
  106. stmg %r12,%r15,\savearea
  107. larl %r13,system_call
  108. .endm
  109. .macro SAVE_ALL_SVC psworg,savearea
  110. la %r12,\psworg
  111. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  112. .endm
  113. .macro SAVE_ALL_SYNC psworg,savearea
  114. la %r12,\psworg
  115. tm \psworg+1,0x01 # test problem state bit
  116. jz 2f # skip stack setup save
  117. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  118. #ifdef CONFIG_CHECK_STACK
  119. j 3f
  120. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  121. jz stack_overflow
  122. 3:
  123. #endif
  124. 2:
  125. .endm
  126. .macro SAVE_ALL_ASYNC psworg,savearea
  127. la %r12,\psworg
  128. tm \psworg+1,0x01 # test problem state bit
  129. jnz 1f # from user -> load kernel stack
  130. clc \psworg+8(8),BASED(.Lcritical_end)
  131. jhe 0f
  132. clc \psworg+8(8),BASED(.Lcritical_start)
  133. jl 0f
  134. brasl %r14,cleanup_critical
  135. tm 1(%r12),0x01 # retest problem state after cleanup
  136. jnz 1f
  137. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  138. slgr %r14,%r15
  139. srag %r14,%r14,STACK_SHIFT
  140. jz 2f
  141. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  142. #ifdef CONFIG_CHECK_STACK
  143. j 3f
  144. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  145. jz stack_overflow
  146. 3:
  147. #endif
  148. 2:
  149. .endm
  150. .macro CREATE_STACK_FRAME psworg,savearea
  151. aghi %r15,-SP_SIZE # make room for registers & psw
  152. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  153. la %r12,\psworg
  154. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  155. icm %r12,12,__LC_SVC_ILC
  156. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  157. st %r12,SP_ILC(%r15)
  158. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  159. la %r12,0
  160. stg %r12,__SF_BACKCHAIN(%r15)
  161. .endm
  162. .macro RESTORE_ALL psworg,sync
  163. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  164. .if !\sync
  165. ni \psworg+1,0xfd # clear wait state bit
  166. .endif
  167. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  168. STORE_TIMER __LC_EXIT_TIMER
  169. lpswe \psworg # back to caller
  170. .endm
  171. /*
  172. * Scheduler resume function, called by switch_to
  173. * gpr2 = (task_struct *) prev
  174. * gpr3 = (task_struct *) next
  175. * Returns:
  176. * gpr2 = prev
  177. */
  178. .globl __switch_to
  179. __switch_to:
  180. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  181. jz __switch_to_noper # if not we're fine
  182. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  183. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  184. je __switch_to_noper # we got away without bashing TLB's
  185. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  186. __switch_to_noper:
  187. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  188. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  189. jz __switch_to_no_mcck
  190. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  191. lg %r4,__THREAD_info(%r3) # get thread_info of next
  192. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  193. __switch_to_no_mcck:
  194. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  195. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  196. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  197. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  198. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  199. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  200. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  201. stg %r3,__LC_THREAD_INFO
  202. aghi %r3,STACK_SIZE
  203. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  204. br %r14
  205. __critical_start:
  206. /*
  207. * SVC interrupt handler routine. System calls are synchronous events and
  208. * are executed with interrupts enabled.
  209. */
  210. .globl system_call
  211. system_call:
  212. STORE_TIMER __LC_SYNC_ENTER_TIMER
  213. sysc_saveall:
  214. SAVE_ALL_BASE __LC_SAVE_AREA
  215. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  216. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  217. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  218. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  219. sysc_vtime:
  220. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  221. sysc_stime:
  222. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  223. sysc_update:
  224. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  225. #endif
  226. sysc_do_svc:
  227. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  228. slag %r7,%r7,2 # *4 and test for svc 0
  229. jnz sysc_nr_ok
  230. # svc 0: system call number in %r1
  231. cl %r1,BASED(.Lnr_syscalls)
  232. jnl sysc_nr_ok
  233. lgfr %r7,%r1 # clear high word in r1
  234. slag %r7,%r7,2 # svc 0: system call number in %r1
  235. sysc_nr_ok:
  236. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  237. sysc_do_restart:
  238. larl %r10,sys_call_table
  239. #ifdef CONFIG_COMPAT
  240. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  241. jno sysc_noemu
  242. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  243. sysc_noemu:
  244. #endif
  245. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  246. lgf %r8,0(%r7,%r10) # load address of system call routine
  247. jnz sysc_tracesys
  248. basr %r14,%r8 # call sys_xxxx
  249. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  250. sysc_return:
  251. tm SP_PSW+1(%r15),0x01 # returning to user ?
  252. jno sysc_restore
  253. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  254. jnz sysc_work # there is work to do (signals etc.)
  255. sysc_restore:
  256. #ifdef CONFIG_TRACE_IRQFLAGS
  257. larl %r1,sysc_restore_trace_psw
  258. lpswe 0(%r1)
  259. sysc_restore_trace:
  260. TRACE_IRQS_CHECK
  261. LOCKDEP_SYS_EXIT
  262. #endif
  263. sysc_leave:
  264. RESTORE_ALL __LC_RETURN_PSW,1
  265. sysc_done:
  266. #ifdef CONFIG_TRACE_IRQFLAGS
  267. .align 8
  268. .globl sysc_restore_trace_psw
  269. sysc_restore_trace_psw:
  270. .quad 0, sysc_restore_trace
  271. #endif
  272. #
  273. # recheck if there is more work to do
  274. #
  275. sysc_work_loop:
  276. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  277. jz sysc_restore # there is no work to do
  278. #
  279. # One of the work bits is on. Find out which one.
  280. #
  281. sysc_work:
  282. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  283. jo sysc_mcck_pending
  284. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  285. jo sysc_reschedule
  286. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  287. jnz sysc_sigpending
  288. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  289. jo sysc_restart
  290. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  291. jo sysc_singlestep
  292. j sysc_restore
  293. sysc_work_done:
  294. #
  295. # _TIF_NEED_RESCHED is set, call schedule
  296. #
  297. sysc_reschedule:
  298. larl %r14,sysc_work_loop
  299. jg schedule # return point is sysc_return
  300. #
  301. # _TIF_MCCK_PENDING is set, call handler
  302. #
  303. sysc_mcck_pending:
  304. larl %r14,sysc_work_loop
  305. jg s390_handle_mcck # TIF bit will be cleared by handler
  306. #
  307. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  308. #
  309. sysc_sigpending:
  310. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  311. la %r2,SP_PTREGS(%r15) # load pt_regs
  312. brasl %r14,do_signal # call do_signal
  313. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  314. jo sysc_restart
  315. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  316. jo sysc_singlestep
  317. j sysc_work_loop
  318. #
  319. # _TIF_RESTART_SVC is set, set up registers and restart svc
  320. #
  321. sysc_restart:
  322. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  323. lg %r7,SP_R2(%r15) # load new svc number
  324. slag %r7,%r7,2 # *4
  325. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  326. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  327. j sysc_do_restart # restart svc
  328. #
  329. # _TIF_SINGLE_STEP is set, call do_single_step
  330. #
  331. sysc_singlestep:
  332. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  333. lhi %r0,__LC_PGM_OLD_PSW
  334. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  335. la %r2,SP_PTREGS(%r15) # address of register-save area
  336. larl %r14,sysc_return # load adr. of system return
  337. jg do_single_step # branch to do_sigtrap
  338. #
  339. # call syscall_trace before and after system call
  340. # special linkage: %r12 contains the return address for trace_svc
  341. #
  342. sysc_tracesys:
  343. la %r2,SP_PTREGS(%r15) # load pt_regs
  344. la %r3,0
  345. srl %r7,2
  346. stg %r7,SP_R2(%r15)
  347. brasl %r14,syscall_trace
  348. lghi %r0,NR_syscalls
  349. clg %r0,SP_R2(%r15)
  350. jnh sysc_tracenogo
  351. lg %r7,SP_R2(%r15) # strace might have changed the
  352. sll %r7,2 # system call
  353. lgf %r8,0(%r7,%r10)
  354. sysc_tracego:
  355. lmg %r3,%r6,SP_R3(%r15)
  356. lg %r2,SP_ORIG_R2(%r15)
  357. basr %r14,%r8 # call sys_xxx
  358. stg %r2,SP_R2(%r15) # store return value
  359. sysc_tracenogo:
  360. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  361. jz sysc_return
  362. la %r2,SP_PTREGS(%r15) # load pt_regs
  363. la %r3,1
  364. larl %r14,sysc_return # return point is sysc_return
  365. jg syscall_trace
  366. #
  367. # a new process exits the kernel with ret_from_fork
  368. #
  369. .globl ret_from_fork
  370. ret_from_fork:
  371. lg %r13,__LC_SVC_NEW_PSW+8
  372. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  373. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  374. jo 0f
  375. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  376. 0: brasl %r14,schedule_tail
  377. TRACE_IRQS_ON
  378. stosm 24(%r15),0x03 # reenable interrupts
  379. j sysc_return
  380. #
  381. # kernel_execve function needs to deal with pt_regs that is not
  382. # at the usual place
  383. #
  384. .globl kernel_execve
  385. kernel_execve:
  386. stmg %r12,%r15,96(%r15)
  387. lgr %r14,%r15
  388. aghi %r15,-SP_SIZE
  389. stg %r14,__SF_BACKCHAIN(%r15)
  390. la %r12,SP_PTREGS(%r15)
  391. xc 0(__PT_SIZE,%r12),0(%r12)
  392. lgr %r5,%r12
  393. brasl %r14,do_execve
  394. ltgfr %r2,%r2
  395. je 0f
  396. aghi %r15,SP_SIZE
  397. lmg %r12,%r15,96(%r15)
  398. br %r14
  399. # execve succeeded.
  400. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  401. lg %r15,__LC_KERNEL_STACK # load ksp
  402. aghi %r15,-SP_SIZE # make room for registers & psw
  403. lg %r13,__LC_SVC_NEW_PSW+8
  404. lg %r9,__LC_THREAD_INFO
  405. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  406. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  407. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  408. brasl %r14,execve_tail
  409. j sysc_return
  410. /*
  411. * Program check handler routine
  412. */
  413. .globl pgm_check_handler
  414. pgm_check_handler:
  415. /*
  416. * First we need to check for a special case:
  417. * Single stepping an instruction that disables the PER event mask will
  418. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  419. * For a single stepped SVC the program check handler gets control after
  420. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  421. * then handle the PER event. Therefore we update the SVC old PSW to point
  422. * to the pgm_check_handler and branch to the SVC handler after we checked
  423. * if we have to load the kernel stack register.
  424. * For every other possible cause for PER event without the PER mask set
  425. * we just ignore the PER event (FIXME: is there anything we have to do
  426. * for LPSW?).
  427. */
  428. STORE_TIMER __LC_SYNC_ENTER_TIMER
  429. SAVE_ALL_BASE __LC_SAVE_AREA
  430. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  431. jnz pgm_per # got per exception -> special case
  432. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  433. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  434. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  435. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  436. jz pgm_no_vtime
  437. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  438. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  439. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  440. pgm_no_vtime:
  441. #endif
  442. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  443. TRACE_IRQS_OFF
  444. lgf %r3,__LC_PGM_ILC # load program interruption code
  445. lghi %r8,0x7f
  446. ngr %r8,%r3
  447. pgm_do_call:
  448. sll %r8,3
  449. larl %r1,pgm_check_table
  450. lg %r1,0(%r8,%r1) # load address of handler routine
  451. la %r2,SP_PTREGS(%r15) # address of register-save area
  452. larl %r14,sysc_return
  453. br %r1 # branch to interrupt-handler
  454. #
  455. # handle per exception
  456. #
  457. pgm_per:
  458. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  459. jnz pgm_per_std # ok, normal per event from user space
  460. # ok its one of the special cases, now we need to find out which one
  461. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  462. je pgm_svcper
  463. # no interesting special case, ignore PER event
  464. lmg %r12,%r15,__LC_SAVE_AREA
  465. lpswe __LC_PGM_OLD_PSW
  466. #
  467. # Normal per exception
  468. #
  469. pgm_per_std:
  470. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  471. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  472. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  473. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  474. jz pgm_no_vtime2
  475. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  476. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  477. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  478. pgm_no_vtime2:
  479. #endif
  480. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  481. TRACE_IRQS_OFF
  482. lg %r1,__TI_task(%r9)
  483. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  484. jz kernel_per
  485. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  486. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  487. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  488. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  489. lgf %r3,__LC_PGM_ILC # load program interruption code
  490. lghi %r8,0x7f
  491. ngr %r8,%r3 # clear per-event-bit and ilc
  492. je sysc_return
  493. j pgm_do_call
  494. #
  495. # it was a single stepped SVC that is causing all the trouble
  496. #
  497. pgm_svcper:
  498. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  499. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  500. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  501. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  502. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  503. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  504. #endif
  505. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  506. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  507. lg %r1,__TI_task(%r9)
  508. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  509. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  510. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  511. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  512. TRACE_IRQS_ON
  513. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  514. j sysc_do_svc
  515. #
  516. # per was called from kernel, must be kprobes
  517. #
  518. kernel_per:
  519. lhi %r0,__LC_PGM_OLD_PSW
  520. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  521. la %r2,SP_PTREGS(%r15) # address of register-save area
  522. larl %r14,sysc_restore # load adr. of system ret, no work
  523. jg do_single_step # branch to do_single_step
  524. /*
  525. * IO interrupt handler routine
  526. */
  527. .globl io_int_handler
  528. io_int_handler:
  529. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  530. stck __LC_INT_CLOCK
  531. SAVE_ALL_BASE __LC_SAVE_AREA+32
  532. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  533. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  534. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  535. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  536. jz io_no_vtime
  537. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  538. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  539. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  540. io_no_vtime:
  541. #endif
  542. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  543. TRACE_IRQS_OFF
  544. la %r2,SP_PTREGS(%r15) # address of register-save area
  545. brasl %r14,do_IRQ # call standard irq handler
  546. io_return:
  547. tm SP_PSW+1(%r15),0x01 # returning to user ?
  548. #ifdef CONFIG_PREEMPT
  549. jno io_preempt # no -> check for preemptive scheduling
  550. #else
  551. jno io_restore # no-> skip resched & signal
  552. #endif
  553. tm __TI_flags+7(%r9),_TIF_WORK_INT
  554. jnz io_work # there is work to do (signals etc.)
  555. io_restore:
  556. #ifdef CONFIG_TRACE_IRQFLAGS
  557. larl %r1,io_restore_trace_psw
  558. lpswe 0(%r1)
  559. io_restore_trace:
  560. TRACE_IRQS_CHECK
  561. LOCKDEP_SYS_EXIT
  562. #endif
  563. io_leave:
  564. RESTORE_ALL __LC_RETURN_PSW,0
  565. io_done:
  566. #ifdef CONFIG_TRACE_IRQFLAGS
  567. .align 8
  568. .globl io_restore_trace_psw
  569. io_restore_trace_psw:
  570. .quad 0, io_restore_trace
  571. #endif
  572. #ifdef CONFIG_PREEMPT
  573. io_preempt:
  574. icm %r0,15,__TI_precount(%r9)
  575. jnz io_restore
  576. # switch to kernel stack
  577. lg %r1,SP_R15(%r15)
  578. aghi %r1,-SP_SIZE
  579. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  580. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  581. lgr %r15,%r1
  582. io_resume_loop:
  583. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  584. jno io_restore
  585. larl %r1,.Lc_pactive
  586. mvc __TI_precount(4,%r9),0(%r1)
  587. TRACE_IRQS_ON
  588. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  589. brasl %r14,schedule # call schedule
  590. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  591. TRACE_IRQS_OFF
  592. xc __TI_precount(4,%r9),__TI_precount(%r9)
  593. j io_resume_loop
  594. #endif
  595. #
  596. # switch to kernel stack, then check TIF bits
  597. #
  598. io_work:
  599. lg %r1,__LC_KERNEL_STACK
  600. aghi %r1,-SP_SIZE
  601. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  602. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  603. lgr %r15,%r1
  604. #
  605. # One of the work bits is on. Find out which one.
  606. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  607. # and _TIF_MCCK_PENDING
  608. #
  609. io_work_loop:
  610. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  611. jo io_mcck_pending
  612. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  613. jo io_reschedule
  614. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  615. jnz io_sigpending
  616. j io_restore
  617. io_work_done:
  618. #
  619. # _TIF_MCCK_PENDING is set, call handler
  620. #
  621. io_mcck_pending:
  622. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  623. j io_work_loop
  624. #
  625. # _TIF_NEED_RESCHED is set, call schedule
  626. #
  627. io_reschedule:
  628. TRACE_IRQS_ON
  629. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  630. brasl %r14,schedule # call scheduler
  631. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  632. TRACE_IRQS_OFF
  633. tm __TI_flags+7(%r9),_TIF_WORK_INT
  634. jz io_restore # there is no work to do
  635. j io_work_loop
  636. #
  637. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  638. #
  639. io_sigpending:
  640. TRACE_IRQS_ON
  641. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  642. la %r2,SP_PTREGS(%r15) # load pt_regs
  643. brasl %r14,do_signal # call do_signal
  644. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  645. TRACE_IRQS_OFF
  646. j io_work_loop
  647. /*
  648. * External interrupt handler routine
  649. */
  650. .globl ext_int_handler
  651. ext_int_handler:
  652. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  653. stck __LC_INT_CLOCK
  654. SAVE_ALL_BASE __LC_SAVE_AREA+32
  655. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  656. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  657. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  658. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  659. jz ext_no_vtime
  660. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  661. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  662. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  663. ext_no_vtime:
  664. #endif
  665. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  666. TRACE_IRQS_OFF
  667. la %r2,SP_PTREGS(%r15) # address of register-save area
  668. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  669. brasl %r14,do_extint
  670. j io_return
  671. __critical_end:
  672. /*
  673. * Machine check handler routines
  674. */
  675. .globl mcck_int_handler
  676. mcck_int_handler:
  677. la %r1,4095 # revalidate r1
  678. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  679. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  680. SAVE_ALL_BASE __LC_SAVE_AREA+64
  681. la %r12,__LC_MCK_OLD_PSW
  682. tm __LC_MCCK_CODE,0x80 # system damage?
  683. jo mcck_int_main # yes -> rest of mcck code invalid
  684. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  685. la %r14,4095
  686. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  687. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  688. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  689. jo 1f
  690. la %r14,__LC_SYNC_ENTER_TIMER
  691. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  692. jl 0f
  693. la %r14,__LC_ASYNC_ENTER_TIMER
  694. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  695. jl 0f
  696. la %r14,__LC_EXIT_TIMER
  697. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  698. jl 0f
  699. la %r14,__LC_LAST_UPDATE_TIMER
  700. 0: spt 0(%r14)
  701. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  702. 1:
  703. #endif
  704. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  705. jno mcck_int_main # no -> skip cleanup critical
  706. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  707. jnz mcck_int_main # from user -> load kernel stack
  708. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  709. jhe mcck_int_main
  710. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  711. jl mcck_int_main
  712. brasl %r14,cleanup_critical
  713. mcck_int_main:
  714. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  715. slgr %r14,%r15
  716. srag %r14,%r14,PAGE_SHIFT
  717. jz 0f
  718. lg %r15,__LC_PANIC_STACK # load panic stack
  719. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  720. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  721. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  722. jno mcck_no_vtime # no -> no timer update
  723. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  724. jz mcck_no_vtime
  725. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  726. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  727. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  728. mcck_no_vtime:
  729. #endif
  730. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  731. la %r2,SP_PTREGS(%r15) # load pt_regs
  732. brasl %r14,s390_do_machine_check
  733. tm SP_PSW+1(%r15),0x01 # returning to user ?
  734. jno mcck_return
  735. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  736. aghi %r1,-SP_SIZE
  737. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  738. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  739. lgr %r15,%r1
  740. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  741. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  742. jno mcck_return
  743. TRACE_IRQS_OFF
  744. brasl %r14,s390_handle_mcck
  745. TRACE_IRQS_ON
  746. mcck_return:
  747. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  748. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  749. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  750. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  751. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  752. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  753. jno 0f
  754. stpt __LC_EXIT_TIMER
  755. 0:
  756. #endif
  757. lpswe __LC_RETURN_MCCK_PSW # back to caller
  758. /*
  759. * Restart interruption handler, kick starter for additional CPUs
  760. */
  761. #ifdef CONFIG_SMP
  762. #ifndef CONFIG_HOTPLUG_CPU
  763. .section .init.text,"ax"
  764. #endif
  765. .globl restart_int_handler
  766. restart_int_handler:
  767. lg %r15,__LC_SAVE_AREA+120 # load ksp
  768. lghi %r10,__LC_CREGS_SAVE_AREA
  769. lctlg %c0,%c15,0(%r10) # get new ctl regs
  770. lghi %r10,__LC_AREGS_SAVE_AREA
  771. lam %a0,%a15,0(%r10)
  772. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  773. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  774. jg start_secondary
  775. #ifndef CONFIG_HOTPLUG_CPU
  776. .previous
  777. #endif
  778. #else
  779. /*
  780. * If we do not run with SMP enabled, let the new CPU crash ...
  781. */
  782. .globl restart_int_handler
  783. restart_int_handler:
  784. basr %r1,0
  785. restart_base:
  786. lpswe restart_crash-restart_base(%r1)
  787. .align 8
  788. restart_crash:
  789. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  790. restart_go:
  791. #endif
  792. #ifdef CONFIG_CHECK_STACK
  793. /*
  794. * The synchronous or the asynchronous stack overflowed. We are dead.
  795. * No need to properly save the registers, we are going to panic anyway.
  796. * Setup a pt_regs so that show_trace can provide a good call trace.
  797. */
  798. stack_overflow:
  799. lg %r15,__LC_PANIC_STACK # change to panic stack
  800. aghi %r15,-SP_SIZE
  801. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  802. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  803. la %r1,__LC_SAVE_AREA
  804. chi %r12,__LC_SVC_OLD_PSW
  805. je 0f
  806. chi %r12,__LC_PGM_OLD_PSW
  807. je 0f
  808. la %r1,__LC_SAVE_AREA+32
  809. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  810. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  811. la %r2,SP_PTREGS(%r15) # load pt_regs
  812. jg kernel_stack_overflow
  813. #endif
  814. cleanup_table_system_call:
  815. .quad system_call, sysc_do_svc
  816. cleanup_table_sysc_return:
  817. .quad sysc_return, sysc_leave
  818. cleanup_table_sysc_leave:
  819. .quad sysc_leave, sysc_done
  820. cleanup_table_sysc_work_loop:
  821. .quad sysc_work_loop, sysc_work_done
  822. cleanup_table_io_return:
  823. .quad io_return, io_leave
  824. cleanup_table_io_leave:
  825. .quad io_leave, io_done
  826. cleanup_table_io_work_loop:
  827. .quad io_work_loop, io_work_done
  828. cleanup_critical:
  829. clc 8(8,%r12),BASED(cleanup_table_system_call)
  830. jl 0f
  831. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  832. jl cleanup_system_call
  833. 0:
  834. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  835. jl 0f
  836. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  837. jl cleanup_sysc_return
  838. 0:
  839. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  840. jl 0f
  841. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  842. jl cleanup_sysc_leave
  843. 0:
  844. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  845. jl 0f
  846. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  847. jl cleanup_sysc_return
  848. 0:
  849. clc 8(8,%r12),BASED(cleanup_table_io_return)
  850. jl 0f
  851. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  852. jl cleanup_io_return
  853. 0:
  854. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  855. jl 0f
  856. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  857. jl cleanup_io_leave
  858. 0:
  859. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  860. jl 0f
  861. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  862. jl cleanup_io_return
  863. 0:
  864. br %r14
  865. cleanup_system_call:
  866. mvc __LC_RETURN_PSW(16),0(%r12)
  867. cghi %r12,__LC_MCK_OLD_PSW
  868. je 0f
  869. la %r12,__LC_SAVE_AREA+32
  870. j 1f
  871. 0: la %r12,__LC_SAVE_AREA+64
  872. 1:
  873. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  874. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  875. jh 0f
  876. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  877. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  878. jhe cleanup_vtime
  879. #endif
  880. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  881. jh 0f
  882. mvc __LC_SAVE_AREA(32),0(%r12)
  883. 0: stg %r13,8(%r12)
  884. stg %r12,__LC_SAVE_AREA+96 # argh
  885. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  886. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  887. lg %r12,__LC_SAVE_AREA+96 # argh
  888. stg %r15,24(%r12)
  889. llgh %r7,__LC_SVC_INT_CODE
  890. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  891. cleanup_vtime:
  892. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  893. jhe cleanup_stime
  894. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  895. cleanup_stime:
  896. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  897. jh cleanup_update
  898. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  899. cleanup_update:
  900. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  901. #endif
  902. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  903. la %r12,__LC_RETURN_PSW
  904. br %r14
  905. cleanup_system_call_insn:
  906. .quad sysc_saveall
  907. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  908. .quad system_call
  909. .quad sysc_vtime
  910. .quad sysc_stime
  911. .quad sysc_update
  912. #endif
  913. cleanup_sysc_return:
  914. mvc __LC_RETURN_PSW(8),0(%r12)
  915. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  916. la %r12,__LC_RETURN_PSW
  917. br %r14
  918. cleanup_sysc_leave:
  919. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  920. je 2f
  921. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  922. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  923. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  924. je 2f
  925. #endif
  926. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  927. cghi %r12,__LC_MCK_OLD_PSW
  928. jne 0f
  929. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  930. j 1f
  931. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  932. 1: lmg %r0,%r11,SP_R0(%r15)
  933. lg %r15,SP_R15(%r15)
  934. 2: la %r12,__LC_RETURN_PSW
  935. br %r14
  936. cleanup_sysc_leave_insn:
  937. .quad sysc_done - 4
  938. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  939. .quad sysc_done - 8
  940. #endif
  941. cleanup_io_return:
  942. mvc __LC_RETURN_PSW(8),0(%r12)
  943. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  944. la %r12,__LC_RETURN_PSW
  945. br %r14
  946. cleanup_io_leave:
  947. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  948. je 2f
  949. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  950. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  951. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  952. je 2f
  953. #endif
  954. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  955. cghi %r12,__LC_MCK_OLD_PSW
  956. jne 0f
  957. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  958. j 1f
  959. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  960. 1: lmg %r0,%r11,SP_R0(%r15)
  961. lg %r15,SP_R15(%r15)
  962. 2: la %r12,__LC_RETURN_PSW
  963. br %r14
  964. cleanup_io_leave_insn:
  965. .quad io_done - 4
  966. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  967. .quad io_done - 8
  968. #endif
  969. /*
  970. * Integer constants
  971. */
  972. .align 4
  973. .Lconst:
  974. .Lc_pactive: .long PREEMPT_ACTIVE
  975. .Lnr_syscalls: .long NR_syscalls
  976. .L0x0130: .short 0x130
  977. .L0x0140: .short 0x140
  978. .L0x0150: .short 0x150
  979. .L0x0160: .short 0x160
  980. .L0x0170: .short 0x170
  981. .Lcritical_start:
  982. .quad __critical_start
  983. .Lcritical_end:
  984. .quad __critical_end
  985. .section .rodata, "a"
  986. #define SYSCALL(esa,esame,emu) .long esame
  987. sys_call_table:
  988. #include "syscalls.S"
  989. #undef SYSCALL
  990. #ifdef CONFIG_COMPAT
  991. #define SYSCALL(esa,esame,emu) .long emu
  992. sys_call_table_emu:
  993. #include "syscalls.S"
  994. #undef SYSCALL
  995. #endif