wm8994.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. struct wm8994 *control = wm8994->wm8994;
  111. switch (reg) {
  112. case WM8994_GPIO_1:
  113. case WM8994_GPIO_2:
  114. case WM8994_GPIO_3:
  115. case WM8994_GPIO_4:
  116. case WM8994_GPIO_5:
  117. case WM8994_GPIO_6:
  118. case WM8994_GPIO_7:
  119. case WM8994_GPIO_8:
  120. case WM8994_GPIO_9:
  121. case WM8994_GPIO_10:
  122. case WM8994_GPIO_11:
  123. case WM8994_INTERRUPT_STATUS_1:
  124. case WM8994_INTERRUPT_STATUS_2:
  125. case WM8994_INTERRUPT_RAW_STATUS_2:
  126. return 1;
  127. case WM8958_DSP2_PROGRAM:
  128. case WM8958_DSP2_CONFIG:
  129. case WM8958_DSP2_EXECCONTROL:
  130. if (control->type == WM8958)
  131. return 1;
  132. else
  133. return 0;
  134. default:
  135. break;
  136. }
  137. if (reg >= WM8994_CACHE_SIZE)
  138. return 0;
  139. return wm8994_access_masks[reg].readable != 0;
  140. }
  141. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  142. {
  143. if (reg >= WM8994_CACHE_SIZE)
  144. return 1;
  145. switch (reg) {
  146. case WM8994_SOFTWARE_RESET:
  147. case WM8994_CHIP_REVISION:
  148. case WM8994_DC_SERVO_1:
  149. case WM8994_DC_SERVO_READBACK:
  150. case WM8994_RATE_STATUS:
  151. case WM8994_LDO_1:
  152. case WM8994_LDO_2:
  153. case WM8958_DSP2_EXECCONTROL:
  154. case WM8958_MIC_DETECT_3:
  155. case WM8994_DC_SERVO_4E:
  156. return 1;
  157. default:
  158. return 0;
  159. }
  160. }
  161. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  162. unsigned int value)
  163. {
  164. int ret;
  165. BUG_ON(reg > WM8994_MAX_REGISTER);
  166. if (!wm8994_volatile(codec, reg)) {
  167. ret = snd_soc_cache_write(codec, reg, value);
  168. if (ret != 0)
  169. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  170. reg, ret);
  171. }
  172. return wm8994_reg_write(codec->control_data, reg, value);
  173. }
  174. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  175. unsigned int reg)
  176. {
  177. unsigned int val;
  178. int ret;
  179. BUG_ON(reg > WM8994_MAX_REGISTER);
  180. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  181. reg < codec->driver->reg_cache_size) {
  182. ret = snd_soc_cache_read(codec, reg, &val);
  183. if (ret >= 0)
  184. return val;
  185. else
  186. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  187. reg, ret);
  188. }
  189. return wm8994_reg_read(codec->control_data, reg);
  190. }
  191. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  192. {
  193. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  194. int rate;
  195. int reg1 = 0;
  196. int offset;
  197. if (aif)
  198. offset = 4;
  199. else
  200. offset = 0;
  201. switch (wm8994->sysclk[aif]) {
  202. case WM8994_SYSCLK_MCLK1:
  203. rate = wm8994->mclk[0];
  204. break;
  205. case WM8994_SYSCLK_MCLK2:
  206. reg1 |= 0x8;
  207. rate = wm8994->mclk[1];
  208. break;
  209. case WM8994_SYSCLK_FLL1:
  210. reg1 |= 0x10;
  211. rate = wm8994->fll[0].out;
  212. break;
  213. case WM8994_SYSCLK_FLL2:
  214. reg1 |= 0x18;
  215. rate = wm8994->fll[1].out;
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. if (rate >= 13500000) {
  221. rate /= 2;
  222. reg1 |= WM8994_AIF1CLK_DIV;
  223. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  224. aif + 1, rate);
  225. }
  226. wm8994->aifclk[aif] = rate;
  227. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  228. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  229. reg1);
  230. return 0;
  231. }
  232. static int configure_clock(struct snd_soc_codec *codec)
  233. {
  234. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  235. int change, new;
  236. /* Bring up the AIF clocks first */
  237. configure_aif_clock(codec, 0);
  238. configure_aif_clock(codec, 1);
  239. /* Then switch CLK_SYS over to the higher of them; a change
  240. * can only happen as a result of a clocking change which can
  241. * only be made outside of DAPM so we can safely redo the
  242. * clocking.
  243. */
  244. /* If they're equal it doesn't matter which is used */
  245. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  246. wm8958_micd_set_rate(codec);
  247. return 0;
  248. }
  249. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  250. new = WM8994_SYSCLK_SRC;
  251. else
  252. new = 0;
  253. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  254. WM8994_SYSCLK_SRC, new);
  255. if (change)
  256. snd_soc_dapm_sync(&codec->dapm);
  257. wm8958_micd_set_rate(codec);
  258. return 0;
  259. }
  260. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  261. struct snd_soc_dapm_widget *sink)
  262. {
  263. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  264. const char *clk;
  265. /* Check what we're currently using for CLK_SYS */
  266. if (reg & WM8994_SYSCLK_SRC)
  267. clk = "AIF2CLK";
  268. else
  269. clk = "AIF1CLK";
  270. return strcmp(source->name, clk) == 0;
  271. }
  272. static const char *sidetone_hpf_text[] = {
  273. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  274. };
  275. static const struct soc_enum sidetone_hpf =
  276. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  277. static const char *adc_hpf_text[] = {
  278. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  279. };
  280. static const struct soc_enum aif1adc1_hpf =
  281. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  282. static const struct soc_enum aif1adc2_hpf =
  283. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  284. static const struct soc_enum aif2adc_hpf =
  285. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  286. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  287. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  288. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  289. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  290. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  291. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  292. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  293. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  294. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  295. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  296. .put = wm8994_put_drc_sw, \
  297. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  298. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct soc_mixer_control *mc =
  302. (struct soc_mixer_control *)kcontrol->private_value;
  303. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  304. int mask, ret;
  305. /* Can't enable both ADC and DAC paths simultaneously */
  306. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  307. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  308. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  309. else
  310. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  311. ret = snd_soc_read(codec, mc->reg);
  312. if (ret < 0)
  313. return ret;
  314. if (ret & mask)
  315. return -EINVAL;
  316. return snd_soc_put_volsw(kcontrol, ucontrol);
  317. }
  318. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  319. {
  320. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  321. struct wm8994_pdata *pdata = wm8994->pdata;
  322. int base = wm8994_drc_base[drc];
  323. int cfg = wm8994->drc_cfg[drc];
  324. int save, i;
  325. /* Save any enables; the configuration should clear them. */
  326. save = snd_soc_read(codec, base);
  327. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  328. WM8994_AIF1ADC1R_DRC_ENA;
  329. for (i = 0; i < WM8994_DRC_REGS; i++)
  330. snd_soc_update_bits(codec, base + i, 0xffff,
  331. pdata->drc_cfgs[cfg].regs[i]);
  332. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  333. WM8994_AIF1ADC1L_DRC_ENA |
  334. WM8994_AIF1ADC1R_DRC_ENA, save);
  335. }
  336. /* Icky as hell but saves code duplication */
  337. static int wm8994_get_drc(const char *name)
  338. {
  339. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  340. return 0;
  341. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  342. return 1;
  343. if (strcmp(name, "AIF2DRC Mode") == 0)
  344. return 2;
  345. return -EINVAL;
  346. }
  347. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  348. struct snd_ctl_elem_value *ucontrol)
  349. {
  350. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  351. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  352. struct wm8994_pdata *pdata = wm8994->pdata;
  353. int drc = wm8994_get_drc(kcontrol->id.name);
  354. int value = ucontrol->value.integer.value[0];
  355. if (drc < 0)
  356. return drc;
  357. if (value >= pdata->num_drc_cfgs)
  358. return -EINVAL;
  359. wm8994->drc_cfg[drc] = value;
  360. wm8994_set_drc(codec, drc);
  361. return 0;
  362. }
  363. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  364. struct snd_ctl_elem_value *ucontrol)
  365. {
  366. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  367. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  368. int drc = wm8994_get_drc(kcontrol->id.name);
  369. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  370. return 0;
  371. }
  372. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  373. {
  374. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  375. struct wm8994_pdata *pdata = wm8994->pdata;
  376. int base = wm8994_retune_mobile_base[block];
  377. int iface, best, best_val, save, i, cfg;
  378. if (!pdata || !wm8994->num_retune_mobile_texts)
  379. return;
  380. switch (block) {
  381. case 0:
  382. case 1:
  383. iface = 0;
  384. break;
  385. case 2:
  386. iface = 1;
  387. break;
  388. default:
  389. return;
  390. }
  391. /* Find the version of the currently selected configuration
  392. * with the nearest sample rate. */
  393. cfg = wm8994->retune_mobile_cfg[block];
  394. best = 0;
  395. best_val = INT_MAX;
  396. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  397. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  398. wm8994->retune_mobile_texts[cfg]) == 0 &&
  399. abs(pdata->retune_mobile_cfgs[i].rate
  400. - wm8994->dac_rates[iface]) < best_val) {
  401. best = i;
  402. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  403. - wm8994->dac_rates[iface]);
  404. }
  405. }
  406. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  407. block,
  408. pdata->retune_mobile_cfgs[best].name,
  409. pdata->retune_mobile_cfgs[best].rate,
  410. wm8994->dac_rates[iface]);
  411. /* The EQ will be disabled while reconfiguring it, remember the
  412. * current configuration.
  413. */
  414. save = snd_soc_read(codec, base);
  415. save &= WM8994_AIF1DAC1_EQ_ENA;
  416. for (i = 0; i < WM8994_EQ_REGS; i++)
  417. snd_soc_update_bits(codec, base + i, 0xffff,
  418. pdata->retune_mobile_cfgs[best].regs[i]);
  419. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  420. }
  421. /* Icky as hell but saves code duplication */
  422. static int wm8994_get_retune_mobile_block(const char *name)
  423. {
  424. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  425. return 0;
  426. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  427. return 1;
  428. if (strcmp(name, "AIF2 EQ Mode") == 0)
  429. return 2;
  430. return -EINVAL;
  431. }
  432. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  433. struct snd_ctl_elem_value *ucontrol)
  434. {
  435. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  436. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  437. struct wm8994_pdata *pdata = wm8994->pdata;
  438. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  439. int value = ucontrol->value.integer.value[0];
  440. if (block < 0)
  441. return block;
  442. if (value >= pdata->num_retune_mobile_cfgs)
  443. return -EINVAL;
  444. wm8994->retune_mobile_cfg[block] = value;
  445. wm8994_set_retune_mobile(codec, block);
  446. return 0;
  447. }
  448. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  449. struct snd_ctl_elem_value *ucontrol)
  450. {
  451. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  452. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  453. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  454. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  455. return 0;
  456. }
  457. static const char *aif_chan_src_text[] = {
  458. "Left", "Right"
  459. };
  460. static const struct soc_enum aif1adcl_src =
  461. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  462. static const struct soc_enum aif1adcr_src =
  463. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  464. static const struct soc_enum aif2adcl_src =
  465. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  466. static const struct soc_enum aif2adcr_src =
  467. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  468. static const struct soc_enum aif1dacl_src =
  469. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  470. static const struct soc_enum aif1dacr_src =
  471. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  472. static const struct soc_enum aif2dacl_src =
  473. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  474. static const struct soc_enum aif2dacr_src =
  475. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  476. static const char *osr_text[] = {
  477. "Low Power", "High Performance",
  478. };
  479. static const struct soc_enum dac_osr =
  480. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  481. static const struct soc_enum adc_osr =
  482. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  483. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  484. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  485. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  486. 1, 119, 0, digital_tlv),
  487. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  488. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  489. 1, 119, 0, digital_tlv),
  490. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  491. WM8994_AIF2_ADC_RIGHT_VOLUME,
  492. 1, 119, 0, digital_tlv),
  493. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  494. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  495. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  496. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  497. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  498. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  499. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  500. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  501. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  502. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  503. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  504. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  505. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  506. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  507. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  508. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  509. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  510. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  511. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  512. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  513. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  514. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  515. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  516. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  517. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  518. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  519. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  520. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  521. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  522. 5, 12, 0, st_tlv),
  523. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  524. 0, 12, 0, st_tlv),
  525. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  526. 5, 12, 0, st_tlv),
  527. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  528. 0, 12, 0, st_tlv),
  529. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  530. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  531. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  532. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  533. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  534. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  535. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  536. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  537. SOC_ENUM("ADC OSR", adc_osr),
  538. SOC_ENUM("DAC OSR", dac_osr),
  539. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  540. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  541. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  542. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  543. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  544. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  545. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  546. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  547. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  548. 6, 1, 1, wm_hubs_spkmix_tlv),
  549. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  550. 2, 1, 1, wm_hubs_spkmix_tlv),
  551. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  552. 6, 1, 1, wm_hubs_spkmix_tlv),
  553. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  554. 2, 1, 1, wm_hubs_spkmix_tlv),
  555. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  556. 10, 15, 0, wm8994_3d_tlv),
  557. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  558. 8, 1, 0),
  559. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  560. 10, 15, 0, wm8994_3d_tlv),
  561. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  562. 8, 1, 0),
  563. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  564. 10, 15, 0, wm8994_3d_tlv),
  565. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  566. 8, 1, 0),
  567. };
  568. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  569. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  570. eq_tlv),
  571. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  572. eq_tlv),
  573. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  574. eq_tlv),
  575. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  590. eq_tlv),
  591. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  592. eq_tlv),
  593. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  594. eq_tlv),
  595. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  596. eq_tlv),
  597. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  598. eq_tlv),
  599. };
  600. static const char *wm8958_ng_text[] = {
  601. "30ms", "125ms", "250ms", "500ms",
  602. };
  603. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  604. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  605. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  606. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  607. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  608. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  609. static const struct soc_enum wm8958_aif2dac_ng_hold =
  610. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  611. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  612. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  613. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  614. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  615. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  616. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  617. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  618. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  619. 7, 1, ng_tlv),
  620. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  621. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  622. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  623. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  624. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  625. 7, 1, ng_tlv),
  626. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  627. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  628. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  629. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  630. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  631. 7, 1, ng_tlv),
  632. };
  633. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  634. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  635. mixin_boost_tlv),
  636. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  637. mixin_boost_tlv),
  638. };
  639. /* We run all mode setting through a function to enforce audio mode */
  640. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  641. {
  642. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  643. if (wm8994->active_refcount)
  644. mode = WM1811_JACKDET_MODE_AUDIO;
  645. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  646. WM1811_JACKDET_MODE_MASK, mode);
  647. if (mode == WM1811_JACKDET_MODE_MIC)
  648. msleep(2);
  649. }
  650. static void active_reference(struct snd_soc_codec *codec)
  651. {
  652. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  653. mutex_lock(&wm8994->accdet_lock);
  654. wm8994->active_refcount++;
  655. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  656. wm8994->active_refcount);
  657. if (wm8994->active_refcount == 1) {
  658. /* If we're using jack detection go into audio mode */
  659. if (wm8994->jackdet && wm8994->jack_cb) {
  660. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  661. WM1811_JACKDET_MODE_MASK,
  662. WM1811_JACKDET_MODE_AUDIO);
  663. msleep(2);
  664. }
  665. }
  666. mutex_unlock(&wm8994->accdet_lock);
  667. }
  668. static void active_dereference(struct snd_soc_codec *codec)
  669. {
  670. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  671. u16 mode;
  672. mutex_lock(&wm8994->accdet_lock);
  673. wm8994->active_refcount--;
  674. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  675. wm8994->active_refcount);
  676. if (wm8994->active_refcount == 0) {
  677. /* Go into appropriate detection only mode */
  678. if (wm8994->jackdet && wm8994->jack_cb) {
  679. if (wm8994->jack_mic || wm8994->mic_detecting)
  680. mode = WM1811_JACKDET_MODE_MIC;
  681. else
  682. mode = WM1811_JACKDET_MODE_JACK;
  683. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  684. WM1811_JACKDET_MODE_MASK,
  685. mode);
  686. }
  687. }
  688. mutex_unlock(&wm8994->accdet_lock);
  689. }
  690. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  691. struct snd_kcontrol *kcontrol, int event)
  692. {
  693. struct snd_soc_codec *codec = w->codec;
  694. switch (event) {
  695. case SND_SOC_DAPM_PRE_PMU:
  696. return configure_clock(codec);
  697. case SND_SOC_DAPM_POST_PMD:
  698. configure_clock(codec);
  699. break;
  700. }
  701. return 0;
  702. }
  703. static void vmid_reference(struct snd_soc_codec *codec)
  704. {
  705. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  706. wm8994->vmid_refcount++;
  707. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  708. wm8994->vmid_refcount);
  709. if (wm8994->vmid_refcount == 1) {
  710. /* Startup bias, VMID ramp & buffer */
  711. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  712. WM8994_STARTUP_BIAS_ENA |
  713. WM8994_VMID_BUF_ENA |
  714. WM8994_VMID_RAMP_MASK,
  715. WM8994_STARTUP_BIAS_ENA |
  716. WM8994_VMID_BUF_ENA |
  717. (0x11 << WM8994_VMID_RAMP_SHIFT));
  718. /* Main bias enable, VMID=2x40k */
  719. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  720. WM8994_BIAS_ENA |
  721. WM8994_VMID_SEL_MASK,
  722. WM8994_BIAS_ENA | 0x2);
  723. msleep(20);
  724. }
  725. }
  726. static void vmid_dereference(struct snd_soc_codec *codec)
  727. {
  728. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  729. wm8994->vmid_refcount--;
  730. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  731. wm8994->vmid_refcount);
  732. if (wm8994->vmid_refcount == 0) {
  733. /* Switch over to startup biases */
  734. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  735. WM8994_BIAS_SRC |
  736. WM8994_STARTUP_BIAS_ENA |
  737. WM8994_VMID_BUF_ENA |
  738. WM8994_VMID_RAMP_MASK,
  739. WM8994_BIAS_SRC |
  740. WM8994_STARTUP_BIAS_ENA |
  741. WM8994_VMID_BUF_ENA |
  742. (1 << WM8994_VMID_RAMP_SHIFT));
  743. /* Disable main biases */
  744. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  745. WM8994_BIAS_ENA |
  746. WM8994_VMID_SEL_MASK, 0);
  747. /* Discharge line */
  748. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  749. WM8994_LINEOUT1_DISCH |
  750. WM8994_LINEOUT2_DISCH,
  751. WM8994_LINEOUT1_DISCH |
  752. WM8994_LINEOUT2_DISCH);
  753. msleep(5);
  754. /* Switch off startup biases */
  755. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  756. WM8994_BIAS_SRC |
  757. WM8994_STARTUP_BIAS_ENA |
  758. WM8994_VMID_BUF_ENA |
  759. WM8994_VMID_RAMP_MASK, 0);
  760. }
  761. }
  762. static int vmid_event(struct snd_soc_dapm_widget *w,
  763. struct snd_kcontrol *kcontrol, int event)
  764. {
  765. struct snd_soc_codec *codec = w->codec;
  766. switch (event) {
  767. case SND_SOC_DAPM_PRE_PMU:
  768. vmid_reference(codec);
  769. break;
  770. case SND_SOC_DAPM_POST_PMD:
  771. vmid_dereference(codec);
  772. break;
  773. }
  774. return 0;
  775. }
  776. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  777. {
  778. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  779. int enable = 1;
  780. int source = 0; /* GCC flow analysis can't track enable */
  781. int reg, reg_r;
  782. /* Only support direct DAC->headphone paths */
  783. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  784. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  785. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  786. enable = 0;
  787. }
  788. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  789. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  790. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  791. enable = 0;
  792. }
  793. /* We also need the same setting for L/R and only one path */
  794. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  795. switch (reg) {
  796. case WM8994_AIF2DACL_TO_DAC1L:
  797. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  798. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  799. break;
  800. case WM8994_AIF1DAC2L_TO_DAC1L:
  801. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  802. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  803. break;
  804. case WM8994_AIF1DAC1L_TO_DAC1L:
  805. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  806. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  807. break;
  808. default:
  809. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  810. enable = 0;
  811. break;
  812. }
  813. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  814. if (reg_r != reg) {
  815. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  816. enable = 0;
  817. }
  818. if (enable) {
  819. dev_dbg(codec->dev, "Class W enabled\n");
  820. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  821. WM8994_CP_DYN_PWR |
  822. WM8994_CP_DYN_SRC_SEL_MASK,
  823. source | WM8994_CP_DYN_PWR);
  824. wm8994->hubs.class_w = true;
  825. } else {
  826. dev_dbg(codec->dev, "Class W disabled\n");
  827. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  828. WM8994_CP_DYN_PWR, 0);
  829. wm8994->hubs.class_w = false;
  830. }
  831. }
  832. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  833. struct snd_kcontrol *kcontrol, int event)
  834. {
  835. struct snd_soc_codec *codec = w->codec;
  836. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  837. switch (event) {
  838. case SND_SOC_DAPM_PRE_PMU:
  839. if (wm8994->aif1clk_enable) {
  840. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  841. WM8994_AIF1CLK_ENA_MASK,
  842. WM8994_AIF1CLK_ENA);
  843. wm8994->aif1clk_enable = 0;
  844. }
  845. if (wm8994->aif2clk_enable) {
  846. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  847. WM8994_AIF2CLK_ENA_MASK,
  848. WM8994_AIF2CLK_ENA);
  849. wm8994->aif2clk_enable = 0;
  850. }
  851. break;
  852. }
  853. /* We may also have postponed startup of DSP, handle that. */
  854. wm8958_aif_ev(w, kcontrol, event);
  855. return 0;
  856. }
  857. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  858. struct snd_kcontrol *kcontrol, int event)
  859. {
  860. struct snd_soc_codec *codec = w->codec;
  861. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  862. switch (event) {
  863. case SND_SOC_DAPM_POST_PMD:
  864. if (wm8994->aif1clk_disable) {
  865. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  866. WM8994_AIF1CLK_ENA_MASK, 0);
  867. wm8994->aif1clk_disable = 0;
  868. }
  869. if (wm8994->aif2clk_disable) {
  870. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  871. WM8994_AIF2CLK_ENA_MASK, 0);
  872. wm8994->aif2clk_disable = 0;
  873. }
  874. break;
  875. }
  876. return 0;
  877. }
  878. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  879. struct snd_kcontrol *kcontrol, int event)
  880. {
  881. struct snd_soc_codec *codec = w->codec;
  882. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  883. switch (event) {
  884. case SND_SOC_DAPM_PRE_PMU:
  885. wm8994->aif1clk_enable = 1;
  886. break;
  887. case SND_SOC_DAPM_POST_PMD:
  888. wm8994->aif1clk_disable = 1;
  889. break;
  890. }
  891. return 0;
  892. }
  893. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  894. struct snd_kcontrol *kcontrol, int event)
  895. {
  896. struct snd_soc_codec *codec = w->codec;
  897. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  898. switch (event) {
  899. case SND_SOC_DAPM_PRE_PMU:
  900. wm8994->aif2clk_enable = 1;
  901. break;
  902. case SND_SOC_DAPM_POST_PMD:
  903. wm8994->aif2clk_disable = 1;
  904. break;
  905. }
  906. return 0;
  907. }
  908. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  909. struct snd_kcontrol *kcontrol, int event)
  910. {
  911. late_enable_ev(w, kcontrol, event);
  912. return 0;
  913. }
  914. static int micbias_ev(struct snd_soc_dapm_widget *w,
  915. struct snd_kcontrol *kcontrol, int event)
  916. {
  917. late_enable_ev(w, kcontrol, event);
  918. return 0;
  919. }
  920. static int dac_ev(struct snd_soc_dapm_widget *w,
  921. struct snd_kcontrol *kcontrol, int event)
  922. {
  923. struct snd_soc_codec *codec = w->codec;
  924. unsigned int mask = 1 << w->shift;
  925. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  926. mask, mask);
  927. return 0;
  928. }
  929. static const char *hp_mux_text[] = {
  930. "Mixer",
  931. "DAC",
  932. };
  933. #define WM8994_HP_ENUM(xname, xenum) \
  934. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  935. .info = snd_soc_info_enum_double, \
  936. .get = snd_soc_dapm_get_enum_double, \
  937. .put = wm8994_put_hp_enum, \
  938. .private_value = (unsigned long)&xenum }
  939. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  940. struct snd_ctl_elem_value *ucontrol)
  941. {
  942. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  943. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  944. struct snd_soc_codec *codec = w->codec;
  945. int ret;
  946. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  947. wm8994_update_class_w(codec);
  948. return ret;
  949. }
  950. static const struct soc_enum hpl_enum =
  951. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  952. static const struct snd_kcontrol_new hpl_mux =
  953. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  954. static const struct soc_enum hpr_enum =
  955. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  956. static const struct snd_kcontrol_new hpr_mux =
  957. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  958. static const char *adc_mux_text[] = {
  959. "ADC",
  960. "DMIC",
  961. };
  962. static const struct soc_enum adc_enum =
  963. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  964. static const struct snd_kcontrol_new adcl_mux =
  965. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  966. static const struct snd_kcontrol_new adcr_mux =
  967. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  968. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  969. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  970. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  971. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  972. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  973. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  974. };
  975. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  976. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  977. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  978. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  979. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  980. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  981. };
  982. /* Debugging; dump chip status after DAPM transitions */
  983. static int post_ev(struct snd_soc_dapm_widget *w,
  984. struct snd_kcontrol *kcontrol, int event)
  985. {
  986. struct snd_soc_codec *codec = w->codec;
  987. dev_dbg(codec->dev, "SRC status: %x\n",
  988. snd_soc_read(codec,
  989. WM8994_RATE_STATUS));
  990. return 0;
  991. }
  992. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  993. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  994. 1, 1, 0),
  995. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  996. 0, 1, 0),
  997. };
  998. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  999. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1000. 1, 1, 0),
  1001. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1002. 0, 1, 0),
  1003. };
  1004. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1005. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1006. 1, 1, 0),
  1007. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1008. 0, 1, 0),
  1009. };
  1010. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1011. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1012. 1, 1, 0),
  1013. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1014. 0, 1, 0),
  1015. };
  1016. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1017. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1018. 5, 1, 0),
  1019. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1020. 4, 1, 0),
  1021. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1022. 2, 1, 0),
  1023. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1024. 1, 1, 0),
  1025. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1026. 0, 1, 0),
  1027. };
  1028. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1029. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1030. 5, 1, 0),
  1031. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1032. 4, 1, 0),
  1033. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1034. 2, 1, 0),
  1035. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1036. 1, 1, 0),
  1037. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1038. 0, 1, 0),
  1039. };
  1040. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1041. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1042. .info = snd_soc_info_volsw, \
  1043. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1044. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1045. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1046. struct snd_ctl_elem_value *ucontrol)
  1047. {
  1048. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1049. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1050. struct snd_soc_codec *codec = w->codec;
  1051. int ret;
  1052. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1053. wm8994_update_class_w(codec);
  1054. return ret;
  1055. }
  1056. static const struct snd_kcontrol_new dac1l_mix[] = {
  1057. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1058. 5, 1, 0),
  1059. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1060. 4, 1, 0),
  1061. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1062. 2, 1, 0),
  1063. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1064. 1, 1, 0),
  1065. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1066. 0, 1, 0),
  1067. };
  1068. static const struct snd_kcontrol_new dac1r_mix[] = {
  1069. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1070. 5, 1, 0),
  1071. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1072. 4, 1, 0),
  1073. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1074. 2, 1, 0),
  1075. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1076. 1, 1, 0),
  1077. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1078. 0, 1, 0),
  1079. };
  1080. static const char *sidetone_text[] = {
  1081. "ADC/DMIC1", "DMIC2",
  1082. };
  1083. static const struct soc_enum sidetone1_enum =
  1084. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1085. static const struct snd_kcontrol_new sidetone1_mux =
  1086. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1087. static const struct soc_enum sidetone2_enum =
  1088. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1089. static const struct snd_kcontrol_new sidetone2_mux =
  1090. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1091. static const char *aif1dac_text[] = {
  1092. "AIF1DACDAT", "AIF3DACDAT",
  1093. };
  1094. static const struct soc_enum aif1dac_enum =
  1095. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1096. static const struct snd_kcontrol_new aif1dac_mux =
  1097. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1098. static const char *aif2dac_text[] = {
  1099. "AIF2DACDAT", "AIF3DACDAT",
  1100. };
  1101. static const struct soc_enum aif2dac_enum =
  1102. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1103. static const struct snd_kcontrol_new aif2dac_mux =
  1104. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1105. static const char *aif2adc_text[] = {
  1106. "AIF2ADCDAT", "AIF3DACDAT",
  1107. };
  1108. static const struct soc_enum aif2adc_enum =
  1109. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1110. static const struct snd_kcontrol_new aif2adc_mux =
  1111. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1112. static const char *aif3adc_text[] = {
  1113. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1114. };
  1115. static const struct soc_enum wm8994_aif3adc_enum =
  1116. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1117. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1118. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1119. static const struct soc_enum wm8958_aif3adc_enum =
  1120. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1121. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1122. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1123. static const char *mono_pcm_out_text[] = {
  1124. "None", "AIF2ADCL", "AIF2ADCR",
  1125. };
  1126. static const struct soc_enum mono_pcm_out_enum =
  1127. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1128. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1129. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1130. static const char *aif2dac_src_text[] = {
  1131. "AIF2", "AIF3",
  1132. };
  1133. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1134. static const struct soc_enum aif2dacl_src_enum =
  1135. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1136. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1137. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1138. static const struct soc_enum aif2dacr_src_enum =
  1139. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1140. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1141. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1142. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1143. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1144. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1145. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1146. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1147. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1148. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1149. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1150. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1151. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1152. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1153. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1154. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1155. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1156. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1157. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1158. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1159. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1160. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1161. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1162. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1163. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1164. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1165. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1166. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1167. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1168. };
  1169. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1170. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1171. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1172. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1173. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1174. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1175. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1176. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1177. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1178. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1179. };
  1180. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1181. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1182. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1183. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1184. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1185. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1186. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1187. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1188. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1189. };
  1190. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1191. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1192. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1193. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1194. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1195. };
  1196. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1197. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1198. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1199. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1200. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1201. };
  1202. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1203. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1204. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1205. };
  1206. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1207. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1208. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1209. SND_SOC_DAPM_INPUT("Clock"),
  1210. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1211. SND_SOC_DAPM_PRE_PMU),
  1212. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1213. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1214. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1215. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1216. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1217. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1218. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1219. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1220. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1221. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1222. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1223. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1224. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1225. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1226. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1227. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1228. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1229. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1230. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1231. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1232. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1233. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1234. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1235. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1236. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1237. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1238. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1239. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1240. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1241. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1242. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1243. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1244. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1245. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1246. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1247. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1248. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1249. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1250. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1251. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1252. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1253. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1254. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1255. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1256. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1257. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1258. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1259. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1260. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1261. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1262. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1263. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1264. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1265. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1266. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1267. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1268. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1269. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1270. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1271. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1272. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1273. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1274. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1275. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1276. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1277. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1278. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1279. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1280. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1281. /* Power is done with the muxes since the ADC power also controls the
  1282. * downsampling chain, the chip will automatically manage the analogue
  1283. * specific portions.
  1284. */
  1285. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1286. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1287. SND_SOC_DAPM_POST("Debug log", post_ev),
  1288. };
  1289. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1290. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1291. };
  1292. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1293. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1294. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1295. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1296. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1297. };
  1298. static const struct snd_soc_dapm_route intercon[] = {
  1299. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1300. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1301. { "DSP1CLK", NULL, "CLK_SYS" },
  1302. { "DSP2CLK", NULL, "CLK_SYS" },
  1303. { "DSPINTCLK", NULL, "CLK_SYS" },
  1304. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1305. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1306. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1307. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1308. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1309. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1310. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1311. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1312. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1313. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1314. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1315. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1316. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1317. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1318. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1319. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1320. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1321. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1322. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1323. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1324. { "AIF2ADCL", NULL, "AIF2CLK" },
  1325. { "AIF2ADCL", NULL, "DSP2CLK" },
  1326. { "AIF2ADCR", NULL, "AIF2CLK" },
  1327. { "AIF2ADCR", NULL, "DSP2CLK" },
  1328. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1329. { "AIF2DACL", NULL, "AIF2CLK" },
  1330. { "AIF2DACL", NULL, "DSP2CLK" },
  1331. { "AIF2DACR", NULL, "AIF2CLK" },
  1332. { "AIF2DACR", NULL, "DSP2CLK" },
  1333. { "AIF2DACR", NULL, "DSPINTCLK" },
  1334. { "DMIC1L", NULL, "DMIC1DAT" },
  1335. { "DMIC1L", NULL, "CLK_SYS" },
  1336. { "DMIC1R", NULL, "DMIC1DAT" },
  1337. { "DMIC1R", NULL, "CLK_SYS" },
  1338. { "DMIC2L", NULL, "DMIC2DAT" },
  1339. { "DMIC2L", NULL, "CLK_SYS" },
  1340. { "DMIC2R", NULL, "DMIC2DAT" },
  1341. { "DMIC2R", NULL, "CLK_SYS" },
  1342. { "ADCL", NULL, "AIF1CLK" },
  1343. { "ADCL", NULL, "DSP1CLK" },
  1344. { "ADCL", NULL, "DSPINTCLK" },
  1345. { "ADCR", NULL, "AIF1CLK" },
  1346. { "ADCR", NULL, "DSP1CLK" },
  1347. { "ADCR", NULL, "DSPINTCLK" },
  1348. { "ADCL Mux", "ADC", "ADCL" },
  1349. { "ADCL Mux", "DMIC", "DMIC1L" },
  1350. { "ADCR Mux", "ADC", "ADCR" },
  1351. { "ADCR Mux", "DMIC", "DMIC1R" },
  1352. { "DAC1L", NULL, "AIF1CLK" },
  1353. { "DAC1L", NULL, "DSP1CLK" },
  1354. { "DAC1L", NULL, "DSPINTCLK" },
  1355. { "DAC1R", NULL, "AIF1CLK" },
  1356. { "DAC1R", NULL, "DSP1CLK" },
  1357. { "DAC1R", NULL, "DSPINTCLK" },
  1358. { "DAC2L", NULL, "AIF2CLK" },
  1359. { "DAC2L", NULL, "DSP2CLK" },
  1360. { "DAC2L", NULL, "DSPINTCLK" },
  1361. { "DAC2R", NULL, "AIF2DACR" },
  1362. { "DAC2R", NULL, "AIF2CLK" },
  1363. { "DAC2R", NULL, "DSP2CLK" },
  1364. { "DAC2R", NULL, "DSPINTCLK" },
  1365. { "TOCLK", NULL, "CLK_SYS" },
  1366. /* AIF1 outputs */
  1367. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1368. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1369. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1370. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1371. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1372. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1373. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1374. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1375. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1376. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1377. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1378. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1379. /* Pin level routing for AIF3 */
  1380. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1381. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1382. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1383. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1384. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1385. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1386. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1387. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1388. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1389. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1390. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1391. /* DAC1 inputs */
  1392. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1393. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1394. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1395. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1396. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1397. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1398. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1399. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1400. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1401. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1402. /* DAC2/AIF2 outputs */
  1403. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1404. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1405. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1406. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1407. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1408. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1409. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1410. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1411. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1412. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1413. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1414. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1415. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1416. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1417. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1418. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1419. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1420. /* AIF3 output */
  1421. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1422. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1423. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1424. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1425. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1426. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1427. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1428. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1429. /* Sidetone */
  1430. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1431. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1432. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1433. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1434. /* Output stages */
  1435. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1436. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1437. { "SPKL", "DAC1 Switch", "DAC1L" },
  1438. { "SPKL", "DAC2 Switch", "DAC2L" },
  1439. { "SPKR", "DAC1 Switch", "DAC1R" },
  1440. { "SPKR", "DAC2 Switch", "DAC2R" },
  1441. { "Left Headphone Mux", "DAC", "DAC1L" },
  1442. { "Right Headphone Mux", "DAC", "DAC1R" },
  1443. };
  1444. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1445. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1446. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1447. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1448. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1449. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1450. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1451. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1452. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1453. };
  1454. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1455. { "DAC1L", NULL, "DAC1L Mixer" },
  1456. { "DAC1R", NULL, "DAC1R Mixer" },
  1457. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1458. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1459. };
  1460. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1461. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1462. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1463. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1464. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1465. { "MICBIAS1", NULL, "CLK_SYS" },
  1466. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1467. { "MICBIAS2", NULL, "CLK_SYS" },
  1468. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1469. };
  1470. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1471. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1472. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1473. { "MICBIAS1", NULL, "VMID" },
  1474. { "MICBIAS2", NULL, "VMID" },
  1475. };
  1476. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1477. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1478. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1479. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1480. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1481. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1482. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1483. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1484. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1485. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1486. };
  1487. /* The size in bits of the FLL divide multiplied by 10
  1488. * to allow rounding later */
  1489. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1490. struct fll_div {
  1491. u16 outdiv;
  1492. u16 n;
  1493. u16 k;
  1494. u16 clk_ref_div;
  1495. u16 fll_fratio;
  1496. };
  1497. static int wm8994_get_fll_config(struct fll_div *fll,
  1498. int freq_in, int freq_out)
  1499. {
  1500. u64 Kpart;
  1501. unsigned int K, Ndiv, Nmod;
  1502. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1503. /* Scale the input frequency down to <= 13.5MHz */
  1504. fll->clk_ref_div = 0;
  1505. while (freq_in > 13500000) {
  1506. fll->clk_ref_div++;
  1507. freq_in /= 2;
  1508. if (fll->clk_ref_div > 3)
  1509. return -EINVAL;
  1510. }
  1511. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1512. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1513. fll->outdiv = 3;
  1514. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1515. fll->outdiv++;
  1516. if (fll->outdiv > 63)
  1517. return -EINVAL;
  1518. }
  1519. freq_out *= fll->outdiv + 1;
  1520. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1521. if (freq_in > 1000000) {
  1522. fll->fll_fratio = 0;
  1523. } else if (freq_in > 256000) {
  1524. fll->fll_fratio = 1;
  1525. freq_in *= 2;
  1526. } else if (freq_in > 128000) {
  1527. fll->fll_fratio = 2;
  1528. freq_in *= 4;
  1529. } else if (freq_in > 64000) {
  1530. fll->fll_fratio = 3;
  1531. freq_in *= 8;
  1532. } else {
  1533. fll->fll_fratio = 4;
  1534. freq_in *= 16;
  1535. }
  1536. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1537. /* Now, calculate N.K */
  1538. Ndiv = freq_out / freq_in;
  1539. fll->n = Ndiv;
  1540. Nmod = freq_out % freq_in;
  1541. pr_debug("Nmod=%d\n", Nmod);
  1542. /* Calculate fractional part - scale up so we can round. */
  1543. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1544. do_div(Kpart, freq_in);
  1545. K = Kpart & 0xFFFFFFFF;
  1546. if ((K % 10) >= 5)
  1547. K += 5;
  1548. /* Move down to proper range now rounding is done */
  1549. fll->k = K / 10;
  1550. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1551. return 0;
  1552. }
  1553. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1554. unsigned int freq_in, unsigned int freq_out)
  1555. {
  1556. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1557. struct wm8994 *control = wm8994->wm8994;
  1558. int reg_offset, ret;
  1559. struct fll_div fll;
  1560. u16 reg, aif1, aif2;
  1561. unsigned long timeout;
  1562. bool was_enabled;
  1563. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1564. & WM8994_AIF1CLK_ENA;
  1565. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1566. & WM8994_AIF2CLK_ENA;
  1567. switch (id) {
  1568. case WM8994_FLL1:
  1569. reg_offset = 0;
  1570. id = 0;
  1571. break;
  1572. case WM8994_FLL2:
  1573. reg_offset = 0x20;
  1574. id = 1;
  1575. break;
  1576. default:
  1577. return -EINVAL;
  1578. }
  1579. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1580. was_enabled = reg & WM8994_FLL1_ENA;
  1581. switch (src) {
  1582. case 0:
  1583. /* Allow no source specification when stopping */
  1584. if (freq_out)
  1585. return -EINVAL;
  1586. src = wm8994->fll[id].src;
  1587. break;
  1588. case WM8994_FLL_SRC_MCLK1:
  1589. case WM8994_FLL_SRC_MCLK2:
  1590. case WM8994_FLL_SRC_LRCLK:
  1591. case WM8994_FLL_SRC_BCLK:
  1592. break;
  1593. default:
  1594. return -EINVAL;
  1595. }
  1596. /* Are we changing anything? */
  1597. if (wm8994->fll[id].src == src &&
  1598. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1599. return 0;
  1600. /* If we're stopping the FLL redo the old config - no
  1601. * registers will actually be written but we avoid GCC flow
  1602. * analysis bugs spewing warnings.
  1603. */
  1604. if (freq_out)
  1605. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1606. else
  1607. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1608. wm8994->fll[id].out);
  1609. if (ret < 0)
  1610. return ret;
  1611. /* Gate the AIF clocks while we reclock */
  1612. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1613. WM8994_AIF1CLK_ENA, 0);
  1614. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1615. WM8994_AIF2CLK_ENA, 0);
  1616. /* We always need to disable the FLL while reconfiguring */
  1617. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1618. WM8994_FLL1_ENA, 0);
  1619. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1620. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1621. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1622. WM8994_FLL1_OUTDIV_MASK |
  1623. WM8994_FLL1_FRATIO_MASK, reg);
  1624. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1625. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1626. WM8994_FLL1_N_MASK,
  1627. fll.n << WM8994_FLL1_N_SHIFT);
  1628. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1629. WM8994_FLL1_REFCLK_DIV_MASK |
  1630. WM8994_FLL1_REFCLK_SRC_MASK,
  1631. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1632. (src - 1));
  1633. /* Clear any pending completion from a previous failure */
  1634. try_wait_for_completion(&wm8994->fll_locked[id]);
  1635. /* Enable (with fractional mode if required) */
  1636. if (freq_out) {
  1637. /* Enable VMID if we need it */
  1638. if (!was_enabled) {
  1639. active_reference(codec);
  1640. switch (control->type) {
  1641. case WM8994:
  1642. vmid_reference(codec);
  1643. break;
  1644. case WM8958:
  1645. if (wm8994->revision < 1)
  1646. vmid_reference(codec);
  1647. break;
  1648. default:
  1649. break;
  1650. }
  1651. }
  1652. if (fll.k)
  1653. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1654. else
  1655. reg = WM8994_FLL1_ENA;
  1656. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1657. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1658. reg);
  1659. if (wm8994->fll_locked_irq) {
  1660. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1661. msecs_to_jiffies(10));
  1662. if (timeout == 0)
  1663. dev_warn(codec->dev,
  1664. "Timed out waiting for FLL lock\n");
  1665. } else {
  1666. msleep(5);
  1667. }
  1668. } else {
  1669. if (was_enabled) {
  1670. switch (control->type) {
  1671. case WM8994:
  1672. vmid_dereference(codec);
  1673. break;
  1674. case WM8958:
  1675. if (wm8994->revision < 1)
  1676. vmid_dereference(codec);
  1677. break;
  1678. default:
  1679. break;
  1680. }
  1681. active_dereference(codec);
  1682. }
  1683. }
  1684. wm8994->fll[id].in = freq_in;
  1685. wm8994->fll[id].out = freq_out;
  1686. wm8994->fll[id].src = src;
  1687. /* Enable any gated AIF clocks */
  1688. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1689. WM8994_AIF1CLK_ENA, aif1);
  1690. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1691. WM8994_AIF2CLK_ENA, aif2);
  1692. configure_clock(codec);
  1693. return 0;
  1694. }
  1695. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1696. {
  1697. struct completion *completion = data;
  1698. complete(completion);
  1699. return IRQ_HANDLED;
  1700. }
  1701. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1702. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1703. unsigned int freq_in, unsigned int freq_out)
  1704. {
  1705. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1706. }
  1707. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1708. int clk_id, unsigned int freq, int dir)
  1709. {
  1710. struct snd_soc_codec *codec = dai->codec;
  1711. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1712. int i;
  1713. switch (dai->id) {
  1714. case 1:
  1715. case 2:
  1716. break;
  1717. default:
  1718. /* AIF3 shares clocking with AIF1/2 */
  1719. return -EINVAL;
  1720. }
  1721. switch (clk_id) {
  1722. case WM8994_SYSCLK_MCLK1:
  1723. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1724. wm8994->mclk[0] = freq;
  1725. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1726. dai->id, freq);
  1727. break;
  1728. case WM8994_SYSCLK_MCLK2:
  1729. /* TODO: Set GPIO AF */
  1730. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1731. wm8994->mclk[1] = freq;
  1732. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1733. dai->id, freq);
  1734. break;
  1735. case WM8994_SYSCLK_FLL1:
  1736. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1737. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1738. break;
  1739. case WM8994_SYSCLK_FLL2:
  1740. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1741. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1742. break;
  1743. case WM8994_SYSCLK_OPCLK:
  1744. /* Special case - a division (times 10) is given and
  1745. * no effect on main clocking.
  1746. */
  1747. if (freq) {
  1748. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1749. if (opclk_divs[i] == freq)
  1750. break;
  1751. if (i == ARRAY_SIZE(opclk_divs))
  1752. return -EINVAL;
  1753. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1754. WM8994_OPCLK_DIV_MASK, i);
  1755. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1756. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1757. } else {
  1758. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1759. WM8994_OPCLK_ENA, 0);
  1760. }
  1761. default:
  1762. return -EINVAL;
  1763. }
  1764. configure_clock(codec);
  1765. return 0;
  1766. }
  1767. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1768. enum snd_soc_bias_level level)
  1769. {
  1770. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1771. struct wm8994 *control = wm8994->wm8994;
  1772. switch (level) {
  1773. case SND_SOC_BIAS_ON:
  1774. break;
  1775. case SND_SOC_BIAS_PREPARE:
  1776. /* MICBIAS into regulating mode */
  1777. switch (control->type) {
  1778. case WM8958:
  1779. case WM1811:
  1780. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1781. WM8958_MICB1_MODE, 0);
  1782. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1783. WM8958_MICB2_MODE, 0);
  1784. break;
  1785. default:
  1786. break;
  1787. }
  1788. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1789. active_reference(codec);
  1790. break;
  1791. case SND_SOC_BIAS_STANDBY:
  1792. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1793. switch (control->type) {
  1794. case WM8994:
  1795. if (wm8994->revision < 4) {
  1796. /* Tweak DC servo and DSP
  1797. * configuration for improved
  1798. * performance. */
  1799. snd_soc_write(codec, 0x102, 0x3);
  1800. snd_soc_write(codec, 0x56, 0x3);
  1801. snd_soc_write(codec, 0x817, 0);
  1802. snd_soc_write(codec, 0x102, 0);
  1803. }
  1804. break;
  1805. case WM8958:
  1806. if (wm8994->revision == 0) {
  1807. /* Optimise performance for rev A */
  1808. snd_soc_write(codec, 0x102, 0x3);
  1809. snd_soc_write(codec, 0xcb, 0x81);
  1810. snd_soc_write(codec, 0x817, 0);
  1811. snd_soc_write(codec, 0x102, 0);
  1812. snd_soc_update_bits(codec,
  1813. WM8958_CHARGE_PUMP_2,
  1814. WM8958_CP_DISCH,
  1815. WM8958_CP_DISCH);
  1816. }
  1817. break;
  1818. case WM1811:
  1819. if (wm8994->revision < 2) {
  1820. snd_soc_write(codec, 0x102, 0x3);
  1821. snd_soc_write(codec, 0x5d, 0x7e);
  1822. snd_soc_write(codec, 0x5e, 0x0);
  1823. snd_soc_write(codec, 0x102, 0x0);
  1824. }
  1825. break;
  1826. }
  1827. /* Discharge LINEOUT1 & 2 */
  1828. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1829. WM8994_LINEOUT1_DISCH |
  1830. WM8994_LINEOUT2_DISCH,
  1831. WM8994_LINEOUT1_DISCH |
  1832. WM8994_LINEOUT2_DISCH);
  1833. }
  1834. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1835. active_dereference(codec);
  1836. /* MICBIAS into bypass mode on newer devices */
  1837. switch (control->type) {
  1838. case WM8958:
  1839. case WM1811:
  1840. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1841. WM8958_MICB1_MODE,
  1842. WM8958_MICB1_MODE);
  1843. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1844. WM8958_MICB2_MODE,
  1845. WM8958_MICB2_MODE);
  1846. break;
  1847. default:
  1848. break;
  1849. }
  1850. break;
  1851. case SND_SOC_BIAS_OFF:
  1852. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1853. wm8994->cur_fw = NULL;
  1854. break;
  1855. }
  1856. codec->dapm.bias_level = level;
  1857. return 0;
  1858. }
  1859. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1860. {
  1861. struct snd_soc_codec *codec = dai->codec;
  1862. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1863. struct wm8994 *control = wm8994->wm8994;
  1864. int ms_reg;
  1865. int aif1_reg;
  1866. int ms = 0;
  1867. int aif1 = 0;
  1868. switch (dai->id) {
  1869. case 1:
  1870. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1871. aif1_reg = WM8994_AIF1_CONTROL_1;
  1872. break;
  1873. case 2:
  1874. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1875. aif1_reg = WM8994_AIF2_CONTROL_1;
  1876. break;
  1877. default:
  1878. return -EINVAL;
  1879. }
  1880. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1881. case SND_SOC_DAIFMT_CBS_CFS:
  1882. break;
  1883. case SND_SOC_DAIFMT_CBM_CFM:
  1884. ms = WM8994_AIF1_MSTR;
  1885. break;
  1886. default:
  1887. return -EINVAL;
  1888. }
  1889. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1890. case SND_SOC_DAIFMT_DSP_B:
  1891. aif1 |= WM8994_AIF1_LRCLK_INV;
  1892. case SND_SOC_DAIFMT_DSP_A:
  1893. aif1 |= 0x18;
  1894. break;
  1895. case SND_SOC_DAIFMT_I2S:
  1896. aif1 |= 0x10;
  1897. break;
  1898. case SND_SOC_DAIFMT_RIGHT_J:
  1899. break;
  1900. case SND_SOC_DAIFMT_LEFT_J:
  1901. aif1 |= 0x8;
  1902. break;
  1903. default:
  1904. return -EINVAL;
  1905. }
  1906. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1907. case SND_SOC_DAIFMT_DSP_A:
  1908. case SND_SOC_DAIFMT_DSP_B:
  1909. /* frame inversion not valid for DSP modes */
  1910. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1911. case SND_SOC_DAIFMT_NB_NF:
  1912. break;
  1913. case SND_SOC_DAIFMT_IB_NF:
  1914. aif1 |= WM8994_AIF1_BCLK_INV;
  1915. break;
  1916. default:
  1917. return -EINVAL;
  1918. }
  1919. break;
  1920. case SND_SOC_DAIFMT_I2S:
  1921. case SND_SOC_DAIFMT_RIGHT_J:
  1922. case SND_SOC_DAIFMT_LEFT_J:
  1923. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1924. case SND_SOC_DAIFMT_NB_NF:
  1925. break;
  1926. case SND_SOC_DAIFMT_IB_IF:
  1927. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1928. break;
  1929. case SND_SOC_DAIFMT_IB_NF:
  1930. aif1 |= WM8994_AIF1_BCLK_INV;
  1931. break;
  1932. case SND_SOC_DAIFMT_NB_IF:
  1933. aif1 |= WM8994_AIF1_LRCLK_INV;
  1934. break;
  1935. default:
  1936. return -EINVAL;
  1937. }
  1938. break;
  1939. default:
  1940. return -EINVAL;
  1941. }
  1942. /* The AIF2 format configuration needs to be mirrored to AIF3
  1943. * on WM8958 if it's in use so just do it all the time. */
  1944. switch (control->type) {
  1945. case WM1811:
  1946. case WM8958:
  1947. if (dai->id == 2)
  1948. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1949. WM8994_AIF1_LRCLK_INV |
  1950. WM8958_AIF3_FMT_MASK, aif1);
  1951. break;
  1952. default:
  1953. break;
  1954. }
  1955. snd_soc_update_bits(codec, aif1_reg,
  1956. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1957. WM8994_AIF1_FMT_MASK,
  1958. aif1);
  1959. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1960. ms);
  1961. return 0;
  1962. }
  1963. static struct {
  1964. int val, rate;
  1965. } srs[] = {
  1966. { 0, 8000 },
  1967. { 1, 11025 },
  1968. { 2, 12000 },
  1969. { 3, 16000 },
  1970. { 4, 22050 },
  1971. { 5, 24000 },
  1972. { 6, 32000 },
  1973. { 7, 44100 },
  1974. { 8, 48000 },
  1975. { 9, 88200 },
  1976. { 10, 96000 },
  1977. };
  1978. static int fs_ratios[] = {
  1979. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1980. };
  1981. static int bclk_divs[] = {
  1982. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1983. 640, 880, 960, 1280, 1760, 1920
  1984. };
  1985. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1986. struct snd_pcm_hw_params *params,
  1987. struct snd_soc_dai *dai)
  1988. {
  1989. struct snd_soc_codec *codec = dai->codec;
  1990. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1991. int aif1_reg;
  1992. int aif2_reg;
  1993. int bclk_reg;
  1994. int lrclk_reg;
  1995. int rate_reg;
  1996. int aif1 = 0;
  1997. int aif2 = 0;
  1998. int bclk = 0;
  1999. int lrclk = 0;
  2000. int rate_val = 0;
  2001. int id = dai->id - 1;
  2002. int i, cur_val, best_val, bclk_rate, best;
  2003. switch (dai->id) {
  2004. case 1:
  2005. aif1_reg = WM8994_AIF1_CONTROL_1;
  2006. aif2_reg = WM8994_AIF1_CONTROL_2;
  2007. bclk_reg = WM8994_AIF1_BCLK;
  2008. rate_reg = WM8994_AIF1_RATE;
  2009. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2010. wm8994->lrclk_shared[0]) {
  2011. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2012. } else {
  2013. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2014. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2015. }
  2016. break;
  2017. case 2:
  2018. aif1_reg = WM8994_AIF2_CONTROL_1;
  2019. aif2_reg = WM8994_AIF2_CONTROL_2;
  2020. bclk_reg = WM8994_AIF2_BCLK;
  2021. rate_reg = WM8994_AIF2_RATE;
  2022. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2023. wm8994->lrclk_shared[1]) {
  2024. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2025. } else {
  2026. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2027. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2028. }
  2029. break;
  2030. default:
  2031. return -EINVAL;
  2032. }
  2033. bclk_rate = params_rate(params) * 2;
  2034. switch (params_format(params)) {
  2035. case SNDRV_PCM_FORMAT_S16_LE:
  2036. bclk_rate *= 16;
  2037. break;
  2038. case SNDRV_PCM_FORMAT_S20_3LE:
  2039. bclk_rate *= 20;
  2040. aif1 |= 0x20;
  2041. break;
  2042. case SNDRV_PCM_FORMAT_S24_LE:
  2043. bclk_rate *= 24;
  2044. aif1 |= 0x40;
  2045. break;
  2046. case SNDRV_PCM_FORMAT_S32_LE:
  2047. bclk_rate *= 32;
  2048. aif1 |= 0x60;
  2049. break;
  2050. default:
  2051. return -EINVAL;
  2052. }
  2053. /* Try to find an appropriate sample rate; look for an exact match. */
  2054. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2055. if (srs[i].rate == params_rate(params))
  2056. break;
  2057. if (i == ARRAY_SIZE(srs))
  2058. return -EINVAL;
  2059. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2060. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2061. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2062. dai->id, wm8994->aifclk[id], bclk_rate);
  2063. if (params_channels(params) == 1 &&
  2064. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2065. aif2 |= WM8994_AIF1_MONO;
  2066. if (wm8994->aifclk[id] == 0) {
  2067. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2068. return -EINVAL;
  2069. }
  2070. /* AIFCLK/fs ratio; look for a close match in either direction */
  2071. best = 0;
  2072. best_val = abs((fs_ratios[0] * params_rate(params))
  2073. - wm8994->aifclk[id]);
  2074. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2075. cur_val = abs((fs_ratios[i] * params_rate(params))
  2076. - wm8994->aifclk[id]);
  2077. if (cur_val >= best_val)
  2078. continue;
  2079. best = i;
  2080. best_val = cur_val;
  2081. }
  2082. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2083. dai->id, fs_ratios[best]);
  2084. rate_val |= best;
  2085. /* We may not get quite the right frequency if using
  2086. * approximate clocks so look for the closest match that is
  2087. * higher than the target (we need to ensure that there enough
  2088. * BCLKs to clock out the samples).
  2089. */
  2090. best = 0;
  2091. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2092. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2093. if (cur_val < 0) /* BCLK table is sorted */
  2094. break;
  2095. best = i;
  2096. }
  2097. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2098. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2099. bclk_divs[best], bclk_rate);
  2100. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2101. lrclk = bclk_rate / params_rate(params);
  2102. if (!lrclk) {
  2103. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2104. bclk_rate);
  2105. return -EINVAL;
  2106. }
  2107. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2108. lrclk, bclk_rate / lrclk);
  2109. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2110. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2111. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2112. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2113. lrclk);
  2114. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2115. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2116. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2117. switch (dai->id) {
  2118. case 1:
  2119. wm8994->dac_rates[0] = params_rate(params);
  2120. wm8994_set_retune_mobile(codec, 0);
  2121. wm8994_set_retune_mobile(codec, 1);
  2122. break;
  2123. case 2:
  2124. wm8994->dac_rates[1] = params_rate(params);
  2125. wm8994_set_retune_mobile(codec, 2);
  2126. break;
  2127. }
  2128. }
  2129. return 0;
  2130. }
  2131. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2132. struct snd_pcm_hw_params *params,
  2133. struct snd_soc_dai *dai)
  2134. {
  2135. struct snd_soc_codec *codec = dai->codec;
  2136. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2137. struct wm8994 *control = wm8994->wm8994;
  2138. int aif1_reg;
  2139. int aif1 = 0;
  2140. switch (dai->id) {
  2141. case 3:
  2142. switch (control->type) {
  2143. case WM1811:
  2144. case WM8958:
  2145. aif1_reg = WM8958_AIF3_CONTROL_1;
  2146. break;
  2147. default:
  2148. return 0;
  2149. }
  2150. default:
  2151. return 0;
  2152. }
  2153. switch (params_format(params)) {
  2154. case SNDRV_PCM_FORMAT_S16_LE:
  2155. break;
  2156. case SNDRV_PCM_FORMAT_S20_3LE:
  2157. aif1 |= 0x20;
  2158. break;
  2159. case SNDRV_PCM_FORMAT_S24_LE:
  2160. aif1 |= 0x40;
  2161. break;
  2162. case SNDRV_PCM_FORMAT_S32_LE:
  2163. aif1 |= 0x60;
  2164. break;
  2165. default:
  2166. return -EINVAL;
  2167. }
  2168. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2169. }
  2170. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2171. struct snd_soc_dai *dai)
  2172. {
  2173. struct snd_soc_codec *codec = dai->codec;
  2174. int rate_reg = 0;
  2175. switch (dai->id) {
  2176. case 1:
  2177. rate_reg = WM8994_AIF1_RATE;
  2178. break;
  2179. case 2:
  2180. rate_reg = WM8994_AIF2_RATE;
  2181. break;
  2182. default:
  2183. break;
  2184. }
  2185. /* If the DAI is idle then configure the divider tree for the
  2186. * lowest output rate to save a little power if the clock is
  2187. * still active (eg, because it is system clock).
  2188. */
  2189. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2190. snd_soc_update_bits(codec, rate_reg,
  2191. WM8994_AIF1_SR_MASK |
  2192. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2193. }
  2194. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2195. {
  2196. struct snd_soc_codec *codec = codec_dai->codec;
  2197. int mute_reg;
  2198. int reg;
  2199. switch (codec_dai->id) {
  2200. case 1:
  2201. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2202. break;
  2203. case 2:
  2204. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2205. break;
  2206. default:
  2207. return -EINVAL;
  2208. }
  2209. if (mute)
  2210. reg = WM8994_AIF1DAC1_MUTE;
  2211. else
  2212. reg = 0;
  2213. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2214. return 0;
  2215. }
  2216. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2217. {
  2218. struct snd_soc_codec *codec = codec_dai->codec;
  2219. int reg, val, mask;
  2220. switch (codec_dai->id) {
  2221. case 1:
  2222. reg = WM8994_AIF1_MASTER_SLAVE;
  2223. mask = WM8994_AIF1_TRI;
  2224. break;
  2225. case 2:
  2226. reg = WM8994_AIF2_MASTER_SLAVE;
  2227. mask = WM8994_AIF2_TRI;
  2228. break;
  2229. case 3:
  2230. reg = WM8994_POWER_MANAGEMENT_6;
  2231. mask = WM8994_AIF3_TRI;
  2232. break;
  2233. default:
  2234. return -EINVAL;
  2235. }
  2236. if (tristate)
  2237. val = mask;
  2238. else
  2239. val = 0;
  2240. return snd_soc_update_bits(codec, reg, mask, val);
  2241. }
  2242. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2243. {
  2244. struct snd_soc_codec *codec = dai->codec;
  2245. /* Disable the pulls on the AIF if we're using it to save power. */
  2246. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2247. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2248. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2249. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2250. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2251. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2252. return 0;
  2253. }
  2254. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2255. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2256. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2257. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2258. .set_sysclk = wm8994_set_dai_sysclk,
  2259. .set_fmt = wm8994_set_dai_fmt,
  2260. .hw_params = wm8994_hw_params,
  2261. .shutdown = wm8994_aif_shutdown,
  2262. .digital_mute = wm8994_aif_mute,
  2263. .set_pll = wm8994_set_fll,
  2264. .set_tristate = wm8994_set_tristate,
  2265. };
  2266. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2267. .set_sysclk = wm8994_set_dai_sysclk,
  2268. .set_fmt = wm8994_set_dai_fmt,
  2269. .hw_params = wm8994_hw_params,
  2270. .shutdown = wm8994_aif_shutdown,
  2271. .digital_mute = wm8994_aif_mute,
  2272. .set_pll = wm8994_set_fll,
  2273. .set_tristate = wm8994_set_tristate,
  2274. };
  2275. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2276. .hw_params = wm8994_aif3_hw_params,
  2277. .set_tristate = wm8994_set_tristate,
  2278. };
  2279. static struct snd_soc_dai_driver wm8994_dai[] = {
  2280. {
  2281. .name = "wm8994-aif1",
  2282. .id = 1,
  2283. .playback = {
  2284. .stream_name = "AIF1 Playback",
  2285. .channels_min = 1,
  2286. .channels_max = 2,
  2287. .rates = WM8994_RATES,
  2288. .formats = WM8994_FORMATS,
  2289. },
  2290. .capture = {
  2291. .stream_name = "AIF1 Capture",
  2292. .channels_min = 1,
  2293. .channels_max = 2,
  2294. .rates = WM8994_RATES,
  2295. .formats = WM8994_FORMATS,
  2296. },
  2297. .ops = &wm8994_aif1_dai_ops,
  2298. },
  2299. {
  2300. .name = "wm8994-aif2",
  2301. .id = 2,
  2302. .playback = {
  2303. .stream_name = "AIF2 Playback",
  2304. .channels_min = 1,
  2305. .channels_max = 2,
  2306. .rates = WM8994_RATES,
  2307. .formats = WM8994_FORMATS,
  2308. },
  2309. .capture = {
  2310. .stream_name = "AIF2 Capture",
  2311. .channels_min = 1,
  2312. .channels_max = 2,
  2313. .rates = WM8994_RATES,
  2314. .formats = WM8994_FORMATS,
  2315. },
  2316. .probe = wm8994_aif2_probe,
  2317. .ops = &wm8994_aif2_dai_ops,
  2318. },
  2319. {
  2320. .name = "wm8994-aif3",
  2321. .id = 3,
  2322. .playback = {
  2323. .stream_name = "AIF3 Playback",
  2324. .channels_min = 1,
  2325. .channels_max = 2,
  2326. .rates = WM8994_RATES,
  2327. .formats = WM8994_FORMATS,
  2328. },
  2329. .capture = {
  2330. .stream_name = "AIF3 Capture",
  2331. .channels_min = 1,
  2332. .channels_max = 2,
  2333. .rates = WM8994_RATES,
  2334. .formats = WM8994_FORMATS,
  2335. },
  2336. .ops = &wm8994_aif3_dai_ops,
  2337. }
  2338. };
  2339. #ifdef CONFIG_PM
  2340. static int wm8994_suspend(struct snd_soc_codec *codec)
  2341. {
  2342. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2343. struct wm8994 *control = wm8994->wm8994;
  2344. int i, ret;
  2345. switch (control->type) {
  2346. case WM8994:
  2347. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2348. break;
  2349. case WM1811:
  2350. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2351. WM1811_JACKDET_MODE_MASK, 0);
  2352. /* Fall through */
  2353. case WM8958:
  2354. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2355. WM8958_MICD_ENA, 0);
  2356. break;
  2357. }
  2358. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2359. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2360. sizeof(struct wm8994_fll_config));
  2361. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2362. if (ret < 0)
  2363. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2364. i + 1, ret);
  2365. }
  2366. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2367. return 0;
  2368. }
  2369. static int wm8994_resume(struct snd_soc_codec *codec)
  2370. {
  2371. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2372. struct wm8994 *control = wm8994->wm8994;
  2373. int i, ret;
  2374. unsigned int val, mask;
  2375. if (wm8994->revision < 4) {
  2376. /* force a HW read */
  2377. val = wm8994_reg_read(codec->control_data,
  2378. WM8994_POWER_MANAGEMENT_5);
  2379. /* modify the cache only */
  2380. codec->cache_only = 1;
  2381. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2382. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2383. val &= mask;
  2384. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2385. mask, val);
  2386. codec->cache_only = 0;
  2387. }
  2388. /* Restore the registers */
  2389. ret = snd_soc_cache_sync(codec);
  2390. if (ret != 0)
  2391. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2392. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2393. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2394. if (!wm8994->fll_suspend[i].out)
  2395. continue;
  2396. ret = _wm8994_set_fll(codec, i + 1,
  2397. wm8994->fll_suspend[i].src,
  2398. wm8994->fll_suspend[i].in,
  2399. wm8994->fll_suspend[i].out);
  2400. if (ret < 0)
  2401. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2402. i + 1, ret);
  2403. }
  2404. switch (control->type) {
  2405. case WM8994:
  2406. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2407. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2408. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2409. break;
  2410. case WM1811:
  2411. if (wm8994->jackdet && wm8994->jack_cb) {
  2412. /* Restart from idle */
  2413. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2414. WM1811_JACKDET_MODE_MASK,
  2415. WM1811_JACKDET_MODE_JACK);
  2416. break;
  2417. }
  2418. case WM8958:
  2419. if (wm8994->jack_cb)
  2420. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2421. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2422. break;
  2423. }
  2424. return 0;
  2425. }
  2426. #else
  2427. #define wm8994_suspend NULL
  2428. #define wm8994_resume NULL
  2429. #endif
  2430. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2431. {
  2432. struct snd_soc_codec *codec = wm8994->codec;
  2433. struct wm8994_pdata *pdata = wm8994->pdata;
  2434. struct snd_kcontrol_new controls[] = {
  2435. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2436. wm8994->retune_mobile_enum,
  2437. wm8994_get_retune_mobile_enum,
  2438. wm8994_put_retune_mobile_enum),
  2439. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2440. wm8994->retune_mobile_enum,
  2441. wm8994_get_retune_mobile_enum,
  2442. wm8994_put_retune_mobile_enum),
  2443. SOC_ENUM_EXT("AIF2 EQ Mode",
  2444. wm8994->retune_mobile_enum,
  2445. wm8994_get_retune_mobile_enum,
  2446. wm8994_put_retune_mobile_enum),
  2447. };
  2448. int ret, i, j;
  2449. const char **t;
  2450. /* We need an array of texts for the enum API but the number
  2451. * of texts is likely to be less than the number of
  2452. * configurations due to the sample rate dependency of the
  2453. * configurations. */
  2454. wm8994->num_retune_mobile_texts = 0;
  2455. wm8994->retune_mobile_texts = NULL;
  2456. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2457. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2458. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2459. wm8994->retune_mobile_texts[j]) == 0)
  2460. break;
  2461. }
  2462. if (j != wm8994->num_retune_mobile_texts)
  2463. continue;
  2464. /* Expand the array... */
  2465. t = krealloc(wm8994->retune_mobile_texts,
  2466. sizeof(char *) *
  2467. (wm8994->num_retune_mobile_texts + 1),
  2468. GFP_KERNEL);
  2469. if (t == NULL)
  2470. continue;
  2471. /* ...store the new entry... */
  2472. t[wm8994->num_retune_mobile_texts] =
  2473. pdata->retune_mobile_cfgs[i].name;
  2474. /* ...and remember the new version. */
  2475. wm8994->num_retune_mobile_texts++;
  2476. wm8994->retune_mobile_texts = t;
  2477. }
  2478. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2479. wm8994->num_retune_mobile_texts);
  2480. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2481. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2482. ret = snd_soc_add_controls(wm8994->codec, controls,
  2483. ARRAY_SIZE(controls));
  2484. if (ret != 0)
  2485. dev_err(wm8994->codec->dev,
  2486. "Failed to add ReTune Mobile controls: %d\n", ret);
  2487. }
  2488. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2489. {
  2490. struct snd_soc_codec *codec = wm8994->codec;
  2491. struct wm8994_pdata *pdata = wm8994->pdata;
  2492. int ret, i;
  2493. if (!pdata)
  2494. return;
  2495. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2496. pdata->lineout2_diff,
  2497. pdata->lineout1fb,
  2498. pdata->lineout2fb,
  2499. pdata->jd_scthr,
  2500. pdata->jd_thr,
  2501. pdata->micbias1_lvl,
  2502. pdata->micbias2_lvl);
  2503. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2504. if (pdata->num_drc_cfgs) {
  2505. struct snd_kcontrol_new controls[] = {
  2506. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2507. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2508. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2509. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2510. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2511. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2512. };
  2513. /* We need an array of texts for the enum API */
  2514. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2515. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2516. if (!wm8994->drc_texts) {
  2517. dev_err(wm8994->codec->dev,
  2518. "Failed to allocate %d DRC config texts\n",
  2519. pdata->num_drc_cfgs);
  2520. return;
  2521. }
  2522. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2523. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2524. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2525. wm8994->drc_enum.texts = wm8994->drc_texts;
  2526. ret = snd_soc_add_controls(wm8994->codec, controls,
  2527. ARRAY_SIZE(controls));
  2528. if (ret != 0)
  2529. dev_err(wm8994->codec->dev,
  2530. "Failed to add DRC mode controls: %d\n", ret);
  2531. for (i = 0; i < WM8994_NUM_DRC; i++)
  2532. wm8994_set_drc(codec, i);
  2533. }
  2534. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2535. pdata->num_retune_mobile_cfgs);
  2536. if (pdata->num_retune_mobile_cfgs)
  2537. wm8994_handle_retune_mobile_pdata(wm8994);
  2538. else
  2539. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2540. ARRAY_SIZE(wm8994_eq_controls));
  2541. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2542. if (pdata->micbias[i]) {
  2543. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2544. pdata->micbias[i] & 0xffff);
  2545. }
  2546. }
  2547. }
  2548. /**
  2549. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2550. *
  2551. * @codec: WM8994 codec
  2552. * @jack: jack to report detection events on
  2553. * @micbias: microphone bias to detect on
  2554. * @det: value to report for presence detection
  2555. * @shrt: value to report for short detection
  2556. *
  2557. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2558. * being used to bring out signals to the processor then only platform
  2559. * data configuration is needed for WM8994 and processor GPIOs should
  2560. * be configured using snd_soc_jack_add_gpios() instead.
  2561. *
  2562. * Configuration of detection levels is available via the micbias1_lvl
  2563. * and micbias2_lvl platform data members.
  2564. */
  2565. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2566. int micbias, int det, int shrt)
  2567. {
  2568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2569. struct wm8994_micdet *micdet;
  2570. struct wm8994 *control = wm8994->wm8994;
  2571. int reg;
  2572. if (control->type != WM8994)
  2573. return -EINVAL;
  2574. switch (micbias) {
  2575. case 1:
  2576. micdet = &wm8994->micdet[0];
  2577. break;
  2578. case 2:
  2579. micdet = &wm8994->micdet[1];
  2580. break;
  2581. default:
  2582. return -EINVAL;
  2583. }
  2584. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2585. micbias, det, shrt);
  2586. /* Store the configuration */
  2587. micdet->jack = jack;
  2588. micdet->det = det;
  2589. micdet->shrt = shrt;
  2590. /* If either of the jacks is set up then enable detection */
  2591. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2592. reg = WM8994_MICD_ENA;
  2593. else
  2594. reg = 0;
  2595. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2596. return 0;
  2597. }
  2598. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2599. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2600. {
  2601. struct wm8994_priv *priv = data;
  2602. struct snd_soc_codec *codec = priv->codec;
  2603. int reg;
  2604. int report;
  2605. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2606. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2607. #endif
  2608. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2609. if (reg < 0) {
  2610. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2611. reg);
  2612. return IRQ_HANDLED;
  2613. }
  2614. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2615. report = 0;
  2616. if (reg & WM8994_MIC1_DET_STS)
  2617. report |= priv->micdet[0].det;
  2618. if (reg & WM8994_MIC1_SHRT_STS)
  2619. report |= priv->micdet[0].shrt;
  2620. snd_soc_jack_report(priv->micdet[0].jack, report,
  2621. priv->micdet[0].det | priv->micdet[0].shrt);
  2622. report = 0;
  2623. if (reg & WM8994_MIC2_DET_STS)
  2624. report |= priv->micdet[1].det;
  2625. if (reg & WM8994_MIC2_SHRT_STS)
  2626. report |= priv->micdet[1].shrt;
  2627. snd_soc_jack_report(priv->micdet[1].jack, report,
  2628. priv->micdet[1].det | priv->micdet[1].shrt);
  2629. return IRQ_HANDLED;
  2630. }
  2631. /* Default microphone detection handler for WM8958 - the user can
  2632. * override this if they wish.
  2633. */
  2634. static void wm8958_default_micdet(u16 status, void *data)
  2635. {
  2636. struct snd_soc_codec *codec = data;
  2637. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2638. int report;
  2639. dev_dbg(codec->dev, "MICDET %x\n", status);
  2640. /* Either nothing present or just starting detection */
  2641. if (!(status & WM8958_MICD_STS)) {
  2642. if (!wm8994->jackdet) {
  2643. /* If nothing present then clear our statuses */
  2644. dev_dbg(codec->dev, "Detected open circuit\n");
  2645. wm8994->jack_mic = false;
  2646. wm8994->mic_detecting = true;
  2647. wm8958_micd_set_rate(codec);
  2648. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2649. wm8994->btn_mask |
  2650. SND_JACK_HEADSET);
  2651. }
  2652. return;
  2653. }
  2654. /* If the measurement is showing a high impedence we've got a
  2655. * microphone.
  2656. */
  2657. if (wm8994->mic_detecting && (status & 0x600)) {
  2658. dev_dbg(codec->dev, "Detected microphone\n");
  2659. wm8994->mic_detecting = false;
  2660. wm8994->jack_mic = true;
  2661. wm8958_micd_set_rate(codec);
  2662. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2663. SND_JACK_HEADSET);
  2664. }
  2665. if (wm8994->mic_detecting && status & 0x4) {
  2666. dev_dbg(codec->dev, "Detected headphone\n");
  2667. wm8994->mic_detecting = false;
  2668. wm8958_micd_set_rate(codec);
  2669. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2670. SND_JACK_HEADSET);
  2671. /* If we have jackdet that will detect removal */
  2672. if (wm8994->jackdet) {
  2673. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2674. WM8958_MICD_ENA, 0);
  2675. wm1811_jackdet_set_mode(codec,
  2676. WM1811_JACKDET_MODE_JACK);
  2677. }
  2678. }
  2679. /* Report short circuit as a button */
  2680. if (wm8994->jack_mic) {
  2681. report = 0;
  2682. if (status & 0x4)
  2683. report |= SND_JACK_BTN_0;
  2684. if (status & 0x8)
  2685. report |= SND_JACK_BTN_1;
  2686. if (status & 0x10)
  2687. report |= SND_JACK_BTN_2;
  2688. if (status & 0x20)
  2689. report |= SND_JACK_BTN_3;
  2690. if (status & 0x40)
  2691. report |= SND_JACK_BTN_4;
  2692. if (status & 0x80)
  2693. report |= SND_JACK_BTN_5;
  2694. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2695. wm8994->btn_mask);
  2696. }
  2697. }
  2698. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2699. {
  2700. struct wm8994_priv *wm8994 = data;
  2701. struct snd_soc_codec *codec = wm8994->codec;
  2702. int reg;
  2703. mutex_lock(&wm8994->accdet_lock);
  2704. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2705. if (reg < 0) {
  2706. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2707. mutex_unlock(&wm8994->accdet_lock);
  2708. return IRQ_NONE;
  2709. }
  2710. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2711. if (reg & WM1811_JACKDET_LVL) {
  2712. dev_dbg(codec->dev, "Jack detected\n");
  2713. snd_soc_jack_report(wm8994->micdet[0].jack,
  2714. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2715. /*
  2716. * Start off measument of microphone impedence to find
  2717. * out what's actually there.
  2718. */
  2719. wm8994->mic_detecting = true;
  2720. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2721. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2722. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2723. } else {
  2724. dev_dbg(codec->dev, "Jack not detected\n");
  2725. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2726. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2727. wm8994->btn_mask);
  2728. wm8994->mic_detecting = false;
  2729. wm8994->jack_mic = false;
  2730. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2731. WM8958_MICD_ENA, 0);
  2732. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2733. }
  2734. mutex_unlock(&wm8994->accdet_lock);
  2735. return IRQ_HANDLED;
  2736. }
  2737. /**
  2738. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2739. *
  2740. * @codec: WM8958 codec
  2741. * @jack: jack to report detection events on
  2742. *
  2743. * Enable microphone detection functionality for the WM8958. By
  2744. * default simple detection which supports the detection of up to 6
  2745. * buttons plus video and microphone functionality is supported.
  2746. *
  2747. * The WM8958 has an advanced jack detection facility which is able to
  2748. * support complex accessory detection, especially when used in
  2749. * conjunction with external circuitry. In order to provide maximum
  2750. * flexiblity a callback is provided which allows a completely custom
  2751. * detection algorithm.
  2752. */
  2753. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2754. wm8958_micdet_cb cb, void *cb_data)
  2755. {
  2756. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2757. struct wm8994 *control = wm8994->wm8994;
  2758. u16 micd_lvl_sel;
  2759. switch (control->type) {
  2760. case WM1811:
  2761. case WM8958:
  2762. break;
  2763. default:
  2764. return -EINVAL;
  2765. }
  2766. if (jack) {
  2767. if (!cb) {
  2768. dev_dbg(codec->dev, "Using default micdet callback\n");
  2769. cb = wm8958_default_micdet;
  2770. cb_data = codec;
  2771. }
  2772. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2773. wm8994->micdet[0].jack = jack;
  2774. wm8994->jack_cb = cb;
  2775. wm8994->jack_cb_data = cb_data;
  2776. wm8994->mic_detecting = true;
  2777. wm8994->jack_mic = false;
  2778. wm8958_micd_set_rate(codec);
  2779. /* Detect microphones and short circuits by default */
  2780. if (wm8994->pdata->micd_lvl_sel)
  2781. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2782. else
  2783. micd_lvl_sel = 0x41;
  2784. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2785. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2786. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2787. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2788. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2789. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2790. /*
  2791. * If we can use jack detection start off with that,
  2792. * otherwise jump straight to microphone detection.
  2793. */
  2794. if (wm8994->jackdet) {
  2795. snd_soc_update_bits(codec, WM8994_LDO_1,
  2796. WM8994_LDO1_DISCH, 0);
  2797. wm1811_jackdet_set_mode(codec,
  2798. WM1811_JACKDET_MODE_JACK);
  2799. } else {
  2800. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2801. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2802. }
  2803. } else {
  2804. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2805. WM8958_MICD_ENA, 0);
  2806. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2807. }
  2808. return 0;
  2809. }
  2810. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2811. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2812. {
  2813. struct wm8994_priv *wm8994 = data;
  2814. struct snd_soc_codec *codec = wm8994->codec;
  2815. int reg, count;
  2816. mutex_lock(&wm8994->accdet_lock);
  2817. /*
  2818. * Jack detection may have detected a removal simulataneously
  2819. * with an update of the MICDET status; if so it will have
  2820. * stopped detection and we can ignore this interrupt.
  2821. */
  2822. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2823. mutex_unlock(&wm8994->accdet_lock);
  2824. return IRQ_HANDLED;
  2825. }
  2826. /* We may occasionally read a detection without an impedence
  2827. * range being provided - if that happens loop again.
  2828. */
  2829. count = 10;
  2830. do {
  2831. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2832. if (reg < 0) {
  2833. mutex_unlock(&wm8994->accdet_lock);
  2834. dev_err(codec->dev,
  2835. "Failed to read mic detect status: %d\n",
  2836. reg);
  2837. return IRQ_NONE;
  2838. }
  2839. if (!(reg & WM8958_MICD_VALID)) {
  2840. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2841. goto out;
  2842. }
  2843. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2844. break;
  2845. msleep(1);
  2846. } while (count--);
  2847. if (count == 0)
  2848. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2849. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2850. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2851. #endif
  2852. if (wm8994->jack_cb)
  2853. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2854. else
  2855. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2856. out:
  2857. mutex_unlock(&wm8994->accdet_lock);
  2858. return IRQ_HANDLED;
  2859. }
  2860. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2861. {
  2862. struct snd_soc_codec *codec = data;
  2863. dev_err(codec->dev, "FIFO error\n");
  2864. return IRQ_HANDLED;
  2865. }
  2866. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2867. {
  2868. struct snd_soc_codec *codec = data;
  2869. dev_err(codec->dev, "Thermal warning\n");
  2870. return IRQ_HANDLED;
  2871. }
  2872. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2873. {
  2874. struct snd_soc_codec *codec = data;
  2875. dev_crit(codec->dev, "Thermal shutdown\n");
  2876. return IRQ_HANDLED;
  2877. }
  2878. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2879. {
  2880. struct wm8994 *control;
  2881. struct wm8994_priv *wm8994;
  2882. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2883. int ret, i;
  2884. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2885. control = codec->control_data;
  2886. wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
  2887. GFP_KERNEL);
  2888. if (wm8994 == NULL)
  2889. return -ENOMEM;
  2890. snd_soc_codec_set_drvdata(codec, wm8994);
  2891. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2892. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2893. wm8994->codec = codec;
  2894. mutex_init(&wm8994->accdet_lock);
  2895. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2896. init_completion(&wm8994->fll_locked[i]);
  2897. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2898. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2899. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2900. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2901. WM8994_IRQ_MIC1_DET;
  2902. pm_runtime_enable(codec->dev);
  2903. pm_runtime_resume(codec->dev);
  2904. /* Read our current status back from the chip - we don't want to
  2905. * reset as this may interfere with the GPIO or LDO operation. */
  2906. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2907. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2908. continue;
  2909. ret = wm8994_reg_read(codec->control_data, i);
  2910. if (ret <= 0)
  2911. continue;
  2912. ret = snd_soc_cache_write(codec, i, ret);
  2913. if (ret != 0) {
  2914. dev_err(codec->dev,
  2915. "Failed to initialise cache for 0x%x: %d\n",
  2916. i, ret);
  2917. goto err;
  2918. }
  2919. }
  2920. /* Set revision-specific configuration */
  2921. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2922. switch (control->type) {
  2923. case WM8994:
  2924. switch (wm8994->revision) {
  2925. case 2:
  2926. case 3:
  2927. wm8994->hubs.dcs_codes_l = -5;
  2928. wm8994->hubs.dcs_codes_r = -5;
  2929. wm8994->hubs.hp_startup_mode = 1;
  2930. wm8994->hubs.dcs_readback_mode = 1;
  2931. wm8994->hubs.series_startup = 1;
  2932. break;
  2933. default:
  2934. wm8994->hubs.dcs_readback_mode = 2;
  2935. break;
  2936. }
  2937. break;
  2938. case WM8958:
  2939. wm8994->hubs.dcs_readback_mode = 1;
  2940. break;
  2941. case WM1811:
  2942. wm8994->hubs.dcs_readback_mode = 2;
  2943. wm8994->hubs.no_series_update = 1;
  2944. switch (wm8994->revision) {
  2945. case 0:
  2946. case 1:
  2947. case 2:
  2948. case 3:
  2949. wm8994->hubs.dcs_codes_l = -9;
  2950. wm8994->hubs.dcs_codes_r = -5;
  2951. break;
  2952. default:
  2953. break;
  2954. }
  2955. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2956. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2957. break;
  2958. default:
  2959. break;
  2960. }
  2961. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2962. wm8994_fifo_error, "FIFO error", codec);
  2963. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2964. wm8994_temp_warn, "Thermal warning", codec);
  2965. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2966. wm8994_temp_shut, "Thermal shutdown", codec);
  2967. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2968. wm_hubs_dcs_done, "DC servo done",
  2969. &wm8994->hubs);
  2970. if (ret == 0)
  2971. wm8994->hubs.dcs_done_irq = true;
  2972. switch (control->type) {
  2973. case WM8994:
  2974. if (wm8994->micdet_irq) {
  2975. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2976. wm8994_mic_irq,
  2977. IRQF_TRIGGER_RISING,
  2978. "Mic1 detect",
  2979. wm8994);
  2980. if (ret != 0)
  2981. dev_warn(codec->dev,
  2982. "Failed to request Mic1 detect IRQ: %d\n",
  2983. ret);
  2984. }
  2985. ret = wm8994_request_irq(wm8994->wm8994,
  2986. WM8994_IRQ_MIC1_SHRT,
  2987. wm8994_mic_irq, "Mic 1 short",
  2988. wm8994);
  2989. if (ret != 0)
  2990. dev_warn(codec->dev,
  2991. "Failed to request Mic1 short IRQ: %d\n",
  2992. ret);
  2993. ret = wm8994_request_irq(wm8994->wm8994,
  2994. WM8994_IRQ_MIC2_DET,
  2995. wm8994_mic_irq, "Mic 2 detect",
  2996. wm8994);
  2997. if (ret != 0)
  2998. dev_warn(codec->dev,
  2999. "Failed to request Mic2 detect IRQ: %d\n",
  3000. ret);
  3001. ret = wm8994_request_irq(wm8994->wm8994,
  3002. WM8994_IRQ_MIC2_SHRT,
  3003. wm8994_mic_irq, "Mic 2 short",
  3004. wm8994);
  3005. if (ret != 0)
  3006. dev_warn(codec->dev,
  3007. "Failed to request Mic2 short IRQ: %d\n",
  3008. ret);
  3009. break;
  3010. case WM8958:
  3011. case WM1811:
  3012. if (wm8994->micdet_irq) {
  3013. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3014. wm8958_mic_irq,
  3015. IRQF_TRIGGER_RISING,
  3016. "Mic detect",
  3017. wm8994);
  3018. if (ret != 0)
  3019. dev_warn(codec->dev,
  3020. "Failed to request Mic detect IRQ: %d\n",
  3021. ret);
  3022. }
  3023. }
  3024. switch (control->type) {
  3025. case WM1811:
  3026. if (wm8994->revision > 1) {
  3027. ret = wm8994_request_irq(wm8994->wm8994,
  3028. WM8994_IRQ_GPIO(6),
  3029. wm1811_jackdet_irq, "JACKDET",
  3030. wm8994);
  3031. if (ret == 0)
  3032. wm8994->jackdet = true;
  3033. }
  3034. break;
  3035. default:
  3036. break;
  3037. }
  3038. wm8994->fll_locked_irq = true;
  3039. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3040. ret = wm8994_request_irq(wm8994->wm8994,
  3041. WM8994_IRQ_FLL1_LOCK + i,
  3042. wm8994_fll_locked_irq, "FLL lock",
  3043. &wm8994->fll_locked[i]);
  3044. if (ret != 0)
  3045. wm8994->fll_locked_irq = false;
  3046. }
  3047. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3048. * configured on init - if a system wants to do this dynamically
  3049. * at runtime we can deal with that then.
  3050. */
  3051. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  3052. if (ret < 0) {
  3053. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3054. goto err_irq;
  3055. }
  3056. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3057. wm8994->lrclk_shared[0] = 1;
  3058. wm8994_dai[0].symmetric_rates = 1;
  3059. } else {
  3060. wm8994->lrclk_shared[0] = 0;
  3061. }
  3062. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  3063. if (ret < 0) {
  3064. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3065. goto err_irq;
  3066. }
  3067. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3068. wm8994->lrclk_shared[1] = 1;
  3069. wm8994_dai[1].symmetric_rates = 1;
  3070. } else {
  3071. wm8994->lrclk_shared[1] = 0;
  3072. }
  3073. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  3074. /* Latch volume updates (right only; we always do left then right). */
  3075. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3076. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3077. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3078. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3079. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3080. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3081. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3082. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3083. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3084. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3085. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3086. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3087. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3088. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3089. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3090. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3091. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3092. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3093. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3094. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3095. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3096. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3097. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3098. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3099. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3100. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3101. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3102. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3103. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3104. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3105. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3106. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3107. /* Set the low bit of the 3D stereo depth so TLV matches */
  3108. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3109. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3110. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3111. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3112. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3113. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3114. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3115. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3116. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3117. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3118. * use this; it only affects behaviour on idle TDM clock
  3119. * cycles. */
  3120. switch (control->type) {
  3121. case WM8994:
  3122. case WM8958:
  3123. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3124. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3125. break;
  3126. default:
  3127. break;
  3128. }
  3129. /* Put MICBIAS into bypass mode by default on newer devices */
  3130. switch (control->type) {
  3131. case WM8958:
  3132. case WM1811:
  3133. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3134. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3135. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3136. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3137. break;
  3138. default:
  3139. break;
  3140. }
  3141. wm8994_update_class_w(codec);
  3142. wm8994_handle_pdata(wm8994);
  3143. wm_hubs_add_analogue_controls(codec);
  3144. snd_soc_add_controls(codec, wm8994_snd_controls,
  3145. ARRAY_SIZE(wm8994_snd_controls));
  3146. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3147. ARRAY_SIZE(wm8994_dapm_widgets));
  3148. switch (control->type) {
  3149. case WM8994:
  3150. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3151. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3152. if (wm8994->revision < 4) {
  3153. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3154. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3155. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3156. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3157. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3158. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3159. } else {
  3160. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3161. ARRAY_SIZE(wm8994_lateclk_widgets));
  3162. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3163. ARRAY_SIZE(wm8994_adc_widgets));
  3164. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3165. ARRAY_SIZE(wm8994_dac_widgets));
  3166. }
  3167. break;
  3168. case WM8958:
  3169. snd_soc_add_controls(codec, wm8958_snd_controls,
  3170. ARRAY_SIZE(wm8958_snd_controls));
  3171. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3172. ARRAY_SIZE(wm8958_dapm_widgets));
  3173. if (wm8994->revision < 1) {
  3174. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3175. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3176. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3177. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3178. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3179. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3180. } else {
  3181. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3182. ARRAY_SIZE(wm8994_lateclk_widgets));
  3183. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3184. ARRAY_SIZE(wm8994_adc_widgets));
  3185. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3186. ARRAY_SIZE(wm8994_dac_widgets));
  3187. }
  3188. break;
  3189. case WM1811:
  3190. snd_soc_add_controls(codec, wm8958_snd_controls,
  3191. ARRAY_SIZE(wm8958_snd_controls));
  3192. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3193. ARRAY_SIZE(wm8958_dapm_widgets));
  3194. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3195. ARRAY_SIZE(wm8994_lateclk_widgets));
  3196. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3197. ARRAY_SIZE(wm8994_adc_widgets));
  3198. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3199. ARRAY_SIZE(wm8994_dac_widgets));
  3200. break;
  3201. }
  3202. wm_hubs_add_analogue_routes(codec, 0, 0);
  3203. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3204. switch (control->type) {
  3205. case WM8994:
  3206. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3207. ARRAY_SIZE(wm8994_intercon));
  3208. if (wm8994->revision < 4) {
  3209. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3210. ARRAY_SIZE(wm8994_revd_intercon));
  3211. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3212. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3213. } else {
  3214. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3215. ARRAY_SIZE(wm8994_lateclk_intercon));
  3216. }
  3217. break;
  3218. case WM8958:
  3219. if (wm8994->revision < 1) {
  3220. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3221. ARRAY_SIZE(wm8994_revd_intercon));
  3222. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3223. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3224. } else {
  3225. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3226. ARRAY_SIZE(wm8994_lateclk_intercon));
  3227. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3228. ARRAY_SIZE(wm8958_intercon));
  3229. }
  3230. wm8958_dsp2_init(codec);
  3231. break;
  3232. case WM1811:
  3233. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3234. ARRAY_SIZE(wm8994_lateclk_intercon));
  3235. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3236. ARRAY_SIZE(wm8958_intercon));
  3237. break;
  3238. }
  3239. return 0;
  3240. err_irq:
  3241. if (wm8994->jackdet)
  3242. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3243. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3244. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3245. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3246. if (wm8994->micdet_irq)
  3247. free_irq(wm8994->micdet_irq, wm8994);
  3248. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3249. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3250. &wm8994->fll_locked[i]);
  3251. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3252. &wm8994->hubs);
  3253. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3254. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3255. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3256. err:
  3257. return ret;
  3258. }
  3259. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3260. {
  3261. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3262. struct wm8994 *control = wm8994->wm8994;
  3263. int i;
  3264. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3265. pm_runtime_disable(codec->dev);
  3266. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3267. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3268. &wm8994->fll_locked[i]);
  3269. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3270. &wm8994->hubs);
  3271. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3272. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3273. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3274. if (wm8994->jackdet)
  3275. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3276. switch (control->type) {
  3277. case WM8994:
  3278. if (wm8994->micdet_irq)
  3279. free_irq(wm8994->micdet_irq, wm8994);
  3280. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3281. wm8994);
  3282. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3283. wm8994);
  3284. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3285. wm8994);
  3286. break;
  3287. case WM1811:
  3288. case WM8958:
  3289. if (wm8994->micdet_irq)
  3290. free_irq(wm8994->micdet_irq, wm8994);
  3291. break;
  3292. }
  3293. if (wm8994->mbc)
  3294. release_firmware(wm8994->mbc);
  3295. if (wm8994->mbc_vss)
  3296. release_firmware(wm8994->mbc_vss);
  3297. if (wm8994->enh_eq)
  3298. release_firmware(wm8994->enh_eq);
  3299. kfree(wm8994->retune_mobile_texts);
  3300. return 0;
  3301. }
  3302. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3303. .probe = wm8994_codec_probe,
  3304. .remove = wm8994_codec_remove,
  3305. .suspend = wm8994_suspend,
  3306. .resume = wm8994_resume,
  3307. .read = wm8994_read,
  3308. .write = wm8994_write,
  3309. .readable_register = wm8994_readable,
  3310. .volatile_register = wm8994_volatile,
  3311. .set_bias_level = wm8994_set_bias_level,
  3312. .reg_cache_size = WM8994_CACHE_SIZE,
  3313. .reg_cache_default = wm8994_reg_defaults,
  3314. .reg_word_size = 2,
  3315. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  3316. };
  3317. static int __devinit wm8994_probe(struct platform_device *pdev)
  3318. {
  3319. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3320. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3321. }
  3322. static int __devexit wm8994_remove(struct platform_device *pdev)
  3323. {
  3324. snd_soc_unregister_codec(&pdev->dev);
  3325. return 0;
  3326. }
  3327. static struct platform_driver wm8994_codec_driver = {
  3328. .driver = {
  3329. .name = "wm8994-codec",
  3330. .owner = THIS_MODULE,
  3331. },
  3332. .probe = wm8994_probe,
  3333. .remove = __devexit_p(wm8994_remove),
  3334. };
  3335. module_platform_driver(wm8994_codec_driver);
  3336. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3337. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3338. MODULE_LICENSE("GPL");
  3339. MODULE_ALIAS("platform:wm8994-codec");