pxa27x.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sysdev.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/pxa-regs.h>
  24. #include <mach/pxa2xx-regs.h>
  25. #include <mach/mfp-pxa27x.h>
  26. #include <mach/reset.h>
  27. #include <mach/ohci.h>
  28. #include <mach/pm.h>
  29. #include <mach/dma.h>
  30. #include <mach/i2c.h>
  31. #include "generic.h"
  32. #include "devices.h"
  33. #include "clock.h"
  34. /* Crystal clock: 13MHz */
  35. #define BASE_CLK 13000000
  36. /*
  37. * Get the clock frequency as reflected by CCSR and the turbo flag.
  38. * We assume these values have been applied via a fcs.
  39. * If info is not 0 we also display the current settings.
  40. */
  41. unsigned int pxa27x_get_clk_frequency_khz(int info)
  42. {
  43. unsigned long ccsr, clkcfg;
  44. unsigned int l, L, m, M, n2, N, S;
  45. int cccr_a, t, ht, b;
  46. ccsr = CCSR;
  47. cccr_a = CCCR & (1 << 25);
  48. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  49. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  50. t = clkcfg & (1 << 0);
  51. ht = clkcfg & (1 << 2);
  52. b = clkcfg & (1 << 3);
  53. l = ccsr & 0x1f;
  54. n2 = (ccsr>>7) & 0xf;
  55. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  56. L = l * BASE_CLK;
  57. N = (L * n2) / 2;
  58. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  59. S = (b) ? L : (L/2);
  60. if (info) {
  61. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  62. L / 1000000, (L % 1000000) / 10000, l );
  63. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  64. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  65. (t) ? "" : "in" );
  66. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  67. M / 1000000, (M % 1000000) / 10000, m );
  68. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  69. S / 1000000, (S % 1000000) / 10000 );
  70. }
  71. return (t) ? (N/1000) : (L/1000);
  72. }
  73. /*
  74. * Return the current mem clock frequency in units of 10kHz as
  75. * reflected by CCCR[A], B, and L
  76. */
  77. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  78. {
  79. unsigned long ccsr, clkcfg;
  80. unsigned int l, L, m, M;
  81. int cccr_a, b;
  82. ccsr = CCSR;
  83. cccr_a = CCCR & (1 << 25);
  84. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  85. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  86. b = clkcfg & (1 << 3);
  87. l = ccsr & 0x1f;
  88. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  89. L = l * BASE_CLK;
  90. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  91. return (M / 10000);
  92. }
  93. /*
  94. * Return the current LCD clock frequency in units of 10kHz as
  95. */
  96. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  97. {
  98. unsigned long ccsr;
  99. unsigned int l, L, k, K;
  100. ccsr = CCSR;
  101. l = ccsr & 0x1f;
  102. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  103. L = l * BASE_CLK;
  104. K = L / k;
  105. return (K / 10000);
  106. }
  107. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  108. {
  109. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  110. }
  111. static const struct clkops clk_pxa27x_lcd_ops = {
  112. .enable = clk_cken_enable,
  113. .disable = clk_cken_disable,
  114. .getrate = clk_pxa27x_lcd_getrate,
  115. };
  116. static struct clk pxa27x_clks[] = {
  117. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  118. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  119. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  120. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  121. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  122. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  123. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  124. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa27x_device_udc.dev),
  125. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  126. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  127. INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
  128. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  129. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, &pxa27x_device_keypad.dev),
  130. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
  131. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
  132. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
  133. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, &pxa27x_device_pwm0.dev),
  134. INIT_CKEN("PWMCLK", PWM1, 13000000, 0, &pxa27x_device_pwm1.dev),
  135. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  136. INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
  137. /*
  138. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  139. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  140. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  141. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  142. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  143. */
  144. };
  145. #ifdef CONFIG_PM
  146. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  147. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  148. /*
  149. * List of global PXA peripheral registers to preserve.
  150. * More ones like CP and general purpose register values are preserved
  151. * with the stack pointer in sleep.S.
  152. */
  153. enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
  154. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  155. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  156. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  157. SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
  158. SLEEP_SAVE_PSTR,
  159. SLEEP_SAVE_CKEN,
  160. SLEEP_SAVE_MDREFR,
  161. SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
  162. SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
  163. SLEEP_SAVE_COUNT
  164. };
  165. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  166. {
  167. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
  168. SAVE(GAFR0_L); SAVE(GAFR0_U);
  169. SAVE(GAFR1_L); SAVE(GAFR1_U);
  170. SAVE(GAFR2_L); SAVE(GAFR2_U);
  171. SAVE(GAFR3_L); SAVE(GAFR3_U);
  172. SAVE(MDREFR);
  173. SAVE(PWER); SAVE(PCFR); SAVE(PRER);
  174. SAVE(PFER); SAVE(PKWR);
  175. SAVE(CKEN);
  176. SAVE(PSTR);
  177. }
  178. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  179. {
  180. /* restore registers */
  181. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  182. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  183. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  184. RESTORE(GAFR3_L); RESTORE(GAFR3_U);
  185. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
  186. RESTORE(MDREFR);
  187. RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
  188. RESTORE(PFER); RESTORE(PKWR);
  189. PSSR = PSSR_RDH | PSSR_PH;
  190. RESTORE(CKEN);
  191. RESTORE(PSTR);
  192. }
  193. void pxa27x_cpu_pm_enter(suspend_state_t state)
  194. {
  195. extern void pxa_cpu_standby(void);
  196. /* ensure voltage-change sequencer not initiated, which hangs */
  197. PCFR &= ~PCFR_FVC;
  198. /* Clear edge-detect status register. */
  199. PEDR = 0xDF12FE1B;
  200. /* Clear reset status */
  201. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  202. switch (state) {
  203. case PM_SUSPEND_STANDBY:
  204. pxa_cpu_standby();
  205. break;
  206. case PM_SUSPEND_MEM:
  207. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  208. break;
  209. }
  210. }
  211. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  212. {
  213. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  214. }
  215. static int pxa27x_cpu_pm_prepare(void)
  216. {
  217. /* set resume return address */
  218. PSPR = virt_to_phys(pxa_cpu_resume);
  219. return 0;
  220. }
  221. static void pxa27x_cpu_pm_finish(void)
  222. {
  223. /* ensure not to come back here if it wasn't intended */
  224. PSPR = 0;
  225. }
  226. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  227. .save_count = SLEEP_SAVE_COUNT,
  228. .save = pxa27x_cpu_pm_save,
  229. .restore = pxa27x_cpu_pm_restore,
  230. .valid = pxa27x_cpu_pm_valid,
  231. .enter = pxa27x_cpu_pm_enter,
  232. .prepare = pxa27x_cpu_pm_prepare,
  233. .finish = pxa27x_cpu_pm_finish,
  234. };
  235. static void __init pxa27x_init_pm(void)
  236. {
  237. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  238. }
  239. #else
  240. static inline void pxa27x_init_pm(void) {}
  241. #endif
  242. /* PXA27x: Various gpios can issue wakeup events. This logic only
  243. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  244. */
  245. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  246. {
  247. int gpio = IRQ_TO_GPIO(irq);
  248. uint32_t mask;
  249. if (gpio >= 0 && gpio < 128)
  250. return gpio_set_wake(gpio, on);
  251. if (irq == IRQ_KEYPAD)
  252. return keypad_set_wake(on);
  253. switch (irq) {
  254. case IRQ_RTCAlrm:
  255. mask = PWER_RTC;
  256. break;
  257. case IRQ_USB:
  258. mask = 1u << 26;
  259. break;
  260. default:
  261. return -EINVAL;
  262. }
  263. if (on)
  264. PWER |= mask;
  265. else
  266. PWER &=~mask;
  267. return 0;
  268. }
  269. void __init pxa27x_init_irq(void)
  270. {
  271. pxa_init_irq(34, pxa27x_set_wake);
  272. pxa_init_gpio(128, pxa27x_set_wake);
  273. }
  274. /*
  275. * device registration specific to PXA27x.
  276. */
  277. static struct resource i2c_power_resources[] = {
  278. {
  279. .start = 0x40f00180,
  280. .end = 0x40f001a3,
  281. .flags = IORESOURCE_MEM,
  282. }, {
  283. .start = IRQ_PWRI2C,
  284. .end = IRQ_PWRI2C,
  285. .flags = IORESOURCE_IRQ,
  286. },
  287. };
  288. struct platform_device pxa27x_device_i2c_power = {
  289. .name = "pxa2xx-i2c",
  290. .id = 1,
  291. .resource = i2c_power_resources,
  292. .num_resources = ARRAY_SIZE(i2c_power_resources),
  293. };
  294. void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  295. {
  296. local_irq_disable();
  297. PCFR |= PCFR_PI2CEN;
  298. local_irq_enable();
  299. pxa27x_device_i2c_power.dev.platform_data = info;
  300. }
  301. static struct platform_device *devices[] __initdata = {
  302. &pxa27x_device_udc,
  303. &pxa_device_ffuart,
  304. &pxa_device_btuart,
  305. &pxa_device_stuart,
  306. &pxa_device_i2s,
  307. &pxa_device_rtc,
  308. &pxa27x_device_i2c_power,
  309. &pxa27x_device_ssp1,
  310. &pxa27x_device_ssp2,
  311. &pxa27x_device_ssp3,
  312. &pxa27x_device_pwm0,
  313. &pxa27x_device_pwm1,
  314. };
  315. static struct sys_device pxa27x_sysdev[] = {
  316. {
  317. .cls = &pxa_irq_sysclass,
  318. }, {
  319. .cls = &pxa_gpio_sysclass,
  320. },
  321. };
  322. static int __init pxa27x_init(void)
  323. {
  324. int i, ret = 0;
  325. if (cpu_is_pxa27x()) {
  326. reset_status = RCSR;
  327. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  328. if ((ret = pxa_init_dma(32)))
  329. return ret;
  330. pxa27x_init_pm();
  331. for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
  332. ret = sysdev_register(&pxa27x_sysdev[i]);
  333. if (ret)
  334. pr_err("failed to register sysdev[%d]\n", i);
  335. }
  336. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  337. }
  338. return ret;
  339. }
  340. postcore_initcall(pxa27x_init);