emulate.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  58. #define SrcReg (1<<4) /* Register operand. */
  59. #define SrcMem (2<<4) /* Memory operand. */
  60. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  61. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  62. #define SrcImm (5<<4) /* Immediate operand. */
  63. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  64. #define SrcOne (7<<4) /* Implied '1' */
  65. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  66. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  67. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  68. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  69. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  70. #define SrcAcc (0xd<<4) /* Source Accumulator */
  71. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  72. #define SrcMask (0xf<<4)
  73. /* Generic ModRM decode. */
  74. #define ModRM (1<<8)
  75. /* Destination is only written; never read. */
  76. #define Mov (1<<9)
  77. #define BitOp (1<<10)
  78. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  79. #define String (1<<12) /* String instruction (rep capable) */
  80. #define Stack (1<<13) /* Stack instruction (push/pop) */
  81. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  82. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  83. /* Misc flags */
  84. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  85. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  86. #define Undefined (1<<25) /* No Such Instruction */
  87. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  88. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  89. #define No64 (1<<28)
  90. /* Source 2 operand type */
  91. #define Src2None (0<<29)
  92. #define Src2CL (1<<29)
  93. #define Src2ImmByte (2<<29)
  94. #define Src2One (3<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  307. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  308. do { \
  309. switch((_src).bytes) { \
  310. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  311. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  312. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  313. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  314. } \
  315. } while (0)
  316. /* Fetch next part of the instruction being emulated. */
  317. #define insn_fetch(_type, _size, _eip) \
  318. ({ unsigned long _x; \
  319. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  320. if (rc != X86EMUL_CONTINUE) \
  321. goto done; \
  322. (_eip) += (_size); \
  323. (_type)_x; \
  324. })
  325. #define insn_fetch_arr(_arr, _size, _eip) \
  326. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  327. if (rc != X86EMUL_CONTINUE) \
  328. goto done; \
  329. (_eip) += (_size); \
  330. })
  331. static inline unsigned long ad_mask(struct decode_cache *c)
  332. {
  333. return (1UL << (c->ad_bytes << 3)) - 1;
  334. }
  335. /* Access/update address held in a register, based on addressing mode. */
  336. static inline unsigned long
  337. address_mask(struct decode_cache *c, unsigned long reg)
  338. {
  339. if (c->ad_bytes == sizeof(unsigned long))
  340. return reg;
  341. else
  342. return reg & ad_mask(c);
  343. }
  344. static inline unsigned long
  345. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  346. {
  347. return base + address_mask(c, reg);
  348. }
  349. static inline void
  350. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  351. {
  352. if (c->ad_bytes == sizeof(unsigned long))
  353. *reg += inc;
  354. else
  355. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  356. }
  357. static inline void jmp_rel(struct decode_cache *c, int rel)
  358. {
  359. register_address_increment(c, &c->eip, rel);
  360. }
  361. static void set_seg_override(struct decode_cache *c, int seg)
  362. {
  363. c->has_seg_override = true;
  364. c->seg_override = seg;
  365. }
  366. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  367. struct x86_emulate_ops *ops, int seg)
  368. {
  369. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  370. return 0;
  371. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  372. }
  373. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  374. struct x86_emulate_ops *ops,
  375. struct decode_cache *c)
  376. {
  377. if (!c->has_seg_override)
  378. return 0;
  379. return seg_base(ctxt, ops, c->seg_override);
  380. }
  381. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  382. struct x86_emulate_ops *ops)
  383. {
  384. return seg_base(ctxt, ops, VCPU_SREG_ES);
  385. }
  386. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  387. struct x86_emulate_ops *ops)
  388. {
  389. return seg_base(ctxt, ops, VCPU_SREG_SS);
  390. }
  391. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  392. u32 error, bool valid)
  393. {
  394. ctxt->exception = vec;
  395. ctxt->error_code = error;
  396. ctxt->error_code_valid = valid;
  397. ctxt->restart = false;
  398. }
  399. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  400. {
  401. emulate_exception(ctxt, GP_VECTOR, err, true);
  402. }
  403. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  404. int err)
  405. {
  406. ctxt->cr2 = addr;
  407. emulate_exception(ctxt, PF_VECTOR, err, true);
  408. }
  409. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  410. {
  411. emulate_exception(ctxt, UD_VECTOR, 0, false);
  412. }
  413. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  414. {
  415. emulate_exception(ctxt, TS_VECTOR, err, true);
  416. }
  417. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  418. struct x86_emulate_ops *ops,
  419. unsigned long eip, u8 *dest)
  420. {
  421. struct fetch_cache *fc = &ctxt->decode.fetch;
  422. int rc;
  423. int size, cur_size;
  424. if (eip == fc->end) {
  425. cur_size = fc->end - fc->start;
  426. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  427. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  428. size, ctxt->vcpu, NULL);
  429. if (rc != X86EMUL_CONTINUE)
  430. return rc;
  431. fc->end += size;
  432. }
  433. *dest = fc->data[eip - fc->start];
  434. return X86EMUL_CONTINUE;
  435. }
  436. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  437. struct x86_emulate_ops *ops,
  438. unsigned long eip, void *dest, unsigned size)
  439. {
  440. int rc;
  441. /* x86 instructions are limited to 15 bytes. */
  442. if (eip + size - ctxt->eip > 15)
  443. return X86EMUL_UNHANDLEABLE;
  444. while (size--) {
  445. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  446. if (rc != X86EMUL_CONTINUE)
  447. return rc;
  448. }
  449. return X86EMUL_CONTINUE;
  450. }
  451. /*
  452. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  453. * pointer into the block that addresses the relevant register.
  454. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  455. */
  456. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  457. int highbyte_regs)
  458. {
  459. void *p;
  460. p = &regs[modrm_reg];
  461. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  462. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  463. return p;
  464. }
  465. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  466. struct x86_emulate_ops *ops,
  467. ulong addr,
  468. u16 *size, unsigned long *address, int op_bytes)
  469. {
  470. int rc;
  471. if (op_bytes == 2)
  472. op_bytes = 3;
  473. *address = 0;
  474. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  475. if (rc != X86EMUL_CONTINUE)
  476. return rc;
  477. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  478. return rc;
  479. }
  480. static int test_cc(unsigned int condition, unsigned int flags)
  481. {
  482. int rc = 0;
  483. switch ((condition & 15) >> 1) {
  484. case 0: /* o */
  485. rc |= (flags & EFLG_OF);
  486. break;
  487. case 1: /* b/c/nae */
  488. rc |= (flags & EFLG_CF);
  489. break;
  490. case 2: /* z/e */
  491. rc |= (flags & EFLG_ZF);
  492. break;
  493. case 3: /* be/na */
  494. rc |= (flags & (EFLG_CF|EFLG_ZF));
  495. break;
  496. case 4: /* s */
  497. rc |= (flags & EFLG_SF);
  498. break;
  499. case 5: /* p/pe */
  500. rc |= (flags & EFLG_PF);
  501. break;
  502. case 7: /* le/ng */
  503. rc |= (flags & EFLG_ZF);
  504. /* fall through */
  505. case 6: /* l/nge */
  506. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  507. break;
  508. }
  509. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  510. return (!!rc ^ (condition & 1));
  511. }
  512. static void fetch_register_operand(struct operand *op)
  513. {
  514. switch (op->bytes) {
  515. case 1:
  516. op->val = *(u8 *)op->addr.reg;
  517. break;
  518. case 2:
  519. op->val = *(u16 *)op->addr.reg;
  520. break;
  521. case 4:
  522. op->val = *(u32 *)op->addr.reg;
  523. break;
  524. case 8:
  525. op->val = *(u64 *)op->addr.reg;
  526. break;
  527. }
  528. }
  529. static void decode_register_operand(struct operand *op,
  530. struct decode_cache *c,
  531. int inhibit_bytereg)
  532. {
  533. unsigned reg = c->modrm_reg;
  534. int highbyte_regs = c->rex_prefix == 0;
  535. if (!(c->d & ModRM))
  536. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  537. op->type = OP_REG;
  538. if ((c->d & ByteOp) && !inhibit_bytereg) {
  539. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  540. op->bytes = 1;
  541. } else {
  542. op->addr.reg = decode_register(reg, c->regs, 0);
  543. op->bytes = c->op_bytes;
  544. }
  545. fetch_register_operand(op);
  546. op->orig_val = op->val;
  547. }
  548. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  549. struct x86_emulate_ops *ops,
  550. struct operand *op)
  551. {
  552. struct decode_cache *c = &ctxt->decode;
  553. u8 sib;
  554. int index_reg = 0, base_reg = 0, scale;
  555. int rc = X86EMUL_CONTINUE;
  556. ulong modrm_ea = 0;
  557. if (c->rex_prefix) {
  558. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  559. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  560. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  561. }
  562. c->modrm = insn_fetch(u8, 1, c->eip);
  563. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  564. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  565. c->modrm_rm |= (c->modrm & 0x07);
  566. c->modrm_seg = VCPU_SREG_DS;
  567. if (c->modrm_mod == 3) {
  568. op->type = OP_REG;
  569. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  570. op->addr.reg = decode_register(c->modrm_rm,
  571. c->regs, c->d & ByteOp);
  572. fetch_register_operand(op);
  573. return rc;
  574. }
  575. op->type = OP_MEM;
  576. if (c->ad_bytes == 2) {
  577. unsigned bx = c->regs[VCPU_REGS_RBX];
  578. unsigned bp = c->regs[VCPU_REGS_RBP];
  579. unsigned si = c->regs[VCPU_REGS_RSI];
  580. unsigned di = c->regs[VCPU_REGS_RDI];
  581. /* 16-bit ModR/M decode. */
  582. switch (c->modrm_mod) {
  583. case 0:
  584. if (c->modrm_rm == 6)
  585. modrm_ea += insn_fetch(u16, 2, c->eip);
  586. break;
  587. case 1:
  588. modrm_ea += insn_fetch(s8, 1, c->eip);
  589. break;
  590. case 2:
  591. modrm_ea += insn_fetch(u16, 2, c->eip);
  592. break;
  593. }
  594. switch (c->modrm_rm) {
  595. case 0:
  596. modrm_ea += bx + si;
  597. break;
  598. case 1:
  599. modrm_ea += bx + di;
  600. break;
  601. case 2:
  602. modrm_ea += bp + si;
  603. break;
  604. case 3:
  605. modrm_ea += bp + di;
  606. break;
  607. case 4:
  608. modrm_ea += si;
  609. break;
  610. case 5:
  611. modrm_ea += di;
  612. break;
  613. case 6:
  614. if (c->modrm_mod != 0)
  615. modrm_ea += bp;
  616. break;
  617. case 7:
  618. modrm_ea += bx;
  619. break;
  620. }
  621. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  622. (c->modrm_rm == 6 && c->modrm_mod != 0))
  623. c->modrm_seg = VCPU_SREG_SS;
  624. modrm_ea = (u16)modrm_ea;
  625. } else {
  626. /* 32/64-bit ModR/M decode. */
  627. if ((c->modrm_rm & 7) == 4) {
  628. sib = insn_fetch(u8, 1, c->eip);
  629. index_reg |= (sib >> 3) & 7;
  630. base_reg |= sib & 7;
  631. scale = sib >> 6;
  632. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  633. modrm_ea += insn_fetch(s32, 4, c->eip);
  634. else
  635. modrm_ea += c->regs[base_reg];
  636. if (index_reg != 4)
  637. modrm_ea += c->regs[index_reg] << scale;
  638. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  639. if (ctxt->mode == X86EMUL_MODE_PROT64)
  640. c->rip_relative = 1;
  641. } else
  642. modrm_ea += c->regs[c->modrm_rm];
  643. switch (c->modrm_mod) {
  644. case 0:
  645. if (c->modrm_rm == 5)
  646. modrm_ea += insn_fetch(s32, 4, c->eip);
  647. break;
  648. case 1:
  649. modrm_ea += insn_fetch(s8, 1, c->eip);
  650. break;
  651. case 2:
  652. modrm_ea += insn_fetch(s32, 4, c->eip);
  653. break;
  654. }
  655. }
  656. op->addr.mem = modrm_ea;
  657. done:
  658. return rc;
  659. }
  660. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  661. struct x86_emulate_ops *ops,
  662. struct operand *op)
  663. {
  664. struct decode_cache *c = &ctxt->decode;
  665. int rc = X86EMUL_CONTINUE;
  666. op->type = OP_MEM;
  667. switch (c->ad_bytes) {
  668. case 2:
  669. op->addr.mem = insn_fetch(u16, 2, c->eip);
  670. break;
  671. case 4:
  672. op->addr.mem = insn_fetch(u32, 4, c->eip);
  673. break;
  674. case 8:
  675. op->addr.mem = insn_fetch(u64, 8, c->eip);
  676. break;
  677. }
  678. done:
  679. return rc;
  680. }
  681. static void fetch_bit_operand(struct decode_cache *c)
  682. {
  683. long sv, mask;
  684. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  685. mask = ~(c->dst.bytes * 8 - 1);
  686. if (c->src.bytes == 2)
  687. sv = (s16)c->src.val & (s16)mask;
  688. else if (c->src.bytes == 4)
  689. sv = (s32)c->src.val & (s32)mask;
  690. c->dst.addr.mem += (sv >> 3);
  691. }
  692. /* only subword offset */
  693. c->src.val &= (c->dst.bytes << 3) - 1;
  694. }
  695. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops,
  697. unsigned long addr, void *dest, unsigned size)
  698. {
  699. int rc;
  700. struct read_cache *mc = &ctxt->decode.mem_read;
  701. u32 err;
  702. while (size) {
  703. int n = min(size, 8u);
  704. size -= n;
  705. if (mc->pos < mc->end)
  706. goto read_cached;
  707. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  708. ctxt->vcpu);
  709. if (rc == X86EMUL_PROPAGATE_FAULT)
  710. emulate_pf(ctxt, addr, err);
  711. if (rc != X86EMUL_CONTINUE)
  712. return rc;
  713. mc->end += n;
  714. read_cached:
  715. memcpy(dest, mc->data + mc->pos, n);
  716. mc->pos += n;
  717. dest += n;
  718. addr += n;
  719. }
  720. return X86EMUL_CONTINUE;
  721. }
  722. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  723. struct x86_emulate_ops *ops,
  724. unsigned int size, unsigned short port,
  725. void *dest)
  726. {
  727. struct read_cache *rc = &ctxt->decode.io_read;
  728. if (rc->pos == rc->end) { /* refill pio read ahead */
  729. struct decode_cache *c = &ctxt->decode;
  730. unsigned int in_page, n;
  731. unsigned int count = c->rep_prefix ?
  732. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  733. in_page = (ctxt->eflags & EFLG_DF) ?
  734. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  735. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  736. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  737. count);
  738. if (n == 0)
  739. n = 1;
  740. rc->pos = rc->end = 0;
  741. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  742. return 0;
  743. rc->end = n * size;
  744. }
  745. memcpy(dest, rc->data + rc->pos, size);
  746. rc->pos += size;
  747. return 1;
  748. }
  749. static u32 desc_limit_scaled(struct desc_struct *desc)
  750. {
  751. u32 limit = get_desc_limit(desc);
  752. return desc->g ? (limit << 12) | 0xfff : limit;
  753. }
  754. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  755. struct x86_emulate_ops *ops,
  756. u16 selector, struct desc_ptr *dt)
  757. {
  758. if (selector & 1 << 2) {
  759. struct desc_struct desc;
  760. memset (dt, 0, sizeof *dt);
  761. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  762. return;
  763. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  764. dt->address = get_desc_base(&desc);
  765. } else
  766. ops->get_gdt(dt, ctxt->vcpu);
  767. }
  768. /* allowed just for 8 bytes segments */
  769. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  770. struct x86_emulate_ops *ops,
  771. u16 selector, struct desc_struct *desc)
  772. {
  773. struct desc_ptr dt;
  774. u16 index = selector >> 3;
  775. int ret;
  776. u32 err;
  777. ulong addr;
  778. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  779. if (dt.size < index * 8 + 7) {
  780. emulate_gp(ctxt, selector & 0xfffc);
  781. return X86EMUL_PROPAGATE_FAULT;
  782. }
  783. addr = dt.address + index * 8;
  784. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  785. if (ret == X86EMUL_PROPAGATE_FAULT)
  786. emulate_pf(ctxt, addr, err);
  787. return ret;
  788. }
  789. /* allowed just for 8 bytes segments */
  790. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  791. struct x86_emulate_ops *ops,
  792. u16 selector, struct desc_struct *desc)
  793. {
  794. struct desc_ptr dt;
  795. u16 index = selector >> 3;
  796. u32 err;
  797. ulong addr;
  798. int ret;
  799. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  800. if (dt.size < index * 8 + 7) {
  801. emulate_gp(ctxt, selector & 0xfffc);
  802. return X86EMUL_PROPAGATE_FAULT;
  803. }
  804. addr = dt.address + index * 8;
  805. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  806. if (ret == X86EMUL_PROPAGATE_FAULT)
  807. emulate_pf(ctxt, addr, err);
  808. return ret;
  809. }
  810. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  811. struct x86_emulate_ops *ops,
  812. u16 selector, int seg)
  813. {
  814. struct desc_struct seg_desc;
  815. u8 dpl, rpl, cpl;
  816. unsigned err_vec = GP_VECTOR;
  817. u32 err_code = 0;
  818. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  819. int ret;
  820. memset(&seg_desc, 0, sizeof seg_desc);
  821. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  822. || ctxt->mode == X86EMUL_MODE_REAL) {
  823. /* set real mode segment descriptor */
  824. set_desc_base(&seg_desc, selector << 4);
  825. set_desc_limit(&seg_desc, 0xffff);
  826. seg_desc.type = 3;
  827. seg_desc.p = 1;
  828. seg_desc.s = 1;
  829. goto load;
  830. }
  831. /* NULL selector is not valid for TR, CS and SS */
  832. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  833. && null_selector)
  834. goto exception;
  835. /* TR should be in GDT only */
  836. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  837. goto exception;
  838. if (null_selector) /* for NULL selector skip all following checks */
  839. goto load;
  840. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  841. if (ret != X86EMUL_CONTINUE)
  842. return ret;
  843. err_code = selector & 0xfffc;
  844. err_vec = GP_VECTOR;
  845. /* can't load system descriptor into segment selecor */
  846. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  847. goto exception;
  848. if (!seg_desc.p) {
  849. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  850. goto exception;
  851. }
  852. rpl = selector & 3;
  853. dpl = seg_desc.dpl;
  854. cpl = ops->cpl(ctxt->vcpu);
  855. switch (seg) {
  856. case VCPU_SREG_SS:
  857. /*
  858. * segment is not a writable data segment or segment
  859. * selector's RPL != CPL or segment selector's RPL != CPL
  860. */
  861. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  862. goto exception;
  863. break;
  864. case VCPU_SREG_CS:
  865. if (!(seg_desc.type & 8))
  866. goto exception;
  867. if (seg_desc.type & 4) {
  868. /* conforming */
  869. if (dpl > cpl)
  870. goto exception;
  871. } else {
  872. /* nonconforming */
  873. if (rpl > cpl || dpl != cpl)
  874. goto exception;
  875. }
  876. /* CS(RPL) <- CPL */
  877. selector = (selector & 0xfffc) | cpl;
  878. break;
  879. case VCPU_SREG_TR:
  880. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  881. goto exception;
  882. break;
  883. case VCPU_SREG_LDTR:
  884. if (seg_desc.s || seg_desc.type != 2)
  885. goto exception;
  886. break;
  887. default: /* DS, ES, FS, or GS */
  888. /*
  889. * segment is not a data or readable code segment or
  890. * ((segment is a data or nonconforming code segment)
  891. * and (both RPL and CPL > DPL))
  892. */
  893. if ((seg_desc.type & 0xa) == 0x8 ||
  894. (((seg_desc.type & 0xc) != 0xc) &&
  895. (rpl > dpl && cpl > dpl)))
  896. goto exception;
  897. break;
  898. }
  899. if (seg_desc.s) {
  900. /* mark segment as accessed */
  901. seg_desc.type |= 1;
  902. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  903. if (ret != X86EMUL_CONTINUE)
  904. return ret;
  905. }
  906. load:
  907. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  908. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  909. return X86EMUL_CONTINUE;
  910. exception:
  911. emulate_exception(ctxt, err_vec, err_code, true);
  912. return X86EMUL_PROPAGATE_FAULT;
  913. }
  914. static void write_register_operand(struct operand *op)
  915. {
  916. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  917. switch (op->bytes) {
  918. case 1:
  919. *(u8 *)op->addr.reg = (u8)op->val;
  920. break;
  921. case 2:
  922. *(u16 *)op->addr.reg = (u16)op->val;
  923. break;
  924. case 4:
  925. *op->addr.reg = (u32)op->val;
  926. break; /* 64b: zero-extend */
  927. case 8:
  928. *op->addr.reg = op->val;
  929. break;
  930. }
  931. }
  932. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  933. struct x86_emulate_ops *ops)
  934. {
  935. int rc;
  936. struct decode_cache *c = &ctxt->decode;
  937. u32 err;
  938. switch (c->dst.type) {
  939. case OP_REG:
  940. write_register_operand(&c->dst);
  941. break;
  942. case OP_MEM:
  943. if (c->lock_prefix)
  944. rc = ops->cmpxchg_emulated(
  945. c->dst.addr.mem,
  946. &c->dst.orig_val,
  947. &c->dst.val,
  948. c->dst.bytes,
  949. &err,
  950. ctxt->vcpu);
  951. else
  952. rc = ops->write_emulated(
  953. c->dst.addr.mem,
  954. &c->dst.val,
  955. c->dst.bytes,
  956. &err,
  957. ctxt->vcpu);
  958. if (rc == X86EMUL_PROPAGATE_FAULT)
  959. emulate_pf(ctxt, c->dst.addr.mem, err);
  960. if (rc != X86EMUL_CONTINUE)
  961. return rc;
  962. break;
  963. case OP_NONE:
  964. /* no writeback */
  965. break;
  966. default:
  967. break;
  968. }
  969. return X86EMUL_CONTINUE;
  970. }
  971. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  972. struct x86_emulate_ops *ops)
  973. {
  974. struct decode_cache *c = &ctxt->decode;
  975. c->dst.type = OP_MEM;
  976. c->dst.bytes = c->op_bytes;
  977. c->dst.val = c->src.val;
  978. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  979. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  980. c->regs[VCPU_REGS_RSP]);
  981. }
  982. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  983. struct x86_emulate_ops *ops,
  984. void *dest, int len)
  985. {
  986. struct decode_cache *c = &ctxt->decode;
  987. int rc;
  988. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  989. c->regs[VCPU_REGS_RSP]),
  990. dest, len);
  991. if (rc != X86EMUL_CONTINUE)
  992. return rc;
  993. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  994. return rc;
  995. }
  996. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  997. struct x86_emulate_ops *ops,
  998. void *dest, int len)
  999. {
  1000. int rc;
  1001. unsigned long val, change_mask;
  1002. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1003. int cpl = ops->cpl(ctxt->vcpu);
  1004. rc = emulate_pop(ctxt, ops, &val, len);
  1005. if (rc != X86EMUL_CONTINUE)
  1006. return rc;
  1007. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1008. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1009. switch(ctxt->mode) {
  1010. case X86EMUL_MODE_PROT64:
  1011. case X86EMUL_MODE_PROT32:
  1012. case X86EMUL_MODE_PROT16:
  1013. if (cpl == 0)
  1014. change_mask |= EFLG_IOPL;
  1015. if (cpl <= iopl)
  1016. change_mask |= EFLG_IF;
  1017. break;
  1018. case X86EMUL_MODE_VM86:
  1019. if (iopl < 3) {
  1020. emulate_gp(ctxt, 0);
  1021. return X86EMUL_PROPAGATE_FAULT;
  1022. }
  1023. change_mask |= EFLG_IF;
  1024. break;
  1025. default: /* real mode */
  1026. change_mask |= (EFLG_IOPL | EFLG_IF);
  1027. break;
  1028. }
  1029. *(unsigned long *)dest =
  1030. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1031. return rc;
  1032. }
  1033. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1034. struct x86_emulate_ops *ops, int seg)
  1035. {
  1036. struct decode_cache *c = &ctxt->decode;
  1037. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1038. emulate_push(ctxt, ops);
  1039. }
  1040. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1041. struct x86_emulate_ops *ops, int seg)
  1042. {
  1043. struct decode_cache *c = &ctxt->decode;
  1044. unsigned long selector;
  1045. int rc;
  1046. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1047. if (rc != X86EMUL_CONTINUE)
  1048. return rc;
  1049. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1050. return rc;
  1051. }
  1052. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1053. struct x86_emulate_ops *ops)
  1054. {
  1055. struct decode_cache *c = &ctxt->decode;
  1056. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1057. int rc = X86EMUL_CONTINUE;
  1058. int reg = VCPU_REGS_RAX;
  1059. while (reg <= VCPU_REGS_RDI) {
  1060. (reg == VCPU_REGS_RSP) ?
  1061. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1062. emulate_push(ctxt, ops);
  1063. rc = writeback(ctxt, ops);
  1064. if (rc != X86EMUL_CONTINUE)
  1065. return rc;
  1066. ++reg;
  1067. }
  1068. /* Disable writeback. */
  1069. c->dst.type = OP_NONE;
  1070. return rc;
  1071. }
  1072. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1073. struct x86_emulate_ops *ops)
  1074. {
  1075. struct decode_cache *c = &ctxt->decode;
  1076. int rc = X86EMUL_CONTINUE;
  1077. int reg = VCPU_REGS_RDI;
  1078. while (reg >= VCPU_REGS_RAX) {
  1079. if (reg == VCPU_REGS_RSP) {
  1080. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1081. c->op_bytes);
  1082. --reg;
  1083. }
  1084. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1085. if (rc != X86EMUL_CONTINUE)
  1086. break;
  1087. --reg;
  1088. }
  1089. return rc;
  1090. }
  1091. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1092. struct x86_emulate_ops *ops, int irq)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. int rc;
  1096. struct desc_ptr dt;
  1097. gva_t cs_addr;
  1098. gva_t eip_addr;
  1099. u16 cs, eip;
  1100. u32 err;
  1101. /* TODO: Add limit checks */
  1102. c->src.val = ctxt->eflags;
  1103. emulate_push(ctxt, ops);
  1104. rc = writeback(ctxt, ops);
  1105. if (rc != X86EMUL_CONTINUE)
  1106. return rc;
  1107. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1108. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1109. emulate_push(ctxt, ops);
  1110. rc = writeback(ctxt, ops);
  1111. if (rc != X86EMUL_CONTINUE)
  1112. return rc;
  1113. c->src.val = c->eip;
  1114. emulate_push(ctxt, ops);
  1115. rc = writeback(ctxt, ops);
  1116. if (rc != X86EMUL_CONTINUE)
  1117. return rc;
  1118. c->dst.type = OP_NONE;
  1119. ops->get_idt(&dt, ctxt->vcpu);
  1120. eip_addr = dt.address + (irq << 2);
  1121. cs_addr = dt.address + (irq << 2) + 2;
  1122. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1123. if (rc != X86EMUL_CONTINUE)
  1124. return rc;
  1125. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1126. if (rc != X86EMUL_CONTINUE)
  1127. return rc;
  1128. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1129. if (rc != X86EMUL_CONTINUE)
  1130. return rc;
  1131. c->eip = eip;
  1132. return rc;
  1133. }
  1134. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1135. struct x86_emulate_ops *ops, int irq)
  1136. {
  1137. switch(ctxt->mode) {
  1138. case X86EMUL_MODE_REAL:
  1139. return emulate_int_real(ctxt, ops, irq);
  1140. case X86EMUL_MODE_VM86:
  1141. case X86EMUL_MODE_PROT16:
  1142. case X86EMUL_MODE_PROT32:
  1143. case X86EMUL_MODE_PROT64:
  1144. default:
  1145. /* Protected mode interrupts unimplemented yet */
  1146. return X86EMUL_UNHANDLEABLE;
  1147. }
  1148. }
  1149. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1150. struct x86_emulate_ops *ops)
  1151. {
  1152. struct decode_cache *c = &ctxt->decode;
  1153. int rc = X86EMUL_CONTINUE;
  1154. unsigned long temp_eip = 0;
  1155. unsigned long temp_eflags = 0;
  1156. unsigned long cs = 0;
  1157. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1158. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1159. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1160. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1161. /* TODO: Add stack limit check */
  1162. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1163. if (rc != X86EMUL_CONTINUE)
  1164. return rc;
  1165. if (temp_eip & ~0xffff) {
  1166. emulate_gp(ctxt, 0);
  1167. return X86EMUL_PROPAGATE_FAULT;
  1168. }
  1169. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1170. if (rc != X86EMUL_CONTINUE)
  1171. return rc;
  1172. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1173. if (rc != X86EMUL_CONTINUE)
  1174. return rc;
  1175. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1176. if (rc != X86EMUL_CONTINUE)
  1177. return rc;
  1178. c->eip = temp_eip;
  1179. if (c->op_bytes == 4)
  1180. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1181. else if (c->op_bytes == 2) {
  1182. ctxt->eflags &= ~0xffff;
  1183. ctxt->eflags |= temp_eflags;
  1184. }
  1185. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1186. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1187. return rc;
  1188. }
  1189. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops* ops)
  1191. {
  1192. switch(ctxt->mode) {
  1193. case X86EMUL_MODE_REAL:
  1194. return emulate_iret_real(ctxt, ops);
  1195. case X86EMUL_MODE_VM86:
  1196. case X86EMUL_MODE_PROT16:
  1197. case X86EMUL_MODE_PROT32:
  1198. case X86EMUL_MODE_PROT64:
  1199. default:
  1200. /* iret from protected mode unimplemented yet */
  1201. return X86EMUL_UNHANDLEABLE;
  1202. }
  1203. }
  1204. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1205. struct x86_emulate_ops *ops)
  1206. {
  1207. struct decode_cache *c = &ctxt->decode;
  1208. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1209. }
  1210. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1211. {
  1212. struct decode_cache *c = &ctxt->decode;
  1213. switch (c->modrm_reg) {
  1214. case 0: /* rol */
  1215. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1216. break;
  1217. case 1: /* ror */
  1218. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1219. break;
  1220. case 2: /* rcl */
  1221. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1222. break;
  1223. case 3: /* rcr */
  1224. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1225. break;
  1226. case 4: /* sal/shl */
  1227. case 6: /* sal/shl */
  1228. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1229. break;
  1230. case 5: /* shr */
  1231. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1232. break;
  1233. case 7: /* sar */
  1234. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. }
  1237. }
  1238. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1239. struct x86_emulate_ops *ops)
  1240. {
  1241. struct decode_cache *c = &ctxt->decode;
  1242. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1243. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1244. switch (c->modrm_reg) {
  1245. case 0 ... 1: /* test */
  1246. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1247. break;
  1248. case 2: /* not */
  1249. c->dst.val = ~c->dst.val;
  1250. break;
  1251. case 3: /* neg */
  1252. emulate_1op("neg", c->dst, ctxt->eflags);
  1253. break;
  1254. case 4: /* mul */
  1255. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1256. break;
  1257. case 5: /* imul */
  1258. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1259. break;
  1260. case 6: /* div */
  1261. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1262. break;
  1263. case 7: /* idiv */
  1264. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1265. break;
  1266. default:
  1267. return X86EMUL_UNHANDLEABLE;
  1268. }
  1269. return X86EMUL_CONTINUE;
  1270. }
  1271. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1272. struct x86_emulate_ops *ops)
  1273. {
  1274. struct decode_cache *c = &ctxt->decode;
  1275. switch (c->modrm_reg) {
  1276. case 0: /* inc */
  1277. emulate_1op("inc", c->dst, ctxt->eflags);
  1278. break;
  1279. case 1: /* dec */
  1280. emulate_1op("dec", c->dst, ctxt->eflags);
  1281. break;
  1282. case 2: /* call near abs */ {
  1283. long int old_eip;
  1284. old_eip = c->eip;
  1285. c->eip = c->src.val;
  1286. c->src.val = old_eip;
  1287. emulate_push(ctxt, ops);
  1288. break;
  1289. }
  1290. case 4: /* jmp abs */
  1291. c->eip = c->src.val;
  1292. break;
  1293. case 6: /* push */
  1294. emulate_push(ctxt, ops);
  1295. break;
  1296. }
  1297. return X86EMUL_CONTINUE;
  1298. }
  1299. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1300. struct x86_emulate_ops *ops)
  1301. {
  1302. struct decode_cache *c = &ctxt->decode;
  1303. u64 old = c->dst.orig_val64;
  1304. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1305. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1306. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1307. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1308. ctxt->eflags &= ~EFLG_ZF;
  1309. } else {
  1310. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1311. (u32) c->regs[VCPU_REGS_RBX];
  1312. ctxt->eflags |= EFLG_ZF;
  1313. }
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1317. struct x86_emulate_ops *ops)
  1318. {
  1319. struct decode_cache *c = &ctxt->decode;
  1320. int rc;
  1321. unsigned long cs;
  1322. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. if (c->op_bytes == 4)
  1326. c->eip = (u32)c->eip;
  1327. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1328. if (rc != X86EMUL_CONTINUE)
  1329. return rc;
  1330. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1331. return rc;
  1332. }
  1333. static inline void
  1334. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1335. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1336. struct desc_struct *ss)
  1337. {
  1338. memset(cs, 0, sizeof(struct desc_struct));
  1339. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1340. memset(ss, 0, sizeof(struct desc_struct));
  1341. cs->l = 0; /* will be adjusted later */
  1342. set_desc_base(cs, 0); /* flat segment */
  1343. cs->g = 1; /* 4kb granularity */
  1344. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1345. cs->type = 0x0b; /* Read, Execute, Accessed */
  1346. cs->s = 1;
  1347. cs->dpl = 0; /* will be adjusted later */
  1348. cs->p = 1;
  1349. cs->d = 1;
  1350. set_desc_base(ss, 0); /* flat segment */
  1351. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1352. ss->g = 1; /* 4kb granularity */
  1353. ss->s = 1;
  1354. ss->type = 0x03; /* Read/Write, Accessed */
  1355. ss->d = 1; /* 32bit stack segment */
  1356. ss->dpl = 0;
  1357. ss->p = 1;
  1358. }
  1359. static int
  1360. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1361. {
  1362. struct decode_cache *c = &ctxt->decode;
  1363. struct desc_struct cs, ss;
  1364. u64 msr_data;
  1365. u16 cs_sel, ss_sel;
  1366. /* syscall is not available in real mode */
  1367. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1368. ctxt->mode == X86EMUL_MODE_VM86) {
  1369. emulate_ud(ctxt);
  1370. return X86EMUL_PROPAGATE_FAULT;
  1371. }
  1372. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1373. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1374. msr_data >>= 32;
  1375. cs_sel = (u16)(msr_data & 0xfffc);
  1376. ss_sel = (u16)(msr_data + 8);
  1377. if (is_long_mode(ctxt->vcpu)) {
  1378. cs.d = 0;
  1379. cs.l = 1;
  1380. }
  1381. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1382. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1383. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1384. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1385. c->regs[VCPU_REGS_RCX] = c->eip;
  1386. if (is_long_mode(ctxt->vcpu)) {
  1387. #ifdef CONFIG_X86_64
  1388. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1389. ops->get_msr(ctxt->vcpu,
  1390. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1391. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1392. c->eip = msr_data;
  1393. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1394. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1395. #endif
  1396. } else {
  1397. /* legacy mode */
  1398. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1399. c->eip = (u32)msr_data;
  1400. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1401. }
  1402. return X86EMUL_CONTINUE;
  1403. }
  1404. static int
  1405. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1406. {
  1407. struct decode_cache *c = &ctxt->decode;
  1408. struct desc_struct cs, ss;
  1409. u64 msr_data;
  1410. u16 cs_sel, ss_sel;
  1411. /* inject #GP if in real mode */
  1412. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1413. emulate_gp(ctxt, 0);
  1414. return X86EMUL_PROPAGATE_FAULT;
  1415. }
  1416. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1417. * Therefore, we inject an #UD.
  1418. */
  1419. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1420. emulate_ud(ctxt);
  1421. return X86EMUL_PROPAGATE_FAULT;
  1422. }
  1423. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1424. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1425. switch (ctxt->mode) {
  1426. case X86EMUL_MODE_PROT32:
  1427. if ((msr_data & 0xfffc) == 0x0) {
  1428. emulate_gp(ctxt, 0);
  1429. return X86EMUL_PROPAGATE_FAULT;
  1430. }
  1431. break;
  1432. case X86EMUL_MODE_PROT64:
  1433. if (msr_data == 0x0) {
  1434. emulate_gp(ctxt, 0);
  1435. return X86EMUL_PROPAGATE_FAULT;
  1436. }
  1437. break;
  1438. }
  1439. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1440. cs_sel = (u16)msr_data;
  1441. cs_sel &= ~SELECTOR_RPL_MASK;
  1442. ss_sel = cs_sel + 8;
  1443. ss_sel &= ~SELECTOR_RPL_MASK;
  1444. if (ctxt->mode == X86EMUL_MODE_PROT64
  1445. || is_long_mode(ctxt->vcpu)) {
  1446. cs.d = 0;
  1447. cs.l = 1;
  1448. }
  1449. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1450. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1451. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1452. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1453. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1454. c->eip = msr_data;
  1455. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1456. c->regs[VCPU_REGS_RSP] = msr_data;
  1457. return X86EMUL_CONTINUE;
  1458. }
  1459. static int
  1460. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1461. {
  1462. struct decode_cache *c = &ctxt->decode;
  1463. struct desc_struct cs, ss;
  1464. u64 msr_data;
  1465. int usermode;
  1466. u16 cs_sel, ss_sel;
  1467. /* inject #GP if in real mode or Virtual 8086 mode */
  1468. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1469. ctxt->mode == X86EMUL_MODE_VM86) {
  1470. emulate_gp(ctxt, 0);
  1471. return X86EMUL_PROPAGATE_FAULT;
  1472. }
  1473. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1474. if ((c->rex_prefix & 0x8) != 0x0)
  1475. usermode = X86EMUL_MODE_PROT64;
  1476. else
  1477. usermode = X86EMUL_MODE_PROT32;
  1478. cs.dpl = 3;
  1479. ss.dpl = 3;
  1480. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1481. switch (usermode) {
  1482. case X86EMUL_MODE_PROT32:
  1483. cs_sel = (u16)(msr_data + 16);
  1484. if ((msr_data & 0xfffc) == 0x0) {
  1485. emulate_gp(ctxt, 0);
  1486. return X86EMUL_PROPAGATE_FAULT;
  1487. }
  1488. ss_sel = (u16)(msr_data + 24);
  1489. break;
  1490. case X86EMUL_MODE_PROT64:
  1491. cs_sel = (u16)(msr_data + 32);
  1492. if (msr_data == 0x0) {
  1493. emulate_gp(ctxt, 0);
  1494. return X86EMUL_PROPAGATE_FAULT;
  1495. }
  1496. ss_sel = cs_sel + 8;
  1497. cs.d = 0;
  1498. cs.l = 1;
  1499. break;
  1500. }
  1501. cs_sel |= SELECTOR_RPL_MASK;
  1502. ss_sel |= SELECTOR_RPL_MASK;
  1503. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1504. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1505. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1506. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1507. c->eip = c->regs[VCPU_REGS_RDX];
  1508. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1509. return X86EMUL_CONTINUE;
  1510. }
  1511. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1512. struct x86_emulate_ops *ops)
  1513. {
  1514. int iopl;
  1515. if (ctxt->mode == X86EMUL_MODE_REAL)
  1516. return false;
  1517. if (ctxt->mode == X86EMUL_MODE_VM86)
  1518. return true;
  1519. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1520. return ops->cpl(ctxt->vcpu) > iopl;
  1521. }
  1522. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1523. struct x86_emulate_ops *ops,
  1524. u16 port, u16 len)
  1525. {
  1526. struct desc_struct tr_seg;
  1527. int r;
  1528. u16 io_bitmap_ptr;
  1529. u8 perm, bit_idx = port & 0x7;
  1530. unsigned mask = (1 << len) - 1;
  1531. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1532. if (!tr_seg.p)
  1533. return false;
  1534. if (desc_limit_scaled(&tr_seg) < 103)
  1535. return false;
  1536. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1537. ctxt->vcpu, NULL);
  1538. if (r != X86EMUL_CONTINUE)
  1539. return false;
  1540. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1541. return false;
  1542. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1543. &perm, 1, ctxt->vcpu, NULL);
  1544. if (r != X86EMUL_CONTINUE)
  1545. return false;
  1546. if ((perm >> bit_idx) & mask)
  1547. return false;
  1548. return true;
  1549. }
  1550. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops,
  1552. u16 port, u16 len)
  1553. {
  1554. if (ctxt->perm_ok)
  1555. return true;
  1556. if (emulator_bad_iopl(ctxt, ops))
  1557. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1558. return false;
  1559. ctxt->perm_ok = true;
  1560. return true;
  1561. }
  1562. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops,
  1564. struct tss_segment_16 *tss)
  1565. {
  1566. struct decode_cache *c = &ctxt->decode;
  1567. tss->ip = c->eip;
  1568. tss->flag = ctxt->eflags;
  1569. tss->ax = c->regs[VCPU_REGS_RAX];
  1570. tss->cx = c->regs[VCPU_REGS_RCX];
  1571. tss->dx = c->regs[VCPU_REGS_RDX];
  1572. tss->bx = c->regs[VCPU_REGS_RBX];
  1573. tss->sp = c->regs[VCPU_REGS_RSP];
  1574. tss->bp = c->regs[VCPU_REGS_RBP];
  1575. tss->si = c->regs[VCPU_REGS_RSI];
  1576. tss->di = c->regs[VCPU_REGS_RDI];
  1577. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1578. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1579. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1580. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1581. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1582. }
  1583. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops,
  1585. struct tss_segment_16 *tss)
  1586. {
  1587. struct decode_cache *c = &ctxt->decode;
  1588. int ret;
  1589. c->eip = tss->ip;
  1590. ctxt->eflags = tss->flag | 2;
  1591. c->regs[VCPU_REGS_RAX] = tss->ax;
  1592. c->regs[VCPU_REGS_RCX] = tss->cx;
  1593. c->regs[VCPU_REGS_RDX] = tss->dx;
  1594. c->regs[VCPU_REGS_RBX] = tss->bx;
  1595. c->regs[VCPU_REGS_RSP] = tss->sp;
  1596. c->regs[VCPU_REGS_RBP] = tss->bp;
  1597. c->regs[VCPU_REGS_RSI] = tss->si;
  1598. c->regs[VCPU_REGS_RDI] = tss->di;
  1599. /*
  1600. * SDM says that segment selectors are loaded before segment
  1601. * descriptors
  1602. */
  1603. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1606. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1607. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1608. /*
  1609. * Now load segment descriptors. If fault happenes at this stage
  1610. * it is handled in a context of new task
  1611. */
  1612. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1613. if (ret != X86EMUL_CONTINUE)
  1614. return ret;
  1615. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1616. if (ret != X86EMUL_CONTINUE)
  1617. return ret;
  1618. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1619. if (ret != X86EMUL_CONTINUE)
  1620. return ret;
  1621. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1622. if (ret != X86EMUL_CONTINUE)
  1623. return ret;
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. return X86EMUL_CONTINUE;
  1628. }
  1629. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1630. struct x86_emulate_ops *ops,
  1631. u16 tss_selector, u16 old_tss_sel,
  1632. ulong old_tss_base, struct desc_struct *new_desc)
  1633. {
  1634. struct tss_segment_16 tss_seg;
  1635. int ret;
  1636. u32 err, new_tss_base = get_desc_base(new_desc);
  1637. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1638. &err);
  1639. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1640. /* FIXME: need to provide precise fault address */
  1641. emulate_pf(ctxt, old_tss_base, err);
  1642. return ret;
  1643. }
  1644. save_state_to_tss16(ctxt, ops, &tss_seg);
  1645. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1646. &err);
  1647. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1648. /* FIXME: need to provide precise fault address */
  1649. emulate_pf(ctxt, old_tss_base, err);
  1650. return ret;
  1651. }
  1652. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1653. &err);
  1654. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1655. /* FIXME: need to provide precise fault address */
  1656. emulate_pf(ctxt, new_tss_base, err);
  1657. return ret;
  1658. }
  1659. if (old_tss_sel != 0xffff) {
  1660. tss_seg.prev_task_link = old_tss_sel;
  1661. ret = ops->write_std(new_tss_base,
  1662. &tss_seg.prev_task_link,
  1663. sizeof tss_seg.prev_task_link,
  1664. ctxt->vcpu, &err);
  1665. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1666. /* FIXME: need to provide precise fault address */
  1667. emulate_pf(ctxt, new_tss_base, err);
  1668. return ret;
  1669. }
  1670. }
  1671. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1672. }
  1673. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1674. struct x86_emulate_ops *ops,
  1675. struct tss_segment_32 *tss)
  1676. {
  1677. struct decode_cache *c = &ctxt->decode;
  1678. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1679. tss->eip = c->eip;
  1680. tss->eflags = ctxt->eflags;
  1681. tss->eax = c->regs[VCPU_REGS_RAX];
  1682. tss->ecx = c->regs[VCPU_REGS_RCX];
  1683. tss->edx = c->regs[VCPU_REGS_RDX];
  1684. tss->ebx = c->regs[VCPU_REGS_RBX];
  1685. tss->esp = c->regs[VCPU_REGS_RSP];
  1686. tss->ebp = c->regs[VCPU_REGS_RBP];
  1687. tss->esi = c->regs[VCPU_REGS_RSI];
  1688. tss->edi = c->regs[VCPU_REGS_RDI];
  1689. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1690. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1691. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1692. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1693. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1694. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1695. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1696. }
  1697. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1698. struct x86_emulate_ops *ops,
  1699. struct tss_segment_32 *tss)
  1700. {
  1701. struct decode_cache *c = &ctxt->decode;
  1702. int ret;
  1703. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1704. emulate_gp(ctxt, 0);
  1705. return X86EMUL_PROPAGATE_FAULT;
  1706. }
  1707. c->eip = tss->eip;
  1708. ctxt->eflags = tss->eflags | 2;
  1709. c->regs[VCPU_REGS_RAX] = tss->eax;
  1710. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1711. c->regs[VCPU_REGS_RDX] = tss->edx;
  1712. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1713. c->regs[VCPU_REGS_RSP] = tss->esp;
  1714. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1715. c->regs[VCPU_REGS_RSI] = tss->esi;
  1716. c->regs[VCPU_REGS_RDI] = tss->edi;
  1717. /*
  1718. * SDM says that segment selectors are loaded before segment
  1719. * descriptors
  1720. */
  1721. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1722. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1723. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1724. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1725. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1726. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1727. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1728. /*
  1729. * Now load segment descriptors. If fault happenes at this stage
  1730. * it is handled in a context of new task
  1731. */
  1732. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1733. if (ret != X86EMUL_CONTINUE)
  1734. return ret;
  1735. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1736. if (ret != X86EMUL_CONTINUE)
  1737. return ret;
  1738. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1739. if (ret != X86EMUL_CONTINUE)
  1740. return ret;
  1741. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1742. if (ret != X86EMUL_CONTINUE)
  1743. return ret;
  1744. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1745. if (ret != X86EMUL_CONTINUE)
  1746. return ret;
  1747. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. return X86EMUL_CONTINUE;
  1754. }
  1755. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1756. struct x86_emulate_ops *ops,
  1757. u16 tss_selector, u16 old_tss_sel,
  1758. ulong old_tss_base, struct desc_struct *new_desc)
  1759. {
  1760. struct tss_segment_32 tss_seg;
  1761. int ret;
  1762. u32 err, new_tss_base = get_desc_base(new_desc);
  1763. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1764. &err);
  1765. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1766. /* FIXME: need to provide precise fault address */
  1767. emulate_pf(ctxt, old_tss_base, err);
  1768. return ret;
  1769. }
  1770. save_state_to_tss32(ctxt, ops, &tss_seg);
  1771. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1772. &err);
  1773. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1774. /* FIXME: need to provide precise fault address */
  1775. emulate_pf(ctxt, old_tss_base, err);
  1776. return ret;
  1777. }
  1778. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1779. &err);
  1780. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1781. /* FIXME: need to provide precise fault address */
  1782. emulate_pf(ctxt, new_tss_base, err);
  1783. return ret;
  1784. }
  1785. if (old_tss_sel != 0xffff) {
  1786. tss_seg.prev_task_link = old_tss_sel;
  1787. ret = ops->write_std(new_tss_base,
  1788. &tss_seg.prev_task_link,
  1789. sizeof tss_seg.prev_task_link,
  1790. ctxt->vcpu, &err);
  1791. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1792. /* FIXME: need to provide precise fault address */
  1793. emulate_pf(ctxt, new_tss_base, err);
  1794. return ret;
  1795. }
  1796. }
  1797. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1798. }
  1799. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1800. struct x86_emulate_ops *ops,
  1801. u16 tss_selector, int reason,
  1802. bool has_error_code, u32 error_code)
  1803. {
  1804. struct desc_struct curr_tss_desc, next_tss_desc;
  1805. int ret;
  1806. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1807. ulong old_tss_base =
  1808. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1809. u32 desc_limit;
  1810. /* FIXME: old_tss_base == ~0 ? */
  1811. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1812. if (ret != X86EMUL_CONTINUE)
  1813. return ret;
  1814. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1815. if (ret != X86EMUL_CONTINUE)
  1816. return ret;
  1817. /* FIXME: check that next_tss_desc is tss */
  1818. if (reason != TASK_SWITCH_IRET) {
  1819. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1820. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1821. emulate_gp(ctxt, 0);
  1822. return X86EMUL_PROPAGATE_FAULT;
  1823. }
  1824. }
  1825. desc_limit = desc_limit_scaled(&next_tss_desc);
  1826. if (!next_tss_desc.p ||
  1827. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1828. desc_limit < 0x2b)) {
  1829. emulate_ts(ctxt, tss_selector & 0xfffc);
  1830. return X86EMUL_PROPAGATE_FAULT;
  1831. }
  1832. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1833. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1834. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1835. &curr_tss_desc);
  1836. }
  1837. if (reason == TASK_SWITCH_IRET)
  1838. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1839. /* set back link to prev task only if NT bit is set in eflags
  1840. note that old_tss_sel is not used afetr this point */
  1841. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1842. old_tss_sel = 0xffff;
  1843. if (next_tss_desc.type & 8)
  1844. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1845. old_tss_base, &next_tss_desc);
  1846. else
  1847. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1848. old_tss_base, &next_tss_desc);
  1849. if (ret != X86EMUL_CONTINUE)
  1850. return ret;
  1851. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1852. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1853. if (reason != TASK_SWITCH_IRET) {
  1854. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1855. write_segment_descriptor(ctxt, ops, tss_selector,
  1856. &next_tss_desc);
  1857. }
  1858. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1859. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1860. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1861. if (has_error_code) {
  1862. struct decode_cache *c = &ctxt->decode;
  1863. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1864. c->lock_prefix = 0;
  1865. c->src.val = (unsigned long) error_code;
  1866. emulate_push(ctxt, ops);
  1867. }
  1868. return ret;
  1869. }
  1870. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1871. u16 tss_selector, int reason,
  1872. bool has_error_code, u32 error_code)
  1873. {
  1874. struct x86_emulate_ops *ops = ctxt->ops;
  1875. struct decode_cache *c = &ctxt->decode;
  1876. int rc;
  1877. c->eip = ctxt->eip;
  1878. c->dst.type = OP_NONE;
  1879. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1880. has_error_code, error_code);
  1881. if (rc == X86EMUL_CONTINUE) {
  1882. rc = writeback(ctxt, ops);
  1883. if (rc == X86EMUL_CONTINUE)
  1884. ctxt->eip = c->eip;
  1885. }
  1886. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1887. }
  1888. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1889. int reg, struct operand *op)
  1890. {
  1891. struct decode_cache *c = &ctxt->decode;
  1892. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1893. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1894. op->addr.mem = register_address(c, base, c->regs[reg]);
  1895. }
  1896. static int em_push(struct x86_emulate_ctxt *ctxt)
  1897. {
  1898. emulate_push(ctxt, ctxt->ops);
  1899. return X86EMUL_CONTINUE;
  1900. }
  1901. static int em_das(struct x86_emulate_ctxt *ctxt)
  1902. {
  1903. struct decode_cache *c = &ctxt->decode;
  1904. u8 al, old_al;
  1905. bool af, cf, old_cf;
  1906. cf = ctxt->eflags & X86_EFLAGS_CF;
  1907. al = c->dst.val;
  1908. old_al = al;
  1909. old_cf = cf;
  1910. cf = false;
  1911. af = ctxt->eflags & X86_EFLAGS_AF;
  1912. if ((al & 0x0f) > 9 || af) {
  1913. al -= 6;
  1914. cf = old_cf | (al >= 250);
  1915. af = true;
  1916. } else {
  1917. af = false;
  1918. }
  1919. if (old_al > 0x99 || old_cf) {
  1920. al -= 0x60;
  1921. cf = true;
  1922. }
  1923. c->dst.val = al;
  1924. /* Set PF, ZF, SF */
  1925. c->src.type = OP_IMM;
  1926. c->src.val = 0;
  1927. c->src.bytes = 1;
  1928. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1929. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1930. if (cf)
  1931. ctxt->eflags |= X86_EFLAGS_CF;
  1932. if (af)
  1933. ctxt->eflags |= X86_EFLAGS_AF;
  1934. return X86EMUL_CONTINUE;
  1935. }
  1936. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1937. {
  1938. struct decode_cache *c = &ctxt->decode;
  1939. u16 sel, old_cs;
  1940. ulong old_eip;
  1941. int rc;
  1942. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1943. old_eip = c->eip;
  1944. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1945. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1946. return X86EMUL_CONTINUE;
  1947. c->eip = 0;
  1948. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1949. c->src.val = old_cs;
  1950. emulate_push(ctxt, ctxt->ops);
  1951. rc = writeback(ctxt, ctxt->ops);
  1952. if (rc != X86EMUL_CONTINUE)
  1953. return rc;
  1954. c->src.val = old_eip;
  1955. emulate_push(ctxt, ctxt->ops);
  1956. rc = writeback(ctxt, ctxt->ops);
  1957. if (rc != X86EMUL_CONTINUE)
  1958. return rc;
  1959. c->dst.type = OP_NONE;
  1960. return X86EMUL_CONTINUE;
  1961. }
  1962. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1963. {
  1964. struct decode_cache *c = &ctxt->decode;
  1965. int rc;
  1966. c->dst.type = OP_REG;
  1967. c->dst.addr.reg = &c->eip;
  1968. c->dst.bytes = c->op_bytes;
  1969. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1970. if (rc != X86EMUL_CONTINUE)
  1971. return rc;
  1972. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1973. return X86EMUL_CONTINUE;
  1974. }
  1975. #define D(_y) { .flags = (_y) }
  1976. #define N D(0)
  1977. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1978. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1979. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1980. static struct opcode group1[] = {
  1981. X7(D(Lock)), N
  1982. };
  1983. static struct opcode group1A[] = {
  1984. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1985. };
  1986. static struct opcode group3[] = {
  1987. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1988. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1989. X4(D(SrcMem | ModRM)),
  1990. };
  1991. static struct opcode group4[] = {
  1992. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1993. N, N, N, N, N, N,
  1994. };
  1995. static struct opcode group5[] = {
  1996. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1997. D(SrcMem | ModRM | Stack),
  1998. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  1999. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2000. D(SrcMem | ModRM | Stack), N,
  2001. };
  2002. static struct group_dual group7 = { {
  2003. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2004. D(SrcNone | ModRM | DstMem | Mov), N,
  2005. D(SrcMem16 | ModRM | Mov | Priv),
  2006. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2007. }, {
  2008. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2009. D(SrcNone | ModRM | DstMem | Mov), N,
  2010. D(SrcMem16 | ModRM | Mov | Priv), N,
  2011. } };
  2012. static struct opcode group8[] = {
  2013. N, N, N, N,
  2014. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2015. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2016. };
  2017. static struct group_dual group9 = { {
  2018. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2019. }, {
  2020. N, N, N, N, N, N, N, N,
  2021. } };
  2022. static struct opcode opcode_table[256] = {
  2023. /* 0x00 - 0x07 */
  2024. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2025. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2026. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2027. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2028. /* 0x08 - 0x0F */
  2029. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2030. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2031. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2032. D(ImplicitOps | Stack | No64), N,
  2033. /* 0x10 - 0x17 */
  2034. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2035. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2036. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2037. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2038. /* 0x18 - 0x1F */
  2039. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2040. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2041. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2042. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2043. /* 0x20 - 0x27 */
  2044. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2045. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2046. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2047. /* 0x28 - 0x2F */
  2048. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2049. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2050. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
  2051. N, I(ByteOp | DstAcc | No64, em_das),
  2052. /* 0x30 - 0x37 */
  2053. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2054. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2055. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  2056. /* 0x38 - 0x3F */
  2057. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2058. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2059. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  2060. N, N,
  2061. /* 0x40 - 0x4F */
  2062. X16(D(DstReg)),
  2063. /* 0x50 - 0x57 */
  2064. X8(I(SrcReg | Stack, em_push)),
  2065. /* 0x58 - 0x5F */
  2066. X8(D(DstReg | Stack)),
  2067. /* 0x60 - 0x67 */
  2068. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2069. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2070. N, N, N, N,
  2071. /* 0x68 - 0x6F */
  2072. I(SrcImm | Mov | Stack, em_push), N,
  2073. I(SrcImmByte | Mov | Stack, em_push), N,
  2074. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  2075. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2076. /* 0x70 - 0x7F */
  2077. X16(D(SrcImmByte)),
  2078. /* 0x80 - 0x87 */
  2079. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2080. G(DstMem | SrcImm | ModRM | Group, group1),
  2081. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2082. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2083. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2084. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2085. /* 0x88 - 0x8F */
  2086. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2087. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2088. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2089. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2090. /* 0x90 - 0x97 */
  2091. X8(D(SrcAcc | DstReg)),
  2092. /* 0x98 - 0x9F */
  2093. D(DstAcc | SrcNone), N, D(SrcImmFAddr | No64), N,
  2094. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2095. /* 0xA0 - 0xA7 */
  2096. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2097. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2098. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2099. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2100. /* 0xA8 - 0xAF */
  2101. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2102. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2103. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2104. D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
  2105. /* 0xB0 - 0xB7 */
  2106. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2107. /* 0xB8 - 0xBF */
  2108. X8(D(DstReg | SrcImm | Mov)),
  2109. /* 0xC0 - 0xC7 */
  2110. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2111. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2112. D(ImplicitOps | Stack),
  2113. N, N,
  2114. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2115. /* 0xC8 - 0xCF */
  2116. N, N, N, D(ImplicitOps | Stack),
  2117. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2118. /* 0xD0 - 0xD7 */
  2119. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2120. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  2121. N, N, N, N,
  2122. /* 0xD8 - 0xDF */
  2123. N, N, N, N, N, N, N, N,
  2124. /* 0xE0 - 0xE7 */
  2125. X3(D(SrcImmByte)), N,
  2126. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2127. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2128. /* 0xE8 - 0xEF */
  2129. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2130. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2131. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2132. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2133. /* 0xF0 - 0xF7 */
  2134. N, N, N, N,
  2135. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2136. /* 0xF8 - 0xFF */
  2137. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2138. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2139. };
  2140. static struct opcode twobyte_table[256] = {
  2141. /* 0x00 - 0x0F */
  2142. N, GD(0, &group7), N, N,
  2143. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2144. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2145. N, D(ImplicitOps | ModRM), N, N,
  2146. /* 0x10 - 0x1F */
  2147. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2148. /* 0x20 - 0x2F */
  2149. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2150. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2151. N, N, N, N,
  2152. N, N, N, N, N, N, N, N,
  2153. /* 0x30 - 0x3F */
  2154. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  2155. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2156. N, N, N, N, N, N, N, N,
  2157. /* 0x40 - 0x4F */
  2158. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2159. /* 0x50 - 0x5F */
  2160. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2161. /* 0x60 - 0x6F */
  2162. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2163. /* 0x70 - 0x7F */
  2164. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2165. /* 0x80 - 0x8F */
  2166. X16(D(SrcImm)),
  2167. /* 0x90 - 0x9F */
  2168. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2169. /* 0xA0 - 0xA7 */
  2170. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2171. N, D(DstMem | SrcReg | ModRM | BitOp),
  2172. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2173. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2174. /* 0xA8 - 0xAF */
  2175. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2176. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2177. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2178. D(DstMem | SrcReg | Src2CL | ModRM),
  2179. D(ModRM), N,
  2180. /* 0xB0 - 0xB7 */
  2181. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2182. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2183. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  2184. D(DstReg | SrcMem16 | ModRM | Mov),
  2185. /* 0xB8 - 0xBF */
  2186. N, N,
  2187. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2188. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2189. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2190. /* 0xC0 - 0xCF */
  2191. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2192. N, D(DstMem | SrcReg | ModRM | Mov),
  2193. N, N, N, GD(0, &group9),
  2194. N, N, N, N, N, N, N, N,
  2195. /* 0xD0 - 0xDF */
  2196. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2197. /* 0xE0 - 0xEF */
  2198. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2199. /* 0xF0 - 0xFF */
  2200. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2201. };
  2202. #undef D
  2203. #undef N
  2204. #undef G
  2205. #undef GD
  2206. #undef I
  2207. int
  2208. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. struct x86_emulate_ops *ops = ctxt->ops;
  2211. struct decode_cache *c = &ctxt->decode;
  2212. int rc = X86EMUL_CONTINUE;
  2213. int mode = ctxt->mode;
  2214. int def_op_bytes, def_ad_bytes, dual, goffset;
  2215. struct opcode opcode, *g_mod012, *g_mod3;
  2216. struct operand memop = { .type = OP_NONE };
  2217. /* we cannot decode insn before we complete previous rep insn */
  2218. WARN_ON(ctxt->restart);
  2219. c->eip = ctxt->eip;
  2220. c->fetch.start = c->fetch.end = c->eip;
  2221. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2222. switch (mode) {
  2223. case X86EMUL_MODE_REAL:
  2224. case X86EMUL_MODE_VM86:
  2225. case X86EMUL_MODE_PROT16:
  2226. def_op_bytes = def_ad_bytes = 2;
  2227. break;
  2228. case X86EMUL_MODE_PROT32:
  2229. def_op_bytes = def_ad_bytes = 4;
  2230. break;
  2231. #ifdef CONFIG_X86_64
  2232. case X86EMUL_MODE_PROT64:
  2233. def_op_bytes = 4;
  2234. def_ad_bytes = 8;
  2235. break;
  2236. #endif
  2237. default:
  2238. return -1;
  2239. }
  2240. c->op_bytes = def_op_bytes;
  2241. c->ad_bytes = def_ad_bytes;
  2242. /* Legacy prefixes. */
  2243. for (;;) {
  2244. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2245. case 0x66: /* operand-size override */
  2246. /* switch between 2/4 bytes */
  2247. c->op_bytes = def_op_bytes ^ 6;
  2248. break;
  2249. case 0x67: /* address-size override */
  2250. if (mode == X86EMUL_MODE_PROT64)
  2251. /* switch between 4/8 bytes */
  2252. c->ad_bytes = def_ad_bytes ^ 12;
  2253. else
  2254. /* switch between 2/4 bytes */
  2255. c->ad_bytes = def_ad_bytes ^ 6;
  2256. break;
  2257. case 0x26: /* ES override */
  2258. case 0x2e: /* CS override */
  2259. case 0x36: /* SS override */
  2260. case 0x3e: /* DS override */
  2261. set_seg_override(c, (c->b >> 3) & 3);
  2262. break;
  2263. case 0x64: /* FS override */
  2264. case 0x65: /* GS override */
  2265. set_seg_override(c, c->b & 7);
  2266. break;
  2267. case 0x40 ... 0x4f: /* REX */
  2268. if (mode != X86EMUL_MODE_PROT64)
  2269. goto done_prefixes;
  2270. c->rex_prefix = c->b;
  2271. continue;
  2272. case 0xf0: /* LOCK */
  2273. c->lock_prefix = 1;
  2274. break;
  2275. case 0xf2: /* REPNE/REPNZ */
  2276. c->rep_prefix = REPNE_PREFIX;
  2277. break;
  2278. case 0xf3: /* REP/REPE/REPZ */
  2279. c->rep_prefix = REPE_PREFIX;
  2280. break;
  2281. default:
  2282. goto done_prefixes;
  2283. }
  2284. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2285. c->rex_prefix = 0;
  2286. }
  2287. done_prefixes:
  2288. /* REX prefix. */
  2289. if (c->rex_prefix & 8)
  2290. c->op_bytes = 8; /* REX.W */
  2291. /* Opcode byte(s). */
  2292. opcode = opcode_table[c->b];
  2293. /* Two-byte opcode? */
  2294. if (c->b == 0x0f) {
  2295. c->twobyte = 1;
  2296. c->b = insn_fetch(u8, 1, c->eip);
  2297. opcode = twobyte_table[c->b];
  2298. }
  2299. c->d = opcode.flags;
  2300. if (c->d & Group) {
  2301. dual = c->d & GroupDual;
  2302. c->modrm = insn_fetch(u8, 1, c->eip);
  2303. --c->eip;
  2304. if (c->d & GroupDual) {
  2305. g_mod012 = opcode.u.gdual->mod012;
  2306. g_mod3 = opcode.u.gdual->mod3;
  2307. } else
  2308. g_mod012 = g_mod3 = opcode.u.group;
  2309. c->d &= ~(Group | GroupDual);
  2310. goffset = (c->modrm >> 3) & 7;
  2311. if ((c->modrm >> 6) == 3)
  2312. opcode = g_mod3[goffset];
  2313. else
  2314. opcode = g_mod012[goffset];
  2315. c->d |= opcode.flags;
  2316. }
  2317. c->execute = opcode.u.execute;
  2318. /* Unrecognised? */
  2319. if (c->d == 0 || (c->d & Undefined)) {
  2320. DPRINTF("Cannot emulate %02x\n", c->b);
  2321. return -1;
  2322. }
  2323. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2324. c->op_bytes = 8;
  2325. if (c->d & Op3264) {
  2326. if (mode == X86EMUL_MODE_PROT64)
  2327. c->op_bytes = 8;
  2328. else
  2329. c->op_bytes = 4;
  2330. }
  2331. /* ModRM and SIB bytes. */
  2332. if (c->d & ModRM) {
  2333. rc = decode_modrm(ctxt, ops, &memop);
  2334. if (!c->has_seg_override)
  2335. set_seg_override(c, c->modrm_seg);
  2336. } else if (c->d & MemAbs)
  2337. rc = decode_abs(ctxt, ops, &memop);
  2338. if (rc != X86EMUL_CONTINUE)
  2339. goto done;
  2340. if (!c->has_seg_override)
  2341. set_seg_override(c, VCPU_SREG_DS);
  2342. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2343. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2344. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2345. memop.addr.mem = (u32)memop.addr.mem;
  2346. if (memop.type == OP_MEM && c->rip_relative)
  2347. memop.addr.mem += c->eip;
  2348. /*
  2349. * Decode and fetch the source operand: register, memory
  2350. * or immediate.
  2351. */
  2352. switch (c->d & SrcMask) {
  2353. case SrcNone:
  2354. break;
  2355. case SrcReg:
  2356. decode_register_operand(&c->src, c, 0);
  2357. break;
  2358. case SrcMem16:
  2359. memop.bytes = 2;
  2360. goto srcmem_common;
  2361. case SrcMem32:
  2362. memop.bytes = 4;
  2363. goto srcmem_common;
  2364. case SrcMem:
  2365. memop.bytes = (c->d & ByteOp) ? 1 :
  2366. c->op_bytes;
  2367. srcmem_common:
  2368. c->src = memop;
  2369. break;
  2370. case SrcImmU16:
  2371. c->src.bytes = 2;
  2372. goto srcimm;
  2373. case SrcImm:
  2374. case SrcImmU:
  2375. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2376. if (c->src.bytes == 8)
  2377. c->src.bytes = 4;
  2378. srcimm:
  2379. c->src.type = OP_IMM;
  2380. c->src.addr.mem = c->eip;
  2381. /* NB. Immediates are sign-extended as necessary. */
  2382. switch (c->src.bytes) {
  2383. case 1:
  2384. c->src.val = insn_fetch(s8, 1, c->eip);
  2385. break;
  2386. case 2:
  2387. c->src.val = insn_fetch(s16, 2, c->eip);
  2388. break;
  2389. case 4:
  2390. c->src.val = insn_fetch(s32, 4, c->eip);
  2391. break;
  2392. }
  2393. if ((c->d & SrcMask) == SrcImmU
  2394. || (c->d & SrcMask) == SrcImmU16) {
  2395. switch (c->src.bytes) {
  2396. case 1:
  2397. c->src.val &= 0xff;
  2398. break;
  2399. case 2:
  2400. c->src.val &= 0xffff;
  2401. break;
  2402. case 4:
  2403. c->src.val &= 0xffffffff;
  2404. break;
  2405. }
  2406. }
  2407. break;
  2408. case SrcImmByte:
  2409. case SrcImmUByte:
  2410. c->src.type = OP_IMM;
  2411. c->src.addr.mem = c->eip;
  2412. c->src.bytes = 1;
  2413. if ((c->d & SrcMask) == SrcImmByte)
  2414. c->src.val = insn_fetch(s8, 1, c->eip);
  2415. else
  2416. c->src.val = insn_fetch(u8, 1, c->eip);
  2417. break;
  2418. case SrcAcc:
  2419. c->src.type = OP_REG;
  2420. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2421. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2422. fetch_register_operand(&c->src);
  2423. break;
  2424. case SrcOne:
  2425. c->src.bytes = 1;
  2426. c->src.val = 1;
  2427. break;
  2428. case SrcSI:
  2429. c->src.type = OP_MEM;
  2430. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2431. c->src.addr.mem =
  2432. register_address(c, seg_override_base(ctxt, ops, c),
  2433. c->regs[VCPU_REGS_RSI]);
  2434. c->src.val = 0;
  2435. break;
  2436. case SrcImmFAddr:
  2437. c->src.type = OP_IMM;
  2438. c->src.addr.mem = c->eip;
  2439. c->src.bytes = c->op_bytes + 2;
  2440. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2441. break;
  2442. case SrcMemFAddr:
  2443. memop.bytes = c->op_bytes + 2;
  2444. goto srcmem_common;
  2445. break;
  2446. }
  2447. /*
  2448. * Decode and fetch the second source operand: register, memory
  2449. * or immediate.
  2450. */
  2451. switch (c->d & Src2Mask) {
  2452. case Src2None:
  2453. break;
  2454. case Src2CL:
  2455. c->src2.bytes = 1;
  2456. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2457. break;
  2458. case Src2ImmByte:
  2459. c->src2.type = OP_IMM;
  2460. c->src2.addr.mem = c->eip;
  2461. c->src2.bytes = 1;
  2462. c->src2.val = insn_fetch(u8, 1, c->eip);
  2463. break;
  2464. case Src2One:
  2465. c->src2.bytes = 1;
  2466. c->src2.val = 1;
  2467. break;
  2468. }
  2469. /* Decode and fetch the destination operand: register or memory. */
  2470. switch (c->d & DstMask) {
  2471. case DstReg:
  2472. decode_register_operand(&c->dst, c,
  2473. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2474. break;
  2475. case DstImmUByte:
  2476. c->dst.type = OP_IMM;
  2477. c->dst.addr.mem = c->eip;
  2478. c->dst.bytes = 1;
  2479. c->dst.val = insn_fetch(u8, 1, c->eip);
  2480. break;
  2481. case DstMem:
  2482. case DstMem64:
  2483. c->dst = memop;
  2484. if ((c->d & DstMask) == DstMem64)
  2485. c->dst.bytes = 8;
  2486. else
  2487. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2488. if (c->d & BitOp)
  2489. fetch_bit_operand(c);
  2490. c->dst.orig_val = c->dst.val;
  2491. break;
  2492. case DstAcc:
  2493. c->dst.type = OP_REG;
  2494. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2495. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2496. fetch_register_operand(&c->dst);
  2497. c->dst.orig_val = c->dst.val;
  2498. break;
  2499. case DstDI:
  2500. c->dst.type = OP_MEM;
  2501. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2502. c->dst.addr.mem =
  2503. register_address(c, es_base(ctxt, ops),
  2504. c->regs[VCPU_REGS_RDI]);
  2505. c->dst.val = 0;
  2506. break;
  2507. case ImplicitOps:
  2508. /* Special instructions do their own operand decoding. */
  2509. default:
  2510. c->dst.type = OP_NONE; /* Disable writeback. */
  2511. return 0;
  2512. }
  2513. done:
  2514. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2515. }
  2516. int
  2517. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. struct x86_emulate_ops *ops = ctxt->ops;
  2520. u64 msr_data;
  2521. struct decode_cache *c = &ctxt->decode;
  2522. int rc = X86EMUL_CONTINUE;
  2523. int saved_dst_type = c->dst.type;
  2524. int irq; /* Used for int 3, int, and into */
  2525. ctxt->decode.mem_read.pos = 0;
  2526. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2527. emulate_ud(ctxt);
  2528. goto done;
  2529. }
  2530. /* LOCK prefix is allowed only with some instructions */
  2531. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2532. emulate_ud(ctxt);
  2533. goto done;
  2534. }
  2535. /* Privileged instruction can be executed only in CPL=0 */
  2536. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2537. emulate_gp(ctxt, 0);
  2538. goto done;
  2539. }
  2540. if (c->rep_prefix && (c->d & String)) {
  2541. ctxt->restart = true;
  2542. /* All REP prefixes have the same first termination condition */
  2543. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2544. ctxt->restart = false;
  2545. ctxt->eip = c->eip;
  2546. goto done;
  2547. }
  2548. }
  2549. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2550. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2551. c->src.valptr, c->src.bytes);
  2552. if (rc != X86EMUL_CONTINUE)
  2553. goto done;
  2554. c->src.orig_val64 = c->src.val64;
  2555. }
  2556. if (c->src2.type == OP_MEM) {
  2557. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2558. &c->src2.val, c->src2.bytes);
  2559. if (rc != X86EMUL_CONTINUE)
  2560. goto done;
  2561. }
  2562. if ((c->d & DstMask) == ImplicitOps)
  2563. goto special_insn;
  2564. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2565. /* optimisation - avoid slow emulated read if Mov */
  2566. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2567. &c->dst.val, c->dst.bytes);
  2568. if (rc != X86EMUL_CONTINUE)
  2569. goto done;
  2570. }
  2571. c->dst.orig_val = c->dst.val;
  2572. special_insn:
  2573. if (c->execute) {
  2574. rc = c->execute(ctxt);
  2575. if (rc != X86EMUL_CONTINUE)
  2576. goto done;
  2577. goto writeback;
  2578. }
  2579. if (c->twobyte)
  2580. goto twobyte_insn;
  2581. switch (c->b) {
  2582. case 0x00 ... 0x05:
  2583. add: /* add */
  2584. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2585. break;
  2586. case 0x06: /* push es */
  2587. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2588. break;
  2589. case 0x07: /* pop es */
  2590. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2591. if (rc != X86EMUL_CONTINUE)
  2592. goto done;
  2593. break;
  2594. case 0x08 ... 0x0d:
  2595. or: /* or */
  2596. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2597. break;
  2598. case 0x0e: /* push cs */
  2599. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2600. break;
  2601. case 0x10 ... 0x15:
  2602. adc: /* adc */
  2603. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2604. break;
  2605. case 0x16: /* push ss */
  2606. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2607. break;
  2608. case 0x17: /* pop ss */
  2609. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2610. if (rc != X86EMUL_CONTINUE)
  2611. goto done;
  2612. break;
  2613. case 0x18 ... 0x1d:
  2614. sbb: /* sbb */
  2615. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2616. break;
  2617. case 0x1e: /* push ds */
  2618. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2619. break;
  2620. case 0x1f: /* pop ds */
  2621. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2622. if (rc != X86EMUL_CONTINUE)
  2623. goto done;
  2624. break;
  2625. case 0x20 ... 0x25:
  2626. and: /* and */
  2627. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2628. break;
  2629. case 0x28 ... 0x2d:
  2630. sub: /* sub */
  2631. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2632. break;
  2633. case 0x30 ... 0x35:
  2634. xor: /* xor */
  2635. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2636. break;
  2637. case 0x38 ... 0x3d:
  2638. cmp: /* cmp */
  2639. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2640. break;
  2641. case 0x40 ... 0x47: /* inc r16/r32 */
  2642. emulate_1op("inc", c->dst, ctxt->eflags);
  2643. break;
  2644. case 0x48 ... 0x4f: /* dec r16/r32 */
  2645. emulate_1op("dec", c->dst, ctxt->eflags);
  2646. break;
  2647. case 0x58 ... 0x5f: /* pop reg */
  2648. pop_instruction:
  2649. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2650. if (rc != X86EMUL_CONTINUE)
  2651. goto done;
  2652. break;
  2653. case 0x60: /* pusha */
  2654. rc = emulate_pusha(ctxt, ops);
  2655. if (rc != X86EMUL_CONTINUE)
  2656. goto done;
  2657. break;
  2658. case 0x61: /* popa */
  2659. rc = emulate_popa(ctxt, ops);
  2660. if (rc != X86EMUL_CONTINUE)
  2661. goto done;
  2662. break;
  2663. case 0x63: /* movsxd */
  2664. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2665. goto cannot_emulate;
  2666. c->dst.val = (s32) c->src.val;
  2667. break;
  2668. case 0x6c: /* insb */
  2669. case 0x6d: /* insw/insd */
  2670. c->src.val = c->regs[VCPU_REGS_RDX];
  2671. goto do_io_in;
  2672. case 0x6e: /* outsb */
  2673. case 0x6f: /* outsw/outsd */
  2674. c->dst.val = c->regs[VCPU_REGS_RDX];
  2675. goto do_io_out;
  2676. break;
  2677. case 0x70 ... 0x7f: /* jcc (short) */
  2678. if (test_cc(c->b, ctxt->eflags))
  2679. jmp_rel(c, c->src.val);
  2680. break;
  2681. case 0x80 ... 0x83: /* Grp1 */
  2682. switch (c->modrm_reg) {
  2683. case 0:
  2684. goto add;
  2685. case 1:
  2686. goto or;
  2687. case 2:
  2688. goto adc;
  2689. case 3:
  2690. goto sbb;
  2691. case 4:
  2692. goto and;
  2693. case 5:
  2694. goto sub;
  2695. case 6:
  2696. goto xor;
  2697. case 7:
  2698. goto cmp;
  2699. }
  2700. break;
  2701. case 0x84 ... 0x85:
  2702. test:
  2703. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2704. break;
  2705. case 0x86 ... 0x87: /* xchg */
  2706. xchg:
  2707. /* Write back the register source. */
  2708. c->src.val = c->dst.val;
  2709. write_register_operand(&c->src);
  2710. /*
  2711. * Write back the memory destination with implicit LOCK
  2712. * prefix.
  2713. */
  2714. c->dst.val = c->src.orig_val;
  2715. c->lock_prefix = 1;
  2716. break;
  2717. case 0x88 ... 0x8b: /* mov */
  2718. goto mov;
  2719. case 0x8c: /* mov r/m, sreg */
  2720. if (c->modrm_reg > VCPU_SREG_GS) {
  2721. emulate_ud(ctxt);
  2722. goto done;
  2723. }
  2724. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2725. break;
  2726. case 0x8d: /* lea r16/r32, m */
  2727. c->dst.val = c->src.addr.mem;
  2728. break;
  2729. case 0x8e: { /* mov seg, r/m16 */
  2730. uint16_t sel;
  2731. sel = c->src.val;
  2732. if (c->modrm_reg == VCPU_SREG_CS ||
  2733. c->modrm_reg > VCPU_SREG_GS) {
  2734. emulate_ud(ctxt);
  2735. goto done;
  2736. }
  2737. if (c->modrm_reg == VCPU_SREG_SS)
  2738. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2739. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2740. c->dst.type = OP_NONE; /* Disable writeback. */
  2741. break;
  2742. }
  2743. case 0x8f: /* pop (sole member of Grp1a) */
  2744. rc = emulate_grp1a(ctxt, ops);
  2745. if (rc != X86EMUL_CONTINUE)
  2746. goto done;
  2747. break;
  2748. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2749. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2750. break;
  2751. goto xchg;
  2752. case 0x98: /* cbw/cwde/cdqe */
  2753. switch (c->op_bytes) {
  2754. case 2: c->dst.val = (s8)c->dst.val; break;
  2755. case 4: c->dst.val = (s16)c->dst.val; break;
  2756. case 8: c->dst.val = (s32)c->dst.val; break;
  2757. }
  2758. break;
  2759. case 0x9c: /* pushf */
  2760. c->src.val = (unsigned long) ctxt->eflags;
  2761. emulate_push(ctxt, ops);
  2762. break;
  2763. case 0x9d: /* popf */
  2764. c->dst.type = OP_REG;
  2765. c->dst.addr.reg = &ctxt->eflags;
  2766. c->dst.bytes = c->op_bytes;
  2767. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2768. if (rc != X86EMUL_CONTINUE)
  2769. goto done;
  2770. break;
  2771. case 0xa0 ... 0xa3: /* mov */
  2772. case 0xa4 ... 0xa5: /* movs */
  2773. goto mov;
  2774. case 0xa6 ... 0xa7: /* cmps */
  2775. c->dst.type = OP_NONE; /* Disable writeback. */
  2776. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2777. goto cmp;
  2778. case 0xa8 ... 0xa9: /* test ax, imm */
  2779. goto test;
  2780. case 0xaa ... 0xab: /* stos */
  2781. case 0xac ... 0xad: /* lods */
  2782. goto mov;
  2783. case 0xae ... 0xaf: /* scas */
  2784. goto cmp;
  2785. case 0xb0 ... 0xbf: /* mov r, imm */
  2786. goto mov;
  2787. case 0xc0 ... 0xc1:
  2788. emulate_grp2(ctxt);
  2789. break;
  2790. case 0xc3: /* ret */
  2791. c->dst.type = OP_REG;
  2792. c->dst.addr.reg = &c->eip;
  2793. c->dst.bytes = c->op_bytes;
  2794. goto pop_instruction;
  2795. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2796. mov:
  2797. c->dst.val = c->src.val;
  2798. break;
  2799. case 0xcb: /* ret far */
  2800. rc = emulate_ret_far(ctxt, ops);
  2801. if (rc != X86EMUL_CONTINUE)
  2802. goto done;
  2803. break;
  2804. case 0xcc: /* int3 */
  2805. irq = 3;
  2806. goto do_interrupt;
  2807. case 0xcd: /* int n */
  2808. irq = c->src.val;
  2809. do_interrupt:
  2810. rc = emulate_int(ctxt, ops, irq);
  2811. if (rc != X86EMUL_CONTINUE)
  2812. goto done;
  2813. break;
  2814. case 0xce: /* into */
  2815. if (ctxt->eflags & EFLG_OF) {
  2816. irq = 4;
  2817. goto do_interrupt;
  2818. }
  2819. break;
  2820. case 0xcf: /* iret */
  2821. rc = emulate_iret(ctxt, ops);
  2822. if (rc != X86EMUL_CONTINUE)
  2823. goto done;
  2824. break;
  2825. case 0xd0 ... 0xd1: /* Grp2 */
  2826. emulate_grp2(ctxt);
  2827. break;
  2828. case 0xd2 ... 0xd3: /* Grp2 */
  2829. c->src.val = c->regs[VCPU_REGS_RCX];
  2830. emulate_grp2(ctxt);
  2831. break;
  2832. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2833. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2834. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2835. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2836. jmp_rel(c, c->src.val);
  2837. break;
  2838. case 0xe4: /* inb */
  2839. case 0xe5: /* in */
  2840. goto do_io_in;
  2841. case 0xe6: /* outb */
  2842. case 0xe7: /* out */
  2843. goto do_io_out;
  2844. case 0xe8: /* call (near) */ {
  2845. long int rel = c->src.val;
  2846. c->src.val = (unsigned long) c->eip;
  2847. jmp_rel(c, rel);
  2848. emulate_push(ctxt, ops);
  2849. break;
  2850. }
  2851. case 0xe9: /* jmp rel */
  2852. goto jmp;
  2853. case 0xea: { /* jmp far */
  2854. unsigned short sel;
  2855. jump_far:
  2856. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2857. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2858. goto done;
  2859. c->eip = 0;
  2860. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2861. break;
  2862. }
  2863. case 0xeb:
  2864. jmp: /* jmp rel short */
  2865. jmp_rel(c, c->src.val);
  2866. c->dst.type = OP_NONE; /* Disable writeback. */
  2867. break;
  2868. case 0xec: /* in al,dx */
  2869. case 0xed: /* in (e/r)ax,dx */
  2870. c->src.val = c->regs[VCPU_REGS_RDX];
  2871. do_io_in:
  2872. c->dst.bytes = min(c->dst.bytes, 4u);
  2873. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2874. emulate_gp(ctxt, 0);
  2875. goto done;
  2876. }
  2877. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2878. &c->dst.val))
  2879. goto done; /* IO is needed */
  2880. break;
  2881. case 0xee: /* out dx,al */
  2882. case 0xef: /* out dx,(e/r)ax */
  2883. c->dst.val = c->regs[VCPU_REGS_RDX];
  2884. do_io_out:
  2885. c->src.bytes = min(c->src.bytes, 4u);
  2886. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2887. c->src.bytes)) {
  2888. emulate_gp(ctxt, 0);
  2889. goto done;
  2890. }
  2891. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2892. &c->src.val, 1, ctxt->vcpu);
  2893. c->dst.type = OP_NONE; /* Disable writeback. */
  2894. break;
  2895. case 0xf4: /* hlt */
  2896. ctxt->vcpu->arch.halt_request = 1;
  2897. break;
  2898. case 0xf5: /* cmc */
  2899. /* complement carry flag from eflags reg */
  2900. ctxt->eflags ^= EFLG_CF;
  2901. break;
  2902. case 0xf6 ... 0xf7: /* Grp3 */
  2903. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2904. goto cannot_emulate;
  2905. break;
  2906. case 0xf8: /* clc */
  2907. ctxt->eflags &= ~EFLG_CF;
  2908. break;
  2909. case 0xf9: /* stc */
  2910. ctxt->eflags |= EFLG_CF;
  2911. break;
  2912. case 0xfa: /* cli */
  2913. if (emulator_bad_iopl(ctxt, ops)) {
  2914. emulate_gp(ctxt, 0);
  2915. goto done;
  2916. } else
  2917. ctxt->eflags &= ~X86_EFLAGS_IF;
  2918. break;
  2919. case 0xfb: /* sti */
  2920. if (emulator_bad_iopl(ctxt, ops)) {
  2921. emulate_gp(ctxt, 0);
  2922. goto done;
  2923. } else {
  2924. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2925. ctxt->eflags |= X86_EFLAGS_IF;
  2926. }
  2927. break;
  2928. case 0xfc: /* cld */
  2929. ctxt->eflags &= ~EFLG_DF;
  2930. break;
  2931. case 0xfd: /* std */
  2932. ctxt->eflags |= EFLG_DF;
  2933. break;
  2934. case 0xfe: /* Grp4 */
  2935. grp45:
  2936. rc = emulate_grp45(ctxt, ops);
  2937. if (rc != X86EMUL_CONTINUE)
  2938. goto done;
  2939. break;
  2940. case 0xff: /* Grp5 */
  2941. if (c->modrm_reg == 5)
  2942. goto jump_far;
  2943. goto grp45;
  2944. default:
  2945. goto cannot_emulate;
  2946. }
  2947. writeback:
  2948. rc = writeback(ctxt, ops);
  2949. if (rc != X86EMUL_CONTINUE)
  2950. goto done;
  2951. /*
  2952. * restore dst type in case the decoding will be reused
  2953. * (happens for string instruction )
  2954. */
  2955. c->dst.type = saved_dst_type;
  2956. if ((c->d & SrcMask) == SrcSI)
  2957. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2958. VCPU_REGS_RSI, &c->src);
  2959. if ((c->d & DstMask) == DstDI)
  2960. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2961. &c->dst);
  2962. if (c->rep_prefix && (c->d & String)) {
  2963. struct read_cache *rc = &ctxt->decode.io_read;
  2964. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2965. /* The second termination condition only applies for REPE
  2966. * and REPNE. Test if the repeat string operation prefix is
  2967. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2968. * corresponding termination condition according to:
  2969. * - if REPE/REPZ and ZF = 0 then done
  2970. * - if REPNE/REPNZ and ZF = 1 then done
  2971. */
  2972. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2973. (c->b == 0xae) || (c->b == 0xaf))
  2974. && (((c->rep_prefix == REPE_PREFIX) &&
  2975. ((ctxt->eflags & EFLG_ZF) == 0))
  2976. || ((c->rep_prefix == REPNE_PREFIX) &&
  2977. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2978. ctxt->restart = false;
  2979. /*
  2980. * Re-enter guest when pio read ahead buffer is empty or,
  2981. * if it is not used, after each 1024 iteration.
  2982. */
  2983. else if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2984. (rc->end != 0 && rc->end == rc->pos)) {
  2985. ctxt->restart = false;
  2986. c->eip = ctxt->eip;
  2987. }
  2988. }
  2989. /*
  2990. * reset read cache here in case string instruction is restared
  2991. * without decoding
  2992. */
  2993. ctxt->decode.mem_read.end = 0;
  2994. if (!ctxt->restart)
  2995. ctxt->eip = c->eip;
  2996. done:
  2997. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2998. twobyte_insn:
  2999. switch (c->b) {
  3000. case 0x01: /* lgdt, lidt, lmsw */
  3001. switch (c->modrm_reg) {
  3002. u16 size;
  3003. unsigned long address;
  3004. case 0: /* vmcall */
  3005. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3006. goto cannot_emulate;
  3007. rc = kvm_fix_hypercall(ctxt->vcpu);
  3008. if (rc != X86EMUL_CONTINUE)
  3009. goto done;
  3010. /* Let the processor re-execute the fixed hypercall */
  3011. c->eip = ctxt->eip;
  3012. /* Disable writeback. */
  3013. c->dst.type = OP_NONE;
  3014. break;
  3015. case 2: /* lgdt */
  3016. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3017. &size, &address, c->op_bytes);
  3018. if (rc != X86EMUL_CONTINUE)
  3019. goto done;
  3020. realmode_lgdt(ctxt->vcpu, size, address);
  3021. /* Disable writeback. */
  3022. c->dst.type = OP_NONE;
  3023. break;
  3024. case 3: /* lidt/vmmcall */
  3025. if (c->modrm_mod == 3) {
  3026. switch (c->modrm_rm) {
  3027. case 1:
  3028. rc = kvm_fix_hypercall(ctxt->vcpu);
  3029. if (rc != X86EMUL_CONTINUE)
  3030. goto done;
  3031. break;
  3032. default:
  3033. goto cannot_emulate;
  3034. }
  3035. } else {
  3036. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3037. &size, &address,
  3038. c->op_bytes);
  3039. if (rc != X86EMUL_CONTINUE)
  3040. goto done;
  3041. realmode_lidt(ctxt->vcpu, size, address);
  3042. }
  3043. /* Disable writeback. */
  3044. c->dst.type = OP_NONE;
  3045. break;
  3046. case 4: /* smsw */
  3047. c->dst.bytes = 2;
  3048. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3049. break;
  3050. case 6: /* lmsw */
  3051. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3052. (c->src.val & 0x0f), ctxt->vcpu);
  3053. c->dst.type = OP_NONE;
  3054. break;
  3055. case 5: /* not defined */
  3056. emulate_ud(ctxt);
  3057. goto done;
  3058. case 7: /* invlpg*/
  3059. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3060. /* Disable writeback. */
  3061. c->dst.type = OP_NONE;
  3062. break;
  3063. default:
  3064. goto cannot_emulate;
  3065. }
  3066. break;
  3067. case 0x05: /* syscall */
  3068. rc = emulate_syscall(ctxt, ops);
  3069. if (rc != X86EMUL_CONTINUE)
  3070. goto done;
  3071. else
  3072. goto writeback;
  3073. break;
  3074. case 0x06:
  3075. emulate_clts(ctxt->vcpu);
  3076. break;
  3077. case 0x09: /* wbinvd */
  3078. kvm_emulate_wbinvd(ctxt->vcpu);
  3079. break;
  3080. case 0x08: /* invd */
  3081. case 0x0d: /* GrpP (prefetch) */
  3082. case 0x18: /* Grp16 (prefetch/nop) */
  3083. break;
  3084. case 0x20: /* mov cr, reg */
  3085. switch (c->modrm_reg) {
  3086. case 1:
  3087. case 5 ... 7:
  3088. case 9 ... 15:
  3089. emulate_ud(ctxt);
  3090. goto done;
  3091. }
  3092. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3093. break;
  3094. case 0x21: /* mov from dr to reg */
  3095. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3096. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3097. emulate_ud(ctxt);
  3098. goto done;
  3099. }
  3100. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3101. break;
  3102. case 0x22: /* mov reg, cr */
  3103. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3104. emulate_gp(ctxt, 0);
  3105. goto done;
  3106. }
  3107. c->dst.type = OP_NONE;
  3108. break;
  3109. case 0x23: /* mov from reg to dr */
  3110. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3111. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3112. emulate_ud(ctxt);
  3113. goto done;
  3114. }
  3115. if (ops->set_dr(c->modrm_reg, c->src.val &
  3116. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3117. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3118. /* #UD condition is already handled by the code above */
  3119. emulate_gp(ctxt, 0);
  3120. goto done;
  3121. }
  3122. c->dst.type = OP_NONE; /* no writeback */
  3123. break;
  3124. case 0x30:
  3125. /* wrmsr */
  3126. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3127. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3128. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3129. emulate_gp(ctxt, 0);
  3130. goto done;
  3131. }
  3132. rc = X86EMUL_CONTINUE;
  3133. break;
  3134. case 0x32:
  3135. /* rdmsr */
  3136. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3137. emulate_gp(ctxt, 0);
  3138. goto done;
  3139. } else {
  3140. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3141. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3142. }
  3143. rc = X86EMUL_CONTINUE;
  3144. break;
  3145. case 0x34: /* sysenter */
  3146. rc = emulate_sysenter(ctxt, ops);
  3147. if (rc != X86EMUL_CONTINUE)
  3148. goto done;
  3149. else
  3150. goto writeback;
  3151. break;
  3152. case 0x35: /* sysexit */
  3153. rc = emulate_sysexit(ctxt, ops);
  3154. if (rc != X86EMUL_CONTINUE)
  3155. goto done;
  3156. else
  3157. goto writeback;
  3158. break;
  3159. case 0x40 ... 0x4f: /* cmov */
  3160. c->dst.val = c->dst.orig_val = c->src.val;
  3161. if (!test_cc(c->b, ctxt->eflags))
  3162. c->dst.type = OP_NONE; /* no writeback */
  3163. break;
  3164. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3165. if (test_cc(c->b, ctxt->eflags))
  3166. jmp_rel(c, c->src.val);
  3167. break;
  3168. case 0x90 ... 0x9f: /* setcc r/m8 */
  3169. c->dst.val = test_cc(c->b, ctxt->eflags);
  3170. break;
  3171. case 0xa0: /* push fs */
  3172. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3173. break;
  3174. case 0xa1: /* pop fs */
  3175. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3176. if (rc != X86EMUL_CONTINUE)
  3177. goto done;
  3178. break;
  3179. case 0xa3:
  3180. bt: /* bt */
  3181. c->dst.type = OP_NONE;
  3182. /* only subword offset */
  3183. c->src.val &= (c->dst.bytes << 3) - 1;
  3184. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3185. break;
  3186. case 0xa4: /* shld imm8, r, r/m */
  3187. case 0xa5: /* shld cl, r, r/m */
  3188. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3189. break;
  3190. case 0xa8: /* push gs */
  3191. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3192. break;
  3193. case 0xa9: /* pop gs */
  3194. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3195. if (rc != X86EMUL_CONTINUE)
  3196. goto done;
  3197. break;
  3198. case 0xab:
  3199. bts: /* bts */
  3200. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3201. break;
  3202. case 0xac: /* shrd imm8, r, r/m */
  3203. case 0xad: /* shrd cl, r, r/m */
  3204. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3205. break;
  3206. case 0xae: /* clflush */
  3207. break;
  3208. case 0xb0 ... 0xb1: /* cmpxchg */
  3209. /*
  3210. * Save real source value, then compare EAX against
  3211. * destination.
  3212. */
  3213. c->src.orig_val = c->src.val;
  3214. c->src.val = c->regs[VCPU_REGS_RAX];
  3215. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3216. if (ctxt->eflags & EFLG_ZF) {
  3217. /* Success: write back to memory. */
  3218. c->dst.val = c->src.orig_val;
  3219. } else {
  3220. /* Failure: write the value we saw to EAX. */
  3221. c->dst.type = OP_REG;
  3222. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3223. }
  3224. break;
  3225. case 0xb3:
  3226. btr: /* btr */
  3227. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3228. break;
  3229. case 0xb6 ... 0xb7: /* movzx */
  3230. c->dst.bytes = c->op_bytes;
  3231. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3232. : (u16) c->src.val;
  3233. break;
  3234. case 0xba: /* Grp8 */
  3235. switch (c->modrm_reg & 3) {
  3236. case 0:
  3237. goto bt;
  3238. case 1:
  3239. goto bts;
  3240. case 2:
  3241. goto btr;
  3242. case 3:
  3243. goto btc;
  3244. }
  3245. break;
  3246. case 0xbb:
  3247. btc: /* btc */
  3248. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3249. break;
  3250. case 0xbc: { /* bsf */
  3251. u8 zf;
  3252. __asm__ ("bsf %2, %0; setz %1"
  3253. : "=r"(c->dst.val), "=q"(zf)
  3254. : "r"(c->src.val));
  3255. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3256. if (zf) {
  3257. ctxt->eflags |= X86_EFLAGS_ZF;
  3258. c->dst.type = OP_NONE; /* Disable writeback. */
  3259. }
  3260. break;
  3261. }
  3262. case 0xbd: { /* bsr */
  3263. u8 zf;
  3264. __asm__ ("bsr %2, %0; setz %1"
  3265. : "=r"(c->dst.val), "=q"(zf)
  3266. : "r"(c->src.val));
  3267. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3268. if (zf) {
  3269. ctxt->eflags |= X86_EFLAGS_ZF;
  3270. c->dst.type = OP_NONE; /* Disable writeback. */
  3271. }
  3272. break;
  3273. }
  3274. case 0xbe ... 0xbf: /* movsx */
  3275. c->dst.bytes = c->op_bytes;
  3276. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3277. (s16) c->src.val;
  3278. break;
  3279. case 0xc0 ... 0xc1: /* xadd */
  3280. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3281. /* Write back the register source. */
  3282. c->src.val = c->dst.orig_val;
  3283. write_register_operand(&c->src);
  3284. break;
  3285. case 0xc3: /* movnti */
  3286. c->dst.bytes = c->op_bytes;
  3287. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3288. (u64) c->src.val;
  3289. break;
  3290. case 0xc7: /* Grp9 (cmpxchg8b) */
  3291. rc = emulate_grp9(ctxt, ops);
  3292. if (rc != X86EMUL_CONTINUE)
  3293. goto done;
  3294. break;
  3295. default:
  3296. goto cannot_emulate;
  3297. }
  3298. goto writeback;
  3299. cannot_emulate:
  3300. DPRINTF("Cannot emulate %02x\n", c->b);
  3301. return -1;
  3302. }