r100_track.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. #define R100_TRACK_MAX_TEXTURE 3
  2. #define R200_TRACK_MAX_TEXTURE 6
  3. #define R300_TRACK_MAX_TEXTURE 16
  4. #define R100_MAX_CB 1
  5. #define R300_MAX_CB 4
  6. /*
  7. * CS functions
  8. */
  9. struct r100_cs_track_cb {
  10. struct radeon_bo *robj;
  11. unsigned pitch;
  12. unsigned cpp;
  13. unsigned offset;
  14. };
  15. struct r100_cs_track_array {
  16. struct radeon_bo *robj;
  17. unsigned esize;
  18. };
  19. struct r100_cs_cube_info {
  20. struct radeon_bo *robj;
  21. unsigned offset;
  22. unsigned width;
  23. unsigned height;
  24. };
  25. #define R100_TRACK_COMP_NONE 0
  26. #define R100_TRACK_COMP_DXT1 1
  27. #define R100_TRACK_COMP_DXT35 2
  28. struct r100_cs_track_texture {
  29. struct radeon_bo *robj;
  30. struct r100_cs_cube_info cube_info[5]; /* info for 5 non-primary faces */
  31. unsigned pitch;
  32. unsigned width;
  33. unsigned height;
  34. unsigned num_levels;
  35. unsigned cpp;
  36. unsigned tex_coord_type;
  37. unsigned txdepth;
  38. unsigned width_11;
  39. unsigned height_11;
  40. bool use_pitch;
  41. bool enabled;
  42. bool lookup_disable;
  43. bool roundup_w;
  44. bool roundup_h;
  45. unsigned compress_format;
  46. };
  47. struct r100_cs_track {
  48. unsigned num_cb;
  49. unsigned num_texture;
  50. unsigned maxy;
  51. unsigned vtx_size;
  52. unsigned vap_vf_cntl;
  53. unsigned vap_alt_nverts;
  54. unsigned immd_dwords;
  55. unsigned num_arrays;
  56. unsigned max_indx;
  57. unsigned color_channel_mask;
  58. struct r100_cs_track_array arrays[11];
  59. struct r100_cs_track_cb cb[R300_MAX_CB];
  60. struct r100_cs_track_cb zb;
  61. struct r100_cs_track_texture textures[R300_TRACK_MAX_TEXTURE];
  62. bool z_enabled;
  63. bool separate_cube;
  64. bool zb_cb_clear;
  65. bool blend_read_enable;
  66. bool cb_dirty;
  67. bool zb_dirty;
  68. bool tex_dirty;
  69. };
  70. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track);
  71. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track);
  72. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  73. struct radeon_cs_reloc **cs_reloc);
  74. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  75. struct radeon_cs_packet *pkt);
  76. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  77. int r200_packet0_check(struct radeon_cs_parser *p,
  78. struct radeon_cs_packet *pkt,
  79. unsigned idx, unsigned reg);
  80. static inline int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  81. struct radeon_cs_packet *pkt,
  82. unsigned idx,
  83. unsigned reg)
  84. {
  85. int r;
  86. u32 tile_flags = 0;
  87. u32 tmp;
  88. struct radeon_cs_reloc *reloc;
  89. u32 value;
  90. r = r100_cs_packet_next_reloc(p, &reloc);
  91. if (r) {
  92. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  93. idx, reg);
  94. r100_cs_dump_packet(p, pkt);
  95. return r;
  96. }
  97. value = radeon_get_ib_value(p, idx);
  98. tmp = value & 0x003fffff;
  99. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  100. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  101. tile_flags |= RADEON_DST_TILE_MACRO;
  102. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  103. if (reg == RADEON_SRC_PITCH_OFFSET) {
  104. DRM_ERROR("Cannot src blit from microtiled surface\n");
  105. r100_cs_dump_packet(p, pkt);
  106. return -EINVAL;
  107. }
  108. tile_flags |= RADEON_DST_TILE_MICRO;
  109. }
  110. tmp |= tile_flags;
  111. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  112. return 0;
  113. }
  114. static inline int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  115. struct radeon_cs_packet *pkt,
  116. int idx)
  117. {
  118. unsigned c, i;
  119. struct radeon_cs_reloc *reloc;
  120. struct r100_cs_track *track;
  121. int r = 0;
  122. volatile uint32_t *ib;
  123. u32 idx_value;
  124. ib = p->ib->ptr;
  125. track = (struct r100_cs_track *)p->track;
  126. c = radeon_get_ib_value(p, idx++) & 0x1F;
  127. track->num_arrays = c;
  128. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  129. r = r100_cs_packet_next_reloc(p, &reloc);
  130. if (r) {
  131. DRM_ERROR("No reloc for packet3 %d\n",
  132. pkt->opcode);
  133. r100_cs_dump_packet(p, pkt);
  134. return r;
  135. }
  136. idx_value = radeon_get_ib_value(p, idx);
  137. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  138. track->arrays[i + 0].esize = idx_value >> 8;
  139. track->arrays[i + 0].robj = reloc->robj;
  140. track->arrays[i + 0].esize &= 0x7F;
  141. r = r100_cs_packet_next_reloc(p, &reloc);
  142. if (r) {
  143. DRM_ERROR("No reloc for packet3 %d\n",
  144. pkt->opcode);
  145. r100_cs_dump_packet(p, pkt);
  146. return r;
  147. }
  148. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  149. track->arrays[i + 1].robj = reloc->robj;
  150. track->arrays[i + 1].esize = idx_value >> 24;
  151. track->arrays[i + 1].esize &= 0x7F;
  152. }
  153. if (c & 1) {
  154. r = r100_cs_packet_next_reloc(p, &reloc);
  155. if (r) {
  156. DRM_ERROR("No reloc for packet3 %d\n",
  157. pkt->opcode);
  158. r100_cs_dump_packet(p, pkt);
  159. return r;
  160. }
  161. idx_value = radeon_get_ib_value(p, idx);
  162. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  163. track->arrays[i + 0].robj = reloc->robj;
  164. track->arrays[i + 0].esize = idx_value >> 8;
  165. track->arrays[i + 0].esize &= 0x7F;
  166. }
  167. return r;
  168. }