sky2.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define SKY2_VLAN_TAG_USED 1
  44. #endif
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.13"
  48. #define PFX DRV_NAME " "
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. #define RX_SKB_ALIGN 8
  59. #define RX_BUF_WRITE 16
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static int idle_timeout = 0;
  84. module_param(idle_timeout, int, 0);
  85. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  110. #ifdef broken
  111. /* This device causes data corruption problems that are not resolved */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. #endif
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { 0 }
  121. };
  122. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  123. /* Avoid conditionals by using array */
  124. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  125. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  126. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  127. /* This driver supports yukon2 chipset only */
  128. static const char *yukon2_name[] = {
  129. "XL", /* 0xb3 */
  130. "EC Ultra", /* 0xb4 */
  131. "Extreme", /* 0xb5 */
  132. "EC", /* 0xb6 */
  133. "FE", /* 0xb7 */
  134. };
  135. /* Access to external PHY */
  136. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  137. {
  138. int i;
  139. gma_write16(hw, port, GM_SMI_DATA, val);
  140. gma_write16(hw, port, GM_SMI_CTRL,
  141. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(1);
  146. }
  147. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. }
  150. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  151. {
  152. int i;
  153. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  154. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  155. for (i = 0; i < PHY_RETRIES; i++) {
  156. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  157. *val = gma_read16(hw, port, GM_SMI_DATA);
  158. return 0;
  159. }
  160. udelay(1);
  161. }
  162. return -ETIMEDOUT;
  163. }
  164. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  165. {
  166. u16 v;
  167. if (__gm_phy_read(hw, port, reg, &v) != 0)
  168. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  169. return v;
  170. }
  171. static void sky2_power_on(struct sky2_hw *hw)
  172. {
  173. /* switch power to VCC (WA for VAUX problem) */
  174. sky2_write8(hw, B0_POWER_CTRL,
  175. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  176. /* disable Core Clock Division, */
  177. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  178. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  179. /* enable bits are inverted */
  180. sky2_write8(hw, B2_Y2_CLK_GATE,
  181. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  182. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  183. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  184. else
  185. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  186. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  187. u32 reg1;
  188. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  189. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  190. reg1 &= P_ASPM_CONTROL_MSK;
  191. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  192. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  193. }
  194. }
  195. static void sky2_power_aux(struct sky2_hw *hw)
  196. {
  197. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  198. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  199. else
  200. /* enable bits are inverted */
  201. sky2_write8(hw, B2_Y2_CLK_GATE,
  202. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  203. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  204. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  205. /* switch power to VAUX */
  206. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  207. sky2_write8(hw, B0_POWER_CTRL,
  208. (PC_VAUX_ENA | PC_VCC_ENA |
  209. PC_VAUX_ON | PC_VCC_OFF));
  210. }
  211. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  212. {
  213. u16 reg;
  214. /* disable all GMAC IRQ's */
  215. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  216. /* disable PHY IRQs */
  217. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  218. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  219. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  220. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  221. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  222. reg = gma_read16(hw, port, GM_RX_CTRL);
  223. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  224. gma_write16(hw, port, GM_RX_CTRL, reg);
  225. }
  226. /* flow control to advertise bits */
  227. static const u16 copper_fc_adv[] = {
  228. [FC_NONE] = 0,
  229. [FC_TX] = PHY_M_AN_ASP,
  230. [FC_RX] = PHY_M_AN_PC,
  231. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  232. };
  233. /* flow control to advertise bits when using 1000BaseX */
  234. static const u16 fiber_fc_adv[] = {
  235. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  236. [FC_TX] = PHY_M_P_ASYM_MD_X,
  237. [FC_RX] = PHY_M_P_SYM_MD_X,
  238. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  239. };
  240. /* flow control to GMA disable bits */
  241. static const u16 gm_fc_disable[] = {
  242. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  243. [FC_TX] = GM_GPCR_FC_RX_DIS,
  244. [FC_RX] = GM_GPCR_FC_TX_DIS,
  245. [FC_BOTH] = 0,
  246. };
  247. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  248. {
  249. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  250. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  251. if (sky2->autoneg == AUTONEG_ENABLE
  252. && !(hw->chip_id == CHIP_ID_YUKON_XL
  253. || hw->chip_id == CHIP_ID_YUKON_EC_U
  254. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  255. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  256. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  257. PHY_M_EC_MAC_S_MSK);
  258. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  259. if (hw->chip_id == CHIP_ID_YUKON_EC)
  260. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  261. else
  262. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  263. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  264. }
  265. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  266. if (sky2_is_copper(hw)) {
  267. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  268. /* enable automatic crossover */
  269. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  270. } else {
  271. /* disable energy detect */
  272. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  273. /* enable automatic crossover */
  274. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  275. if (sky2->autoneg == AUTONEG_ENABLE
  276. && (hw->chip_id == CHIP_ID_YUKON_XL
  277. || hw->chip_id == CHIP_ID_YUKON_EC_U
  278. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  279. ctrl &= ~PHY_M_PC_DSC_MSK;
  280. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  281. }
  282. }
  283. } else {
  284. /* workaround for deviation #4.88 (CRC errors) */
  285. /* disable Automatic Crossover */
  286. ctrl &= ~PHY_M_PC_MDIX_MSK;
  287. }
  288. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  289. /* special setup for PHY 88E1112 Fiber */
  290. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  291. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  292. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  293. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  294. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  295. ctrl &= ~PHY_M_MAC_MD_MSK;
  296. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  297. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  298. if (hw->pmd_type == 'P') {
  299. /* select page 1 to access Fiber registers */
  300. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  301. /* for SFP-module set SIGDET polarity to low */
  302. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  303. ctrl |= PHY_M_FIB_SIGD_POL;
  304. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  305. }
  306. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  307. }
  308. ctrl = PHY_CT_RESET;
  309. ct1000 = 0;
  310. adv = PHY_AN_CSMA;
  311. reg = 0;
  312. if (sky2->autoneg == AUTONEG_ENABLE) {
  313. if (sky2_is_copper(hw)) {
  314. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  315. ct1000 |= PHY_M_1000C_AFD;
  316. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  317. ct1000 |= PHY_M_1000C_AHD;
  318. if (sky2->advertising & ADVERTISED_100baseT_Full)
  319. adv |= PHY_M_AN_100_FD;
  320. if (sky2->advertising & ADVERTISED_100baseT_Half)
  321. adv |= PHY_M_AN_100_HD;
  322. if (sky2->advertising & ADVERTISED_10baseT_Full)
  323. adv |= PHY_M_AN_10_FD;
  324. if (sky2->advertising & ADVERTISED_10baseT_Half)
  325. adv |= PHY_M_AN_10_HD;
  326. adv |= copper_fc_adv[sky2->flow_mode];
  327. } else { /* special defines for FIBER (88E1040S only) */
  328. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  329. adv |= PHY_M_AN_1000X_AFD;
  330. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  331. adv |= PHY_M_AN_1000X_AHD;
  332. adv |= fiber_fc_adv[sky2->flow_mode];
  333. }
  334. /* Restart Auto-negotiation */
  335. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  336. } else {
  337. /* forced speed/duplex settings */
  338. ct1000 = PHY_M_1000C_MSE;
  339. /* Disable auto update for duplex flow control and speed */
  340. reg |= GM_GPCR_AU_ALL_DIS;
  341. switch (sky2->speed) {
  342. case SPEED_1000:
  343. ctrl |= PHY_CT_SP1000;
  344. reg |= GM_GPCR_SPEED_1000;
  345. break;
  346. case SPEED_100:
  347. ctrl |= PHY_CT_SP100;
  348. reg |= GM_GPCR_SPEED_100;
  349. break;
  350. }
  351. if (sky2->duplex == DUPLEX_FULL) {
  352. reg |= GM_GPCR_DUP_FULL;
  353. ctrl |= PHY_CT_DUP_MD;
  354. } else if (sky2->speed < SPEED_1000)
  355. sky2->flow_mode = FC_NONE;
  356. reg |= gm_fc_disable[sky2->flow_mode];
  357. /* Forward pause packets to GMAC? */
  358. if (sky2->flow_mode & FC_RX)
  359. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  360. else
  361. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  362. }
  363. gma_write16(hw, port, GM_GP_CTRL, reg);
  364. if (hw->chip_id != CHIP_ID_YUKON_FE)
  365. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  366. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  367. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  368. /* Setup Phy LED's */
  369. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  370. ledover = 0;
  371. switch (hw->chip_id) {
  372. case CHIP_ID_YUKON_FE:
  373. /* on 88E3082 these bits are at 11..9 (shifted left) */
  374. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  375. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  376. /* delete ACT LED control bits */
  377. ctrl &= ~PHY_M_FELP_LED1_MSK;
  378. /* change ACT LED control to blink mode */
  379. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  380. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  381. break;
  382. case CHIP_ID_YUKON_XL:
  383. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  384. /* select page 3 to access LED control register */
  385. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  386. /* set LED Function Control register */
  387. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  388. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  389. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  390. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  391. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  392. /* set Polarity Control register */
  393. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  394. (PHY_M_POLC_LS1_P_MIX(4) |
  395. PHY_M_POLC_IS0_P_MIX(4) |
  396. PHY_M_POLC_LOS_CTRL(2) |
  397. PHY_M_POLC_INIT_CTRL(2) |
  398. PHY_M_POLC_STA1_CTRL(2) |
  399. PHY_M_POLC_STA0_CTRL(2)));
  400. /* restore page register */
  401. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  402. break;
  403. case CHIP_ID_YUKON_EC_U:
  404. case CHIP_ID_YUKON_EX:
  405. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  406. /* select page 3 to access LED control register */
  407. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  408. /* set LED Function Control register */
  409. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  410. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  411. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  412. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  413. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  414. /* set Blink Rate in LED Timer Control Register */
  415. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  416. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  417. /* restore page register */
  418. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  419. break;
  420. default:
  421. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  422. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  423. /* turn off the Rx LED (LED_RX) */
  424. ledover &= ~PHY_M_LED_MO_RX;
  425. }
  426. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  427. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  428. /* apply fixes in PHY AFE */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  430. /* increase differential signal amplitude in 10BASE-T */
  431. gm_phy_write(hw, port, 0x18, 0xaa99);
  432. gm_phy_write(hw, port, 0x17, 0x2011);
  433. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  434. gm_phy_write(hw, port, 0x18, 0xa204);
  435. gm_phy_write(hw, port, 0x17, 0x2002);
  436. /* set page register to 0 */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  438. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  439. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  440. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  441. /* turn on 100 Mbps LED (LED_LINK100) */
  442. ledover |= PHY_M_LED_MO_100;
  443. }
  444. if (ledover)
  445. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  446. }
  447. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  448. if (sky2->autoneg == AUTONEG_ENABLE)
  449. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  450. else
  451. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  452. }
  453. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  454. {
  455. u32 reg1;
  456. static const u32 phy_power[]
  457. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  458. /* looks like this XL is back asswards .. */
  459. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  460. onoff = !onoff;
  461. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  462. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  463. if (onoff)
  464. /* Turn off phy power saving */
  465. reg1 &= ~phy_power[port];
  466. else
  467. reg1 |= phy_power[port];
  468. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  469. sky2_pci_read32(hw, PCI_DEV_REG1);
  470. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  471. udelay(100);
  472. }
  473. /* Force a renegotiation */
  474. static void sky2_phy_reinit(struct sky2_port *sky2)
  475. {
  476. spin_lock_bh(&sky2->phy_lock);
  477. sky2_phy_init(sky2->hw, sky2->port);
  478. spin_unlock_bh(&sky2->phy_lock);
  479. }
  480. /* Put device in state to listen for Wake On Lan */
  481. static void sky2_wol_init(struct sky2_port *sky2)
  482. {
  483. struct sky2_hw *hw = sky2->hw;
  484. unsigned port = sky2->port;
  485. enum flow_control save_mode;
  486. u16 ctrl;
  487. u32 reg1;
  488. /* Bring hardware out of reset */
  489. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  490. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  491. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  492. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  493. /* Force to 10/100
  494. * sky2_reset will re-enable on resume
  495. */
  496. save_mode = sky2->flow_mode;
  497. ctrl = sky2->advertising;
  498. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  499. sky2->flow_mode = FC_NONE;
  500. sky2_phy_power(hw, port, 1);
  501. sky2_phy_reinit(sky2);
  502. sky2->flow_mode = save_mode;
  503. sky2->advertising = ctrl;
  504. /* Set GMAC to no flow control and auto update for speed/duplex */
  505. gma_write16(hw, port, GM_GP_CTRL,
  506. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  507. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  508. /* Set WOL address */
  509. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  510. sky2->netdev->dev_addr, ETH_ALEN);
  511. /* Turn on appropriate WOL control bits */
  512. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  513. ctrl = 0;
  514. if (sky2->wol & WAKE_PHY)
  515. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  516. else
  517. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  518. if (sky2->wol & WAKE_MAGIC)
  519. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  520. else
  521. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  522. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  523. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  524. /* Turn on legacy PCI-Express PME mode */
  525. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  526. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  527. reg1 |= PCI_Y2_PME_LEGACY;
  528. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  529. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  530. /* block receiver */
  531. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  532. }
  533. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  534. {
  535. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  536. u16 reg;
  537. int i;
  538. const u8 *addr = hw->dev[port]->dev_addr;
  539. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  540. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  541. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  542. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  543. /* WA DEV_472 -- looks like crossed wires on port 2 */
  544. /* clear GMAC 1 Control reset */
  545. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  546. do {
  547. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  548. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  549. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  550. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  551. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  552. }
  553. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  554. /* Enable Transmit FIFO Underrun */
  555. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  556. spin_lock_bh(&sky2->phy_lock);
  557. sky2_phy_init(hw, port);
  558. spin_unlock_bh(&sky2->phy_lock);
  559. /* MIB clear */
  560. reg = gma_read16(hw, port, GM_PHY_ADDR);
  561. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  562. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  563. gma_read16(hw, port, i);
  564. gma_write16(hw, port, GM_PHY_ADDR, reg);
  565. /* transmit control */
  566. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  567. /* receive control reg: unicast + multicast + no FCS */
  568. gma_write16(hw, port, GM_RX_CTRL,
  569. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  570. /* transmit flow control */
  571. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  572. /* transmit parameter */
  573. gma_write16(hw, port, GM_TX_PARAM,
  574. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  575. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  576. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  577. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  578. /* serial mode register */
  579. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  580. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  581. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  582. reg |= GM_SMOD_JUMBO_ENA;
  583. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  584. /* virtual address for data */
  585. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  586. /* physical address: used for pause frames */
  587. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  588. /* ignore counter overflows */
  589. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  590. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  591. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  592. /* Configure Rx MAC FIFO */
  593. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  594. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  595. GMF_OPER_ON | GMF_RX_F_FL_ON);
  596. /* Flush Rx MAC FIFO on any flow control or error */
  597. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  598. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  599. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  600. /* Configure Tx MAC FIFO */
  601. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  602. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  603. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  604. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  605. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  606. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  607. /* set Tx GMAC FIFO Almost Empty Threshold */
  608. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  609. /* Disable Store & Forward mode for TX */
  610. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  611. }
  612. }
  613. }
  614. /* Assign Ram Buffer allocation to queue */
  615. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  616. {
  617. u32 end;
  618. /* convert from K bytes to qwords used for hw register */
  619. start *= 1024/8;
  620. space *= 1024/8;
  621. end = start + space - 1;
  622. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  623. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  624. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  625. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  626. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  627. if (q == Q_R1 || q == Q_R2) {
  628. u32 tp = space - space/4;
  629. /* On receive queue's set the thresholds
  630. * give receiver priority when > 3/4 full
  631. * send pause when down to 2K
  632. */
  633. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  634. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  635. tp = space - 2048/8;
  636. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  637. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  638. } else {
  639. /* Enable store & forward on Tx queue's because
  640. * Tx FIFO is only 1K on Yukon
  641. */
  642. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  643. }
  644. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  645. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  646. }
  647. /* Setup Bus Memory Interface */
  648. static void sky2_qset(struct sky2_hw *hw, u16 q)
  649. {
  650. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  651. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  652. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  653. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  654. }
  655. /* Setup prefetch unit registers. This is the interface between
  656. * hardware and driver list elements
  657. */
  658. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  659. u64 addr, u32 last)
  660. {
  661. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  662. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  663. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  664. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  665. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  666. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  667. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  668. }
  669. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  670. {
  671. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  672. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  673. le->ctrl = 0;
  674. return le;
  675. }
  676. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  677. struct sky2_tx_le *le)
  678. {
  679. return sky2->tx_ring + (le - sky2->tx_le);
  680. }
  681. /* Update chip's next pointer */
  682. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  683. {
  684. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  685. wmb();
  686. sky2_write16(hw, q, idx);
  687. sky2_read16(hw, q);
  688. }
  689. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  690. {
  691. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  692. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  693. le->ctrl = 0;
  694. return le;
  695. }
  696. /* Return high part of DMA address (could be 32 or 64 bit) */
  697. static inline u32 high32(dma_addr_t a)
  698. {
  699. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  700. }
  701. /* Build description to hardware for one receive segment */
  702. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  703. dma_addr_t map, unsigned len)
  704. {
  705. struct sky2_rx_le *le;
  706. u32 hi = high32(map);
  707. if (sky2->rx_addr64 != hi) {
  708. le = sky2_next_rx(sky2);
  709. le->addr = cpu_to_le32(hi);
  710. le->opcode = OP_ADDR64 | HW_OWNER;
  711. sky2->rx_addr64 = high32(map + len);
  712. }
  713. le = sky2_next_rx(sky2);
  714. le->addr = cpu_to_le32((u32) map);
  715. le->length = cpu_to_le16(len);
  716. le->opcode = op | HW_OWNER;
  717. }
  718. /* Build description to hardware for one possibly fragmented skb */
  719. static void sky2_rx_submit(struct sky2_port *sky2,
  720. const struct rx_ring_info *re)
  721. {
  722. int i;
  723. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  724. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  725. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  726. }
  727. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  728. unsigned size)
  729. {
  730. struct sk_buff *skb = re->skb;
  731. int i;
  732. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  733. pci_unmap_len_set(re, data_size, size);
  734. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  735. re->frag_addr[i] = pci_map_page(pdev,
  736. skb_shinfo(skb)->frags[i].page,
  737. skb_shinfo(skb)->frags[i].page_offset,
  738. skb_shinfo(skb)->frags[i].size,
  739. PCI_DMA_FROMDEVICE);
  740. }
  741. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  742. {
  743. struct sk_buff *skb = re->skb;
  744. int i;
  745. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  746. PCI_DMA_FROMDEVICE);
  747. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  748. pci_unmap_page(pdev, re->frag_addr[i],
  749. skb_shinfo(skb)->frags[i].size,
  750. PCI_DMA_FROMDEVICE);
  751. }
  752. /* Tell chip where to start receive checksum.
  753. * Actually has two checksums, but set both same to avoid possible byte
  754. * order problems.
  755. */
  756. static void rx_set_checksum(struct sky2_port *sky2)
  757. {
  758. struct sky2_rx_le *le;
  759. le = sky2_next_rx(sky2);
  760. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  761. le->ctrl = 0;
  762. le->opcode = OP_TCPSTART | HW_OWNER;
  763. sky2_write32(sky2->hw,
  764. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  765. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  766. }
  767. /*
  768. * The RX Stop command will not work for Yukon-2 if the BMU does not
  769. * reach the end of packet and since we can't make sure that we have
  770. * incoming data, we must reset the BMU while it is not doing a DMA
  771. * transfer. Since it is possible that the RX path is still active,
  772. * the RX RAM buffer will be stopped first, so any possible incoming
  773. * data will not trigger a DMA. After the RAM buffer is stopped, the
  774. * BMU is polled until any DMA in progress is ended and only then it
  775. * will be reset.
  776. */
  777. static void sky2_rx_stop(struct sky2_port *sky2)
  778. {
  779. struct sky2_hw *hw = sky2->hw;
  780. unsigned rxq = rxqaddr[sky2->port];
  781. int i;
  782. /* disable the RAM Buffer receive queue */
  783. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  784. for (i = 0; i < 0xffff; i++)
  785. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  786. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  787. goto stopped;
  788. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  789. sky2->netdev->name);
  790. stopped:
  791. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  792. /* reset the Rx prefetch unit */
  793. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  794. }
  795. /* Clean out receive buffer area, assumes receiver hardware stopped */
  796. static void sky2_rx_clean(struct sky2_port *sky2)
  797. {
  798. unsigned i;
  799. memset(sky2->rx_le, 0, RX_LE_BYTES);
  800. for (i = 0; i < sky2->rx_pending; i++) {
  801. struct rx_ring_info *re = sky2->rx_ring + i;
  802. if (re->skb) {
  803. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  804. kfree_skb(re->skb);
  805. re->skb = NULL;
  806. }
  807. }
  808. }
  809. /* Basic MII support */
  810. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  811. {
  812. struct mii_ioctl_data *data = if_mii(ifr);
  813. struct sky2_port *sky2 = netdev_priv(dev);
  814. struct sky2_hw *hw = sky2->hw;
  815. int err = -EOPNOTSUPP;
  816. if (!netif_running(dev))
  817. return -ENODEV; /* Phy still in reset */
  818. switch (cmd) {
  819. case SIOCGMIIPHY:
  820. data->phy_id = PHY_ADDR_MARV;
  821. /* fallthru */
  822. case SIOCGMIIREG: {
  823. u16 val = 0;
  824. spin_lock_bh(&sky2->phy_lock);
  825. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  826. spin_unlock_bh(&sky2->phy_lock);
  827. data->val_out = val;
  828. break;
  829. }
  830. case SIOCSMIIREG:
  831. if (!capable(CAP_NET_ADMIN))
  832. return -EPERM;
  833. spin_lock_bh(&sky2->phy_lock);
  834. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  835. data->val_in);
  836. spin_unlock_bh(&sky2->phy_lock);
  837. break;
  838. }
  839. return err;
  840. }
  841. #ifdef SKY2_VLAN_TAG_USED
  842. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  843. {
  844. struct sky2_port *sky2 = netdev_priv(dev);
  845. struct sky2_hw *hw = sky2->hw;
  846. u16 port = sky2->port;
  847. netif_tx_lock_bh(dev);
  848. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  849. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  850. sky2->vlgrp = grp;
  851. netif_tx_unlock_bh(dev);
  852. }
  853. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  854. {
  855. struct sky2_port *sky2 = netdev_priv(dev);
  856. struct sky2_hw *hw = sky2->hw;
  857. u16 port = sky2->port;
  858. netif_tx_lock_bh(dev);
  859. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  860. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  861. vlan_group_set_device(sky2->vlgrp, vid, NULL);
  862. netif_tx_unlock_bh(dev);
  863. }
  864. #endif
  865. /*
  866. * Allocate an skb for receiving. If the MTU is large enough
  867. * make the skb non-linear with a fragment list of pages.
  868. *
  869. * It appears the hardware has a bug in the FIFO logic that
  870. * cause it to hang if the FIFO gets overrun and the receive buffer
  871. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  872. * aligned except if slab debugging is enabled.
  873. */
  874. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  875. {
  876. struct sk_buff *skb;
  877. unsigned long p;
  878. int i;
  879. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  880. if (!skb)
  881. goto nomem;
  882. p = (unsigned long) skb->data;
  883. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  884. for (i = 0; i < sky2->rx_nfrags; i++) {
  885. struct page *page = alloc_page(GFP_ATOMIC);
  886. if (!page)
  887. goto free_partial;
  888. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  889. }
  890. return skb;
  891. free_partial:
  892. kfree_skb(skb);
  893. nomem:
  894. return NULL;
  895. }
  896. /*
  897. * Allocate and setup receiver buffer pool.
  898. * Normal case this ends up creating one list element for skb
  899. * in the receive ring. Worst case if using large MTU and each
  900. * allocation falls on a different 64 bit region, that results
  901. * in 6 list elements per ring entry.
  902. * One element is used for checksum enable/disable, and one
  903. * extra to avoid wrap.
  904. */
  905. static int sky2_rx_start(struct sky2_port *sky2)
  906. {
  907. struct sky2_hw *hw = sky2->hw;
  908. struct rx_ring_info *re;
  909. unsigned rxq = rxqaddr[sky2->port];
  910. unsigned i, size, space, thresh;
  911. sky2->rx_put = sky2->rx_next = 0;
  912. sky2_qset(hw, rxq);
  913. /* On PCI express lowering the watermark gives better performance */
  914. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  915. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  916. /* These chips have no ram buffer?
  917. * MAC Rx RAM Read is controlled by hardware */
  918. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  919. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  920. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  921. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  922. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  923. rx_set_checksum(sky2);
  924. /* Space needed for frame data + headers rounded up */
  925. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  926. + 8;
  927. /* Stopping point for hardware truncation */
  928. thresh = (size - 8) / sizeof(u32);
  929. /* Account for overhead of skb - to avoid order > 0 allocation */
  930. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  931. + sizeof(struct skb_shared_info);
  932. sky2->rx_nfrags = space >> PAGE_SHIFT;
  933. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  934. if (sky2->rx_nfrags != 0) {
  935. /* Compute residue after pages */
  936. space = sky2->rx_nfrags << PAGE_SHIFT;
  937. if (space < size)
  938. size -= space;
  939. else
  940. size = 0;
  941. /* Optimize to handle small packets and headers */
  942. if (size < copybreak)
  943. size = copybreak;
  944. if (size < ETH_HLEN)
  945. size = ETH_HLEN;
  946. }
  947. sky2->rx_data_size = size;
  948. /* Fill Rx ring */
  949. for (i = 0; i < sky2->rx_pending; i++) {
  950. re = sky2->rx_ring + i;
  951. re->skb = sky2_rx_alloc(sky2);
  952. if (!re->skb)
  953. goto nomem;
  954. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  955. sky2_rx_submit(sky2, re);
  956. }
  957. /*
  958. * The receiver hangs if it receives frames larger than the
  959. * packet buffer. As a workaround, truncate oversize frames, but
  960. * the register is limited to 9 bits, so if you do frames > 2052
  961. * you better get the MTU right!
  962. */
  963. if (thresh > 0x1ff)
  964. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  965. else {
  966. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  967. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  968. }
  969. /* Tell chip about available buffers */
  970. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  971. return 0;
  972. nomem:
  973. sky2_rx_clean(sky2);
  974. return -ENOMEM;
  975. }
  976. /* Bring up network interface. */
  977. static int sky2_up(struct net_device *dev)
  978. {
  979. struct sky2_port *sky2 = netdev_priv(dev);
  980. struct sky2_hw *hw = sky2->hw;
  981. unsigned port = sky2->port;
  982. u32 ramsize, imask;
  983. int cap, err = -ENOMEM;
  984. struct net_device *otherdev = hw->dev[sky2->port^1];
  985. /*
  986. * On dual port PCI-X card, there is an problem where status
  987. * can be received out of order due to split transactions
  988. */
  989. if (otherdev && netif_running(otherdev) &&
  990. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  991. struct sky2_port *osky2 = netdev_priv(otherdev);
  992. u16 cmd;
  993. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  994. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  995. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  996. sky2->rx_csum = 0;
  997. osky2->rx_csum = 0;
  998. }
  999. if (netif_msg_ifup(sky2))
  1000. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1001. /* must be power of 2 */
  1002. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1003. TX_RING_SIZE *
  1004. sizeof(struct sky2_tx_le),
  1005. &sky2->tx_le_map);
  1006. if (!sky2->tx_le)
  1007. goto err_out;
  1008. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1009. GFP_KERNEL);
  1010. if (!sky2->tx_ring)
  1011. goto err_out;
  1012. sky2->tx_prod = sky2->tx_cons = 0;
  1013. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1014. &sky2->rx_le_map);
  1015. if (!sky2->rx_le)
  1016. goto err_out;
  1017. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1018. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1019. GFP_KERNEL);
  1020. if (!sky2->rx_ring)
  1021. goto err_out;
  1022. sky2_phy_power(hw, port, 1);
  1023. sky2_mac_init(hw, port);
  1024. /* Register is number of 4K blocks on internal RAM buffer. */
  1025. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1026. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1027. if (ramsize > 0) {
  1028. u32 rxspace;
  1029. if (ramsize < 16)
  1030. rxspace = ramsize / 2;
  1031. else
  1032. rxspace = 8 + (2*(ramsize - 16))/3;
  1033. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1034. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1035. /* Make sure SyncQ is disabled */
  1036. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1037. RB_RST_SET);
  1038. }
  1039. sky2_qset(hw, txqaddr[port]);
  1040. /* Set almost empty threshold */
  1041. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1042. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1043. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  1044. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1045. TX_RING_SIZE - 1);
  1046. err = sky2_rx_start(sky2);
  1047. if (err)
  1048. goto err_out;
  1049. /* Enable interrupts from phy/mac for port */
  1050. imask = sky2_read32(hw, B0_IMSK);
  1051. imask |= portirq_msk[port];
  1052. sky2_write32(hw, B0_IMSK, imask);
  1053. return 0;
  1054. err_out:
  1055. if (sky2->rx_le) {
  1056. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1057. sky2->rx_le, sky2->rx_le_map);
  1058. sky2->rx_le = NULL;
  1059. }
  1060. if (sky2->tx_le) {
  1061. pci_free_consistent(hw->pdev,
  1062. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1063. sky2->tx_le, sky2->tx_le_map);
  1064. sky2->tx_le = NULL;
  1065. }
  1066. kfree(sky2->tx_ring);
  1067. kfree(sky2->rx_ring);
  1068. sky2->tx_ring = NULL;
  1069. sky2->rx_ring = NULL;
  1070. return err;
  1071. }
  1072. /* Modular subtraction in ring */
  1073. static inline int tx_dist(unsigned tail, unsigned head)
  1074. {
  1075. return (head - tail) & (TX_RING_SIZE - 1);
  1076. }
  1077. /* Number of list elements available for next tx */
  1078. static inline int tx_avail(const struct sky2_port *sky2)
  1079. {
  1080. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1081. }
  1082. /* Estimate of number of transmit list elements required */
  1083. static unsigned tx_le_req(const struct sk_buff *skb)
  1084. {
  1085. unsigned count;
  1086. count = sizeof(dma_addr_t) / sizeof(u32);
  1087. count += skb_shinfo(skb)->nr_frags * count;
  1088. if (skb_is_gso(skb))
  1089. ++count;
  1090. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1091. ++count;
  1092. return count;
  1093. }
  1094. /*
  1095. * Put one packet in ring for transmit.
  1096. * A single packet can generate multiple list elements, and
  1097. * the number of ring elements will probably be less than the number
  1098. * of list elements used.
  1099. */
  1100. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1101. {
  1102. struct sky2_port *sky2 = netdev_priv(dev);
  1103. struct sky2_hw *hw = sky2->hw;
  1104. struct sky2_tx_le *le = NULL;
  1105. struct tx_ring_info *re;
  1106. unsigned i, len;
  1107. dma_addr_t mapping;
  1108. u32 addr64;
  1109. u16 mss;
  1110. u8 ctrl;
  1111. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1112. return NETDEV_TX_BUSY;
  1113. if (unlikely(netif_msg_tx_queued(sky2)))
  1114. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1115. dev->name, sky2->tx_prod, skb->len);
  1116. len = skb_headlen(skb);
  1117. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1118. addr64 = high32(mapping);
  1119. /* Send high bits if changed or crosses boundary */
  1120. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1121. le = get_tx_le(sky2);
  1122. le->addr = cpu_to_le32(addr64);
  1123. le->opcode = OP_ADDR64 | HW_OWNER;
  1124. sky2->tx_addr64 = high32(mapping + len);
  1125. }
  1126. /* Check for TCP Segmentation Offload */
  1127. mss = skb_shinfo(skb)->gso_size;
  1128. if (mss != 0) {
  1129. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1130. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1131. mss += ETH_HLEN;
  1132. if (mss != sky2->tx_last_mss) {
  1133. le = get_tx_le(sky2);
  1134. le->addr = cpu_to_le32(mss);
  1135. le->opcode = OP_LRGLEN | HW_OWNER;
  1136. sky2->tx_last_mss = mss;
  1137. }
  1138. }
  1139. ctrl = 0;
  1140. #ifdef SKY2_VLAN_TAG_USED
  1141. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1142. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1143. if (!le) {
  1144. le = get_tx_le(sky2);
  1145. le->addr = 0;
  1146. le->opcode = OP_VLAN|HW_OWNER;
  1147. } else
  1148. le->opcode |= OP_VLAN;
  1149. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1150. ctrl |= INS_VLAN;
  1151. }
  1152. #endif
  1153. /* Handle TCP checksum offload */
  1154. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1155. unsigned offset = skb->h.raw - skb->data;
  1156. u32 tcpsum;
  1157. tcpsum = offset << 16; /* sum start */
  1158. tcpsum |= offset + skb->csum_offset; /* sum write */
  1159. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1160. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1161. ctrl |= UDPTCP;
  1162. if (tcpsum != sky2->tx_tcpsum) {
  1163. sky2->tx_tcpsum = tcpsum;
  1164. le = get_tx_le(sky2);
  1165. le->addr = cpu_to_le32(tcpsum);
  1166. le->length = 0; /* initial checksum value */
  1167. le->ctrl = 1; /* one packet */
  1168. le->opcode = OP_TCPLISW | HW_OWNER;
  1169. }
  1170. }
  1171. le = get_tx_le(sky2);
  1172. le->addr = cpu_to_le32((u32) mapping);
  1173. le->length = cpu_to_le16(len);
  1174. le->ctrl = ctrl;
  1175. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1176. re = tx_le_re(sky2, le);
  1177. re->skb = skb;
  1178. pci_unmap_addr_set(re, mapaddr, mapping);
  1179. pci_unmap_len_set(re, maplen, len);
  1180. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1181. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1182. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1183. frag->size, PCI_DMA_TODEVICE);
  1184. addr64 = high32(mapping);
  1185. if (addr64 != sky2->tx_addr64) {
  1186. le = get_tx_le(sky2);
  1187. le->addr = cpu_to_le32(addr64);
  1188. le->ctrl = 0;
  1189. le->opcode = OP_ADDR64 | HW_OWNER;
  1190. sky2->tx_addr64 = addr64;
  1191. }
  1192. le = get_tx_le(sky2);
  1193. le->addr = cpu_to_le32((u32) mapping);
  1194. le->length = cpu_to_le16(frag->size);
  1195. le->ctrl = ctrl;
  1196. le->opcode = OP_BUFFER | HW_OWNER;
  1197. re = tx_le_re(sky2, le);
  1198. re->skb = skb;
  1199. pci_unmap_addr_set(re, mapaddr, mapping);
  1200. pci_unmap_len_set(re, maplen, frag->size);
  1201. }
  1202. le->ctrl |= EOP;
  1203. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1204. netif_stop_queue(dev);
  1205. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1206. dev->trans_start = jiffies;
  1207. return NETDEV_TX_OK;
  1208. }
  1209. /*
  1210. * Free ring elements from starting at tx_cons until "done"
  1211. *
  1212. * NB: the hardware will tell us about partial completion of multi-part
  1213. * buffers so make sure not to free skb to early.
  1214. */
  1215. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1216. {
  1217. struct net_device *dev = sky2->netdev;
  1218. struct pci_dev *pdev = sky2->hw->pdev;
  1219. unsigned idx;
  1220. BUG_ON(done >= TX_RING_SIZE);
  1221. for (idx = sky2->tx_cons; idx != done;
  1222. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1223. struct sky2_tx_le *le = sky2->tx_le + idx;
  1224. struct tx_ring_info *re = sky2->tx_ring + idx;
  1225. switch(le->opcode & ~HW_OWNER) {
  1226. case OP_LARGESEND:
  1227. case OP_PACKET:
  1228. pci_unmap_single(pdev,
  1229. pci_unmap_addr(re, mapaddr),
  1230. pci_unmap_len(re, maplen),
  1231. PCI_DMA_TODEVICE);
  1232. break;
  1233. case OP_BUFFER:
  1234. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1235. pci_unmap_len(re, maplen),
  1236. PCI_DMA_TODEVICE);
  1237. break;
  1238. }
  1239. if (le->ctrl & EOP) {
  1240. if (unlikely(netif_msg_tx_done(sky2)))
  1241. printk(KERN_DEBUG "%s: tx done %u\n",
  1242. dev->name, idx);
  1243. sky2->net_stats.tx_packets++;
  1244. sky2->net_stats.tx_bytes += re->skb->len;
  1245. dev_kfree_skb_any(re->skb);
  1246. }
  1247. le->opcode = 0; /* paranoia */
  1248. }
  1249. sky2->tx_cons = idx;
  1250. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1251. netif_wake_queue(dev);
  1252. }
  1253. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1254. static void sky2_tx_clean(struct net_device *dev)
  1255. {
  1256. struct sky2_port *sky2 = netdev_priv(dev);
  1257. netif_tx_lock_bh(dev);
  1258. sky2_tx_complete(sky2, sky2->tx_prod);
  1259. netif_tx_unlock_bh(dev);
  1260. }
  1261. /* Network shutdown */
  1262. static int sky2_down(struct net_device *dev)
  1263. {
  1264. struct sky2_port *sky2 = netdev_priv(dev);
  1265. struct sky2_hw *hw = sky2->hw;
  1266. unsigned port = sky2->port;
  1267. u16 ctrl;
  1268. u32 imask;
  1269. /* Never really got started! */
  1270. if (!sky2->tx_le)
  1271. return 0;
  1272. if (netif_msg_ifdown(sky2))
  1273. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1274. /* Stop more packets from being queued */
  1275. netif_stop_queue(dev);
  1276. netif_carrier_off(dev);
  1277. /* Disable port IRQ */
  1278. imask = sky2_read32(hw, B0_IMSK);
  1279. imask &= ~portirq_msk[port];
  1280. sky2_write32(hw, B0_IMSK, imask);
  1281. /*
  1282. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1283. * the disable that is done in dev_close.
  1284. */
  1285. if (sky2->port == 0 && hw->ports > 1)
  1286. netif_poll_enable(dev);
  1287. sky2_gmac_reset(hw, port);
  1288. /* Stop transmitter */
  1289. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1290. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1291. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1292. RB_RST_SET | RB_DIS_OP_MD);
  1293. /* WA for dev. #4.209 */
  1294. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1295. && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1296. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1297. sky2->speed != SPEED_1000 ?
  1298. TX_STFW_ENA : TX_STFW_DIS);
  1299. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1300. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1301. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1302. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1303. /* Workaround shared GMAC reset */
  1304. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1305. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1306. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1307. /* Disable Force Sync bit and Enable Alloc bit */
  1308. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1309. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1310. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1311. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1312. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1313. /* Reset the PCI FIFO of the async Tx queue */
  1314. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1315. BMU_RST_SET | BMU_FIFO_RST);
  1316. /* Reset the Tx prefetch units */
  1317. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1318. PREF_UNIT_RST_SET);
  1319. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1320. sky2_rx_stop(sky2);
  1321. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1322. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1323. sky2_phy_power(hw, port, 0);
  1324. /* turn off LED's */
  1325. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1326. synchronize_irq(hw->pdev->irq);
  1327. sky2_tx_clean(dev);
  1328. sky2_rx_clean(sky2);
  1329. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1330. sky2->rx_le, sky2->rx_le_map);
  1331. kfree(sky2->rx_ring);
  1332. pci_free_consistent(hw->pdev,
  1333. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1334. sky2->tx_le, sky2->tx_le_map);
  1335. kfree(sky2->tx_ring);
  1336. sky2->tx_le = NULL;
  1337. sky2->rx_le = NULL;
  1338. sky2->rx_ring = NULL;
  1339. sky2->tx_ring = NULL;
  1340. return 0;
  1341. }
  1342. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1343. {
  1344. if (!sky2_is_copper(hw))
  1345. return SPEED_1000;
  1346. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1347. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1348. switch (aux & PHY_M_PS_SPEED_MSK) {
  1349. case PHY_M_PS_SPEED_1000:
  1350. return SPEED_1000;
  1351. case PHY_M_PS_SPEED_100:
  1352. return SPEED_100;
  1353. default:
  1354. return SPEED_10;
  1355. }
  1356. }
  1357. static void sky2_link_up(struct sky2_port *sky2)
  1358. {
  1359. struct sky2_hw *hw = sky2->hw;
  1360. unsigned port = sky2->port;
  1361. u16 reg;
  1362. static const char *fc_name[] = {
  1363. [FC_NONE] = "none",
  1364. [FC_TX] = "tx",
  1365. [FC_RX] = "rx",
  1366. [FC_BOTH] = "both",
  1367. };
  1368. /* enable Rx/Tx */
  1369. reg = gma_read16(hw, port, GM_GP_CTRL);
  1370. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1371. gma_write16(hw, port, GM_GP_CTRL, reg);
  1372. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1373. netif_carrier_on(sky2->netdev);
  1374. netif_wake_queue(sky2->netdev);
  1375. /* Turn on link LED */
  1376. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1377. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1378. if (hw->chip_id == CHIP_ID_YUKON_XL
  1379. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1380. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1381. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1382. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1383. switch(sky2->speed) {
  1384. case SPEED_10:
  1385. led |= PHY_M_LEDC_INIT_CTRL(7);
  1386. break;
  1387. case SPEED_100:
  1388. led |= PHY_M_LEDC_STA1_CTRL(7);
  1389. break;
  1390. case SPEED_1000:
  1391. led |= PHY_M_LEDC_STA0_CTRL(7);
  1392. break;
  1393. }
  1394. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1395. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1396. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1397. }
  1398. if (netif_msg_link(sky2))
  1399. printk(KERN_INFO PFX
  1400. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1401. sky2->netdev->name, sky2->speed,
  1402. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1403. fc_name[sky2->flow_status]);
  1404. }
  1405. static void sky2_link_down(struct sky2_port *sky2)
  1406. {
  1407. struct sky2_hw *hw = sky2->hw;
  1408. unsigned port = sky2->port;
  1409. u16 reg;
  1410. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1411. reg = gma_read16(hw, port, GM_GP_CTRL);
  1412. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1413. gma_write16(hw, port, GM_GP_CTRL, reg);
  1414. netif_carrier_off(sky2->netdev);
  1415. netif_stop_queue(sky2->netdev);
  1416. /* Turn on link LED */
  1417. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1418. if (netif_msg_link(sky2))
  1419. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1420. sky2_phy_init(hw, port);
  1421. }
  1422. static enum flow_control sky2_flow(int rx, int tx)
  1423. {
  1424. if (rx)
  1425. return tx ? FC_BOTH : FC_RX;
  1426. else
  1427. return tx ? FC_TX : FC_NONE;
  1428. }
  1429. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1430. {
  1431. struct sky2_hw *hw = sky2->hw;
  1432. unsigned port = sky2->port;
  1433. u16 advert, lpa;
  1434. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1435. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1436. if (lpa & PHY_M_AN_RF) {
  1437. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1438. return -1;
  1439. }
  1440. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1441. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1442. sky2->netdev->name);
  1443. return -1;
  1444. }
  1445. sky2->speed = sky2_phy_speed(hw, aux);
  1446. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1447. /* Since the pause result bits seem to in different positions on
  1448. * different chips. look at registers.
  1449. */
  1450. if (!sky2_is_copper(hw)) {
  1451. /* Shift for bits in fiber PHY */
  1452. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1453. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1454. if (advert & ADVERTISE_1000XPAUSE)
  1455. advert |= ADVERTISE_PAUSE_CAP;
  1456. if (advert & ADVERTISE_1000XPSE_ASYM)
  1457. advert |= ADVERTISE_PAUSE_ASYM;
  1458. if (lpa & LPA_1000XPAUSE)
  1459. lpa |= LPA_PAUSE_CAP;
  1460. if (lpa & LPA_1000XPAUSE_ASYM)
  1461. lpa |= LPA_PAUSE_ASYM;
  1462. }
  1463. sky2->flow_status = FC_NONE;
  1464. if (advert & ADVERTISE_PAUSE_CAP) {
  1465. if (lpa & LPA_PAUSE_CAP)
  1466. sky2->flow_status = FC_BOTH;
  1467. else if (advert & ADVERTISE_PAUSE_ASYM)
  1468. sky2->flow_status = FC_RX;
  1469. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1470. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1471. sky2->flow_status = FC_TX;
  1472. }
  1473. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1474. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1475. sky2->flow_status = FC_NONE;
  1476. if (sky2->flow_status & FC_TX)
  1477. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1478. else
  1479. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1480. return 0;
  1481. }
  1482. /* Interrupt from PHY */
  1483. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1484. {
  1485. struct net_device *dev = hw->dev[port];
  1486. struct sky2_port *sky2 = netdev_priv(dev);
  1487. u16 istatus, phystat;
  1488. if (!netif_running(dev))
  1489. return;
  1490. spin_lock(&sky2->phy_lock);
  1491. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1492. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1493. if (netif_msg_intr(sky2))
  1494. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1495. sky2->netdev->name, istatus, phystat);
  1496. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1497. if (sky2_autoneg_done(sky2, phystat) == 0)
  1498. sky2_link_up(sky2);
  1499. goto out;
  1500. }
  1501. if (istatus & PHY_M_IS_LSP_CHANGE)
  1502. sky2->speed = sky2_phy_speed(hw, phystat);
  1503. if (istatus & PHY_M_IS_DUP_CHANGE)
  1504. sky2->duplex =
  1505. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1506. if (istatus & PHY_M_IS_LST_CHANGE) {
  1507. if (phystat & PHY_M_PS_LINK_UP)
  1508. sky2_link_up(sky2);
  1509. else
  1510. sky2_link_down(sky2);
  1511. }
  1512. out:
  1513. spin_unlock(&sky2->phy_lock);
  1514. }
  1515. /* Transmit timeout is only called if we are running, carrier is up
  1516. * and tx queue is full (stopped).
  1517. */
  1518. static void sky2_tx_timeout(struct net_device *dev)
  1519. {
  1520. struct sky2_port *sky2 = netdev_priv(dev);
  1521. struct sky2_hw *hw = sky2->hw;
  1522. if (netif_msg_timer(sky2))
  1523. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1524. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1525. dev->name, sky2->tx_cons, sky2->tx_prod,
  1526. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1527. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1528. /* can't restart safely under softirq */
  1529. schedule_work(&hw->restart_work);
  1530. }
  1531. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1532. {
  1533. struct sky2_port *sky2 = netdev_priv(dev);
  1534. struct sky2_hw *hw = sky2->hw;
  1535. int err;
  1536. u16 ctl, mode;
  1537. u32 imask;
  1538. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1539. return -EINVAL;
  1540. /* TSO on Yukon Ultra and MTU > 1500 not supported */
  1541. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1542. dev->features &= ~NETIF_F_TSO;
  1543. if (!netif_running(dev)) {
  1544. dev->mtu = new_mtu;
  1545. return 0;
  1546. }
  1547. imask = sky2_read32(hw, B0_IMSK);
  1548. sky2_write32(hw, B0_IMSK, 0);
  1549. dev->trans_start = jiffies; /* prevent tx timeout */
  1550. netif_stop_queue(dev);
  1551. netif_poll_disable(hw->dev[0]);
  1552. synchronize_irq(hw->pdev->irq);
  1553. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1554. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1555. sky2_rx_stop(sky2);
  1556. sky2_rx_clean(sky2);
  1557. dev->mtu = new_mtu;
  1558. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1559. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1560. if (dev->mtu > ETH_DATA_LEN)
  1561. mode |= GM_SMOD_JUMBO_ENA;
  1562. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1563. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1564. err = sky2_rx_start(sky2);
  1565. sky2_write32(hw, B0_IMSK, imask);
  1566. if (err)
  1567. dev_close(dev);
  1568. else {
  1569. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1570. netif_poll_enable(hw->dev[0]);
  1571. netif_wake_queue(dev);
  1572. }
  1573. return err;
  1574. }
  1575. /* For small just reuse existing skb for next receive */
  1576. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1577. const struct rx_ring_info *re,
  1578. unsigned length)
  1579. {
  1580. struct sk_buff *skb;
  1581. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1582. if (likely(skb)) {
  1583. skb_reserve(skb, 2);
  1584. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1585. length, PCI_DMA_FROMDEVICE);
  1586. memcpy(skb->data, re->skb->data, length);
  1587. skb->ip_summed = re->skb->ip_summed;
  1588. skb->csum = re->skb->csum;
  1589. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1590. length, PCI_DMA_FROMDEVICE);
  1591. re->skb->ip_summed = CHECKSUM_NONE;
  1592. skb_put(skb, length);
  1593. }
  1594. return skb;
  1595. }
  1596. /* Adjust length of skb with fragments to match received data */
  1597. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1598. unsigned int length)
  1599. {
  1600. int i, num_frags;
  1601. unsigned int size;
  1602. /* put header into skb */
  1603. size = min(length, hdr_space);
  1604. skb->tail += size;
  1605. skb->len += size;
  1606. length -= size;
  1607. num_frags = skb_shinfo(skb)->nr_frags;
  1608. for (i = 0; i < num_frags; i++) {
  1609. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1610. if (length == 0) {
  1611. /* don't need this page */
  1612. __free_page(frag->page);
  1613. --skb_shinfo(skb)->nr_frags;
  1614. } else {
  1615. size = min(length, (unsigned) PAGE_SIZE);
  1616. frag->size = size;
  1617. skb->data_len += size;
  1618. skb->truesize += size;
  1619. skb->len += size;
  1620. length -= size;
  1621. }
  1622. }
  1623. }
  1624. /* Normal packet - take skb from ring element and put in a new one */
  1625. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1626. struct rx_ring_info *re,
  1627. unsigned int length)
  1628. {
  1629. struct sk_buff *skb, *nskb;
  1630. unsigned hdr_space = sky2->rx_data_size;
  1631. pr_debug(PFX "receive new length=%d\n", length);
  1632. /* Don't be tricky about reusing pages (yet) */
  1633. nskb = sky2_rx_alloc(sky2);
  1634. if (unlikely(!nskb))
  1635. return NULL;
  1636. skb = re->skb;
  1637. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1638. prefetch(skb->data);
  1639. re->skb = nskb;
  1640. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1641. if (skb_shinfo(skb)->nr_frags)
  1642. skb_put_frags(skb, hdr_space, length);
  1643. else
  1644. skb_put(skb, length);
  1645. return skb;
  1646. }
  1647. /*
  1648. * Receive one packet.
  1649. * For larger packets, get new buffer.
  1650. */
  1651. static struct sk_buff *sky2_receive(struct net_device *dev,
  1652. u16 length, u32 status)
  1653. {
  1654. struct sky2_port *sky2 = netdev_priv(dev);
  1655. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1656. struct sk_buff *skb = NULL;
  1657. if (unlikely(netif_msg_rx_status(sky2)))
  1658. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1659. dev->name, sky2->rx_next, status, length);
  1660. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1661. prefetch(sky2->rx_ring + sky2->rx_next);
  1662. if (status & GMR_FS_ANY_ERR)
  1663. goto error;
  1664. if (!(status & GMR_FS_RX_OK))
  1665. goto resubmit;
  1666. if (length < copybreak)
  1667. skb = receive_copy(sky2, re, length);
  1668. else
  1669. skb = receive_new(sky2, re, length);
  1670. resubmit:
  1671. sky2_rx_submit(sky2, re);
  1672. return skb;
  1673. error:
  1674. ++sky2->net_stats.rx_errors;
  1675. if (status & GMR_FS_RX_FF_OV) {
  1676. sky2->net_stats.rx_over_errors++;
  1677. goto resubmit;
  1678. }
  1679. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1680. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1681. dev->name, status, length);
  1682. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1683. sky2->net_stats.rx_length_errors++;
  1684. if (status & GMR_FS_FRAGMENT)
  1685. sky2->net_stats.rx_frame_errors++;
  1686. if (status & GMR_FS_CRC_ERR)
  1687. sky2->net_stats.rx_crc_errors++;
  1688. goto resubmit;
  1689. }
  1690. /* Transmit complete */
  1691. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1692. {
  1693. struct sky2_port *sky2 = netdev_priv(dev);
  1694. if (netif_running(dev)) {
  1695. netif_tx_lock(dev);
  1696. sky2_tx_complete(sky2, last);
  1697. netif_tx_unlock(dev);
  1698. }
  1699. }
  1700. /* Process status response ring */
  1701. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1702. {
  1703. struct sky2_port *sky2;
  1704. int work_done = 0;
  1705. unsigned buf_write[2] = { 0, 0 };
  1706. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1707. rmb();
  1708. while (hw->st_idx != hwidx) {
  1709. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1710. struct net_device *dev;
  1711. struct sk_buff *skb;
  1712. u32 status;
  1713. u16 length;
  1714. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1715. BUG_ON(le->link >= 2);
  1716. dev = hw->dev[le->link];
  1717. sky2 = netdev_priv(dev);
  1718. length = le16_to_cpu(le->length);
  1719. status = le32_to_cpu(le->status);
  1720. switch (le->opcode & ~HW_OWNER) {
  1721. case OP_RXSTAT:
  1722. skb = sky2_receive(dev, length, status);
  1723. if (!skb)
  1724. goto force_update;
  1725. skb->protocol = eth_type_trans(skb, dev);
  1726. sky2->net_stats.rx_packets++;
  1727. sky2->net_stats.rx_bytes += skb->len;
  1728. dev->last_rx = jiffies;
  1729. #ifdef SKY2_VLAN_TAG_USED
  1730. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1731. vlan_hwaccel_receive_skb(skb,
  1732. sky2->vlgrp,
  1733. be16_to_cpu(sky2->rx_tag));
  1734. } else
  1735. #endif
  1736. netif_receive_skb(skb);
  1737. /* Update receiver after 16 frames */
  1738. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1739. force_update:
  1740. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1741. buf_write[le->link] = 0;
  1742. }
  1743. /* Stop after net poll weight */
  1744. if (++work_done >= to_do)
  1745. goto exit_loop;
  1746. break;
  1747. #ifdef SKY2_VLAN_TAG_USED
  1748. case OP_RXVLAN:
  1749. sky2->rx_tag = length;
  1750. break;
  1751. case OP_RXCHKSVLAN:
  1752. sky2->rx_tag = length;
  1753. /* fall through */
  1754. #endif
  1755. case OP_RXCHKS:
  1756. if (!sky2->rx_csum)
  1757. break;
  1758. /* Both checksum counters are programmed to start at
  1759. * the same offset, so unless there is a problem they
  1760. * should match. This failure is an early indication that
  1761. * hardware receive checksumming won't work.
  1762. */
  1763. if (likely(status >> 16 == (status & 0xffff))) {
  1764. skb = sky2->rx_ring[sky2->rx_next].skb;
  1765. skb->ip_summed = CHECKSUM_COMPLETE;
  1766. skb->csum = status & 0xffff;
  1767. } else {
  1768. printk(KERN_NOTICE PFX "%s: hardware receive "
  1769. "checksum problem (status = %#x)\n",
  1770. dev->name, status);
  1771. sky2->rx_csum = 0;
  1772. sky2_write32(sky2->hw,
  1773. Q_ADDR(rxqaddr[le->link], Q_CSR),
  1774. BMU_DIS_RX_CHKSUM);
  1775. }
  1776. break;
  1777. case OP_TXINDEXLE:
  1778. /* TX index reports status for both ports */
  1779. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1780. sky2_tx_done(hw->dev[0], status & 0xfff);
  1781. if (hw->dev[1])
  1782. sky2_tx_done(hw->dev[1],
  1783. ((status >> 24) & 0xff)
  1784. | (u16)(length & 0xf) << 8);
  1785. break;
  1786. default:
  1787. if (net_ratelimit())
  1788. printk(KERN_WARNING PFX
  1789. "unknown status opcode 0x%x\n", le->opcode);
  1790. goto exit_loop;
  1791. }
  1792. }
  1793. /* Fully processed status ring so clear irq */
  1794. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1795. exit_loop:
  1796. if (buf_write[0]) {
  1797. sky2 = netdev_priv(hw->dev[0]);
  1798. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1799. }
  1800. if (buf_write[1]) {
  1801. sky2 = netdev_priv(hw->dev[1]);
  1802. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1803. }
  1804. return work_done;
  1805. }
  1806. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1807. {
  1808. struct net_device *dev = hw->dev[port];
  1809. if (net_ratelimit())
  1810. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1811. dev->name, status);
  1812. if (status & Y2_IS_PAR_RD1) {
  1813. if (net_ratelimit())
  1814. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1815. dev->name);
  1816. /* Clear IRQ */
  1817. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1818. }
  1819. if (status & Y2_IS_PAR_WR1) {
  1820. if (net_ratelimit())
  1821. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1822. dev->name);
  1823. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1824. }
  1825. if (status & Y2_IS_PAR_MAC1) {
  1826. if (net_ratelimit())
  1827. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1828. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1829. }
  1830. if (status & Y2_IS_PAR_RX1) {
  1831. if (net_ratelimit())
  1832. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1833. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1834. }
  1835. if (status & Y2_IS_TCP_TXA1) {
  1836. if (net_ratelimit())
  1837. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1838. dev->name);
  1839. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1840. }
  1841. }
  1842. static void sky2_hw_intr(struct sky2_hw *hw)
  1843. {
  1844. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1845. if (status & Y2_IS_TIST_OV)
  1846. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1847. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1848. u16 pci_err;
  1849. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1850. if (net_ratelimit())
  1851. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1852. pci_err);
  1853. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1854. sky2_pci_write16(hw, PCI_STATUS,
  1855. pci_err | PCI_STATUS_ERROR_BITS);
  1856. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1857. }
  1858. if (status & Y2_IS_PCI_EXP) {
  1859. /* PCI-Express uncorrectable Error occurred */
  1860. u32 pex_err;
  1861. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1862. if (net_ratelimit())
  1863. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1864. pex_err);
  1865. /* clear the interrupt */
  1866. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1867. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1868. 0xffffffffUL);
  1869. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1870. if (pex_err & PEX_FATAL_ERRORS) {
  1871. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1872. hwmsk &= ~Y2_IS_PCI_EXP;
  1873. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1874. }
  1875. }
  1876. if (status & Y2_HWE_L1_MASK)
  1877. sky2_hw_error(hw, 0, status);
  1878. status >>= 8;
  1879. if (status & Y2_HWE_L1_MASK)
  1880. sky2_hw_error(hw, 1, status);
  1881. }
  1882. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1883. {
  1884. struct net_device *dev = hw->dev[port];
  1885. struct sky2_port *sky2 = netdev_priv(dev);
  1886. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1887. if (netif_msg_intr(sky2))
  1888. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1889. dev->name, status);
  1890. if (status & GM_IS_RX_FF_OR) {
  1891. ++sky2->net_stats.rx_fifo_errors;
  1892. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1893. }
  1894. if (status & GM_IS_TX_FF_UR) {
  1895. ++sky2->net_stats.tx_fifo_errors;
  1896. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1897. }
  1898. }
  1899. /* This should never happen it is a bug. */
  1900. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1901. u16 q, unsigned ring_size)
  1902. {
  1903. struct net_device *dev = hw->dev[port];
  1904. struct sky2_port *sky2 = netdev_priv(dev);
  1905. unsigned idx;
  1906. const u64 *le = (q == Q_R1 || q == Q_R2)
  1907. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1908. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1909. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1910. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1911. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1912. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1913. }
  1914. /* If idle then force a fake soft NAPI poll once a second
  1915. * to work around cases where sharing an edge triggered interrupt.
  1916. */
  1917. static inline void sky2_idle_start(struct sky2_hw *hw)
  1918. {
  1919. if (idle_timeout > 0)
  1920. mod_timer(&hw->idle_timer,
  1921. jiffies + msecs_to_jiffies(idle_timeout));
  1922. }
  1923. static void sky2_idle(unsigned long arg)
  1924. {
  1925. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1926. struct net_device *dev = hw->dev[0];
  1927. if (__netif_rx_schedule_prep(dev))
  1928. __netif_rx_schedule(dev);
  1929. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1930. }
  1931. /* Hardware/software error handling */
  1932. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1933. {
  1934. if (net_ratelimit())
  1935. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1936. if (status & Y2_IS_HW_ERR)
  1937. sky2_hw_intr(hw);
  1938. if (status & Y2_IS_IRQ_MAC1)
  1939. sky2_mac_intr(hw, 0);
  1940. if (status & Y2_IS_IRQ_MAC2)
  1941. sky2_mac_intr(hw, 1);
  1942. if (status & Y2_IS_CHK_RX1)
  1943. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  1944. if (status & Y2_IS_CHK_RX2)
  1945. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  1946. if (status & Y2_IS_CHK_TXA1)
  1947. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  1948. if (status & Y2_IS_CHK_TXA2)
  1949. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  1950. }
  1951. static int sky2_poll(struct net_device *dev0, int *budget)
  1952. {
  1953. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1954. int work_limit = min(dev0->quota, *budget);
  1955. int work_done = 0;
  1956. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1957. if (unlikely(status & Y2_IS_ERROR))
  1958. sky2_err_intr(hw, status);
  1959. if (status & Y2_IS_IRQ_PHY1)
  1960. sky2_phy_intr(hw, 0);
  1961. if (status & Y2_IS_IRQ_PHY2)
  1962. sky2_phy_intr(hw, 1);
  1963. work_done = sky2_status_intr(hw, work_limit);
  1964. if (work_done < work_limit) {
  1965. netif_rx_complete(dev0);
  1966. sky2_read32(hw, B0_Y2_SP_LISR);
  1967. return 0;
  1968. } else {
  1969. *budget -= work_done;
  1970. dev0->quota -= work_done;
  1971. return 1;
  1972. }
  1973. }
  1974. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1975. {
  1976. struct sky2_hw *hw = dev_id;
  1977. struct net_device *dev0 = hw->dev[0];
  1978. u32 status;
  1979. /* Reading this mask interrupts as side effect */
  1980. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1981. if (status == 0 || status == ~0)
  1982. return IRQ_NONE;
  1983. prefetch(&hw->st_le[hw->st_idx]);
  1984. if (likely(__netif_rx_schedule_prep(dev0)))
  1985. __netif_rx_schedule(dev0);
  1986. return IRQ_HANDLED;
  1987. }
  1988. #ifdef CONFIG_NET_POLL_CONTROLLER
  1989. static void sky2_netpoll(struct net_device *dev)
  1990. {
  1991. struct sky2_port *sky2 = netdev_priv(dev);
  1992. struct net_device *dev0 = sky2->hw->dev[0];
  1993. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1994. __netif_rx_schedule(dev0);
  1995. }
  1996. #endif
  1997. /* Chip internal frequency for clock calculations */
  1998. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1999. {
  2000. switch (hw->chip_id) {
  2001. case CHIP_ID_YUKON_EC:
  2002. case CHIP_ID_YUKON_EC_U:
  2003. case CHIP_ID_YUKON_EX:
  2004. return 125; /* 125 Mhz */
  2005. case CHIP_ID_YUKON_FE:
  2006. return 100; /* 100 Mhz */
  2007. default: /* YUKON_XL */
  2008. return 156; /* 156 Mhz */
  2009. }
  2010. }
  2011. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2012. {
  2013. return sky2_mhz(hw) * us;
  2014. }
  2015. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2016. {
  2017. return clk / sky2_mhz(hw);
  2018. }
  2019. static int __devinit sky2_init(struct sky2_hw *hw)
  2020. {
  2021. u8 t8;
  2022. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2023. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2024. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2025. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2026. hw->chip_id);
  2027. return -EOPNOTSUPP;
  2028. }
  2029. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2030. dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
  2031. "Please report success or failure to <netdev@vger.kernel.org>\n");
  2032. /* Make sure and enable all clocks */
  2033. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  2034. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2035. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2036. /* This rev is really old, and requires untested workarounds */
  2037. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2038. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2039. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2040. hw->chip_id, hw->chip_rev);
  2041. return -EOPNOTSUPP;
  2042. }
  2043. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2044. hw->ports = 1;
  2045. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2046. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2047. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2048. ++hw->ports;
  2049. }
  2050. return 0;
  2051. }
  2052. static void sky2_reset(struct sky2_hw *hw)
  2053. {
  2054. u16 status;
  2055. int i;
  2056. /* disable ASF */
  2057. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  2058. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2059. status = sky2_read16(hw, HCU_CCSR);
  2060. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2061. HCU_CCSR_UC_STATE_MSK);
  2062. sky2_write16(hw, HCU_CCSR, status);
  2063. } else
  2064. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2065. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2066. }
  2067. /* do a SW reset */
  2068. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2069. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2070. /* clear PCI errors, if any */
  2071. status = sky2_pci_read16(hw, PCI_STATUS);
  2072. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2073. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2074. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2075. /* clear any PEX errors */
  2076. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2077. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2078. sky2_power_on(hw);
  2079. for (i = 0; i < hw->ports; i++) {
  2080. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2081. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2082. }
  2083. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2084. /* Clear I2C IRQ noise */
  2085. sky2_write32(hw, B2_I2C_IRQ, 1);
  2086. /* turn off hardware timer (unused) */
  2087. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2088. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2089. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2090. /* Turn off descriptor polling */
  2091. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2092. /* Turn off receive timestamp */
  2093. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2094. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2095. /* enable the Tx Arbiters */
  2096. for (i = 0; i < hw->ports; i++)
  2097. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2098. /* Initialize ram interface */
  2099. for (i = 0; i < hw->ports; i++) {
  2100. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2101. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2102. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2103. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2104. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2105. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2106. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2107. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2108. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2109. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2110. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2111. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2112. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2113. }
  2114. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2115. for (i = 0; i < hw->ports; i++)
  2116. sky2_gmac_reset(hw, i);
  2117. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2118. hw->st_idx = 0;
  2119. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2120. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2121. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2122. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2123. /* Set the list last index */
  2124. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2125. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2126. sky2_write8(hw, STAT_FIFO_WM, 16);
  2127. /* set Status-FIFO ISR watermark */
  2128. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2129. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2130. else
  2131. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2132. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2133. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2134. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2135. /* enable status unit */
  2136. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2137. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2138. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2139. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2140. }
  2141. static void sky2_restart(struct work_struct *work)
  2142. {
  2143. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2144. struct net_device *dev;
  2145. int i, err;
  2146. dev_dbg(&hw->pdev->dev, "restarting\n");
  2147. del_timer_sync(&hw->idle_timer);
  2148. rtnl_lock();
  2149. sky2_write32(hw, B0_IMSK, 0);
  2150. sky2_read32(hw, B0_IMSK);
  2151. netif_poll_disable(hw->dev[0]);
  2152. for (i = 0; i < hw->ports; i++) {
  2153. dev = hw->dev[i];
  2154. if (netif_running(dev))
  2155. sky2_down(dev);
  2156. }
  2157. sky2_reset(hw);
  2158. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2159. netif_poll_enable(hw->dev[0]);
  2160. for (i = 0; i < hw->ports; i++) {
  2161. dev = hw->dev[i];
  2162. if (netif_running(dev)) {
  2163. err = sky2_up(dev);
  2164. if (err) {
  2165. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2166. dev->name, err);
  2167. dev_close(dev);
  2168. }
  2169. }
  2170. }
  2171. sky2_idle_start(hw);
  2172. rtnl_unlock();
  2173. }
  2174. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2175. {
  2176. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2177. }
  2178. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2179. {
  2180. const struct sky2_port *sky2 = netdev_priv(dev);
  2181. wol->supported = sky2_wol_supported(sky2->hw);
  2182. wol->wolopts = sky2->wol;
  2183. }
  2184. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2185. {
  2186. struct sky2_port *sky2 = netdev_priv(dev);
  2187. struct sky2_hw *hw = sky2->hw;
  2188. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2189. return -EOPNOTSUPP;
  2190. sky2->wol = wol->wolopts;
  2191. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  2192. sky2_write32(hw, B0_CTST, sky2->wol
  2193. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2194. if (!netif_running(dev))
  2195. sky2_wol_init(sky2);
  2196. return 0;
  2197. }
  2198. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2199. {
  2200. if (sky2_is_copper(hw)) {
  2201. u32 modes = SUPPORTED_10baseT_Half
  2202. | SUPPORTED_10baseT_Full
  2203. | SUPPORTED_100baseT_Half
  2204. | SUPPORTED_100baseT_Full
  2205. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2206. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2207. modes |= SUPPORTED_1000baseT_Half
  2208. | SUPPORTED_1000baseT_Full;
  2209. return modes;
  2210. } else
  2211. return SUPPORTED_1000baseT_Half
  2212. | SUPPORTED_1000baseT_Full
  2213. | SUPPORTED_Autoneg
  2214. | SUPPORTED_FIBRE;
  2215. }
  2216. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2217. {
  2218. struct sky2_port *sky2 = netdev_priv(dev);
  2219. struct sky2_hw *hw = sky2->hw;
  2220. ecmd->transceiver = XCVR_INTERNAL;
  2221. ecmd->supported = sky2_supported_modes(hw);
  2222. ecmd->phy_address = PHY_ADDR_MARV;
  2223. if (sky2_is_copper(hw)) {
  2224. ecmd->supported = SUPPORTED_10baseT_Half
  2225. | SUPPORTED_10baseT_Full
  2226. | SUPPORTED_100baseT_Half
  2227. | SUPPORTED_100baseT_Full
  2228. | SUPPORTED_1000baseT_Half
  2229. | SUPPORTED_1000baseT_Full
  2230. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2231. ecmd->port = PORT_TP;
  2232. ecmd->speed = sky2->speed;
  2233. } else {
  2234. ecmd->speed = SPEED_1000;
  2235. ecmd->port = PORT_FIBRE;
  2236. }
  2237. ecmd->advertising = sky2->advertising;
  2238. ecmd->autoneg = sky2->autoneg;
  2239. ecmd->duplex = sky2->duplex;
  2240. return 0;
  2241. }
  2242. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2243. {
  2244. struct sky2_port *sky2 = netdev_priv(dev);
  2245. const struct sky2_hw *hw = sky2->hw;
  2246. u32 supported = sky2_supported_modes(hw);
  2247. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2248. ecmd->advertising = supported;
  2249. sky2->duplex = -1;
  2250. sky2->speed = -1;
  2251. } else {
  2252. u32 setting;
  2253. switch (ecmd->speed) {
  2254. case SPEED_1000:
  2255. if (ecmd->duplex == DUPLEX_FULL)
  2256. setting = SUPPORTED_1000baseT_Full;
  2257. else if (ecmd->duplex == DUPLEX_HALF)
  2258. setting = SUPPORTED_1000baseT_Half;
  2259. else
  2260. return -EINVAL;
  2261. break;
  2262. case SPEED_100:
  2263. if (ecmd->duplex == DUPLEX_FULL)
  2264. setting = SUPPORTED_100baseT_Full;
  2265. else if (ecmd->duplex == DUPLEX_HALF)
  2266. setting = SUPPORTED_100baseT_Half;
  2267. else
  2268. return -EINVAL;
  2269. break;
  2270. case SPEED_10:
  2271. if (ecmd->duplex == DUPLEX_FULL)
  2272. setting = SUPPORTED_10baseT_Full;
  2273. else if (ecmd->duplex == DUPLEX_HALF)
  2274. setting = SUPPORTED_10baseT_Half;
  2275. else
  2276. return -EINVAL;
  2277. break;
  2278. default:
  2279. return -EINVAL;
  2280. }
  2281. if ((setting & supported) == 0)
  2282. return -EINVAL;
  2283. sky2->speed = ecmd->speed;
  2284. sky2->duplex = ecmd->duplex;
  2285. }
  2286. sky2->autoneg = ecmd->autoneg;
  2287. sky2->advertising = ecmd->advertising;
  2288. if (netif_running(dev))
  2289. sky2_phy_reinit(sky2);
  2290. return 0;
  2291. }
  2292. static void sky2_get_drvinfo(struct net_device *dev,
  2293. struct ethtool_drvinfo *info)
  2294. {
  2295. struct sky2_port *sky2 = netdev_priv(dev);
  2296. strcpy(info->driver, DRV_NAME);
  2297. strcpy(info->version, DRV_VERSION);
  2298. strcpy(info->fw_version, "N/A");
  2299. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2300. }
  2301. static const struct sky2_stat {
  2302. char name[ETH_GSTRING_LEN];
  2303. u16 offset;
  2304. } sky2_stats[] = {
  2305. { "tx_bytes", GM_TXO_OK_HI },
  2306. { "rx_bytes", GM_RXO_OK_HI },
  2307. { "tx_broadcast", GM_TXF_BC_OK },
  2308. { "rx_broadcast", GM_RXF_BC_OK },
  2309. { "tx_multicast", GM_TXF_MC_OK },
  2310. { "rx_multicast", GM_RXF_MC_OK },
  2311. { "tx_unicast", GM_TXF_UC_OK },
  2312. { "rx_unicast", GM_RXF_UC_OK },
  2313. { "tx_mac_pause", GM_TXF_MPAUSE },
  2314. { "rx_mac_pause", GM_RXF_MPAUSE },
  2315. { "collisions", GM_TXF_COL },
  2316. { "late_collision",GM_TXF_LAT_COL },
  2317. { "aborted", GM_TXF_ABO_COL },
  2318. { "single_collisions", GM_TXF_SNG_COL },
  2319. { "multi_collisions", GM_TXF_MUL_COL },
  2320. { "rx_short", GM_RXF_SHT },
  2321. { "rx_runt", GM_RXE_FRAG },
  2322. { "rx_64_byte_packets", GM_RXF_64B },
  2323. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2324. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2325. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2326. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2327. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2328. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2329. { "rx_too_long", GM_RXF_LNG_ERR },
  2330. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2331. { "rx_jabber", GM_RXF_JAB_PKT },
  2332. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2333. { "tx_64_byte_packets", GM_TXF_64B },
  2334. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2335. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2336. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2337. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2338. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2339. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2340. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2341. };
  2342. static u32 sky2_get_rx_csum(struct net_device *dev)
  2343. {
  2344. struct sky2_port *sky2 = netdev_priv(dev);
  2345. return sky2->rx_csum;
  2346. }
  2347. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2348. {
  2349. struct sky2_port *sky2 = netdev_priv(dev);
  2350. sky2->rx_csum = data;
  2351. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2352. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2353. return 0;
  2354. }
  2355. static u32 sky2_get_msglevel(struct net_device *netdev)
  2356. {
  2357. struct sky2_port *sky2 = netdev_priv(netdev);
  2358. return sky2->msg_enable;
  2359. }
  2360. static int sky2_nway_reset(struct net_device *dev)
  2361. {
  2362. struct sky2_port *sky2 = netdev_priv(dev);
  2363. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2364. return -EINVAL;
  2365. sky2_phy_reinit(sky2);
  2366. return 0;
  2367. }
  2368. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2369. {
  2370. struct sky2_hw *hw = sky2->hw;
  2371. unsigned port = sky2->port;
  2372. int i;
  2373. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2374. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2375. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2376. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2377. for (i = 2; i < count; i++)
  2378. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2379. }
  2380. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2381. {
  2382. struct sky2_port *sky2 = netdev_priv(netdev);
  2383. sky2->msg_enable = value;
  2384. }
  2385. static int sky2_get_stats_count(struct net_device *dev)
  2386. {
  2387. return ARRAY_SIZE(sky2_stats);
  2388. }
  2389. static void sky2_get_ethtool_stats(struct net_device *dev,
  2390. struct ethtool_stats *stats, u64 * data)
  2391. {
  2392. struct sky2_port *sky2 = netdev_priv(dev);
  2393. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2394. }
  2395. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2396. {
  2397. int i;
  2398. switch (stringset) {
  2399. case ETH_SS_STATS:
  2400. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2401. memcpy(data + i * ETH_GSTRING_LEN,
  2402. sky2_stats[i].name, ETH_GSTRING_LEN);
  2403. break;
  2404. }
  2405. }
  2406. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2407. {
  2408. struct sky2_port *sky2 = netdev_priv(dev);
  2409. return &sky2->net_stats;
  2410. }
  2411. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2412. {
  2413. struct sky2_port *sky2 = netdev_priv(dev);
  2414. struct sky2_hw *hw = sky2->hw;
  2415. unsigned port = sky2->port;
  2416. const struct sockaddr *addr = p;
  2417. if (!is_valid_ether_addr(addr->sa_data))
  2418. return -EADDRNOTAVAIL;
  2419. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2420. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2421. dev->dev_addr, ETH_ALEN);
  2422. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2423. dev->dev_addr, ETH_ALEN);
  2424. /* virtual address for data */
  2425. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2426. /* physical address: used for pause frames */
  2427. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2428. return 0;
  2429. }
  2430. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2431. {
  2432. u32 bit;
  2433. bit = ether_crc(ETH_ALEN, addr) & 63;
  2434. filter[bit >> 3] |= 1 << (bit & 7);
  2435. }
  2436. static void sky2_set_multicast(struct net_device *dev)
  2437. {
  2438. struct sky2_port *sky2 = netdev_priv(dev);
  2439. struct sky2_hw *hw = sky2->hw;
  2440. unsigned port = sky2->port;
  2441. struct dev_mc_list *list = dev->mc_list;
  2442. u16 reg;
  2443. u8 filter[8];
  2444. int rx_pause;
  2445. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2446. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2447. memset(filter, 0, sizeof(filter));
  2448. reg = gma_read16(hw, port, GM_RX_CTRL);
  2449. reg |= GM_RXCR_UCF_ENA;
  2450. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2451. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2452. else if (dev->flags & IFF_ALLMULTI)
  2453. memset(filter, 0xff, sizeof(filter));
  2454. else if (dev->mc_count == 0 && !rx_pause)
  2455. reg &= ~GM_RXCR_MCF_ENA;
  2456. else {
  2457. int i;
  2458. reg |= GM_RXCR_MCF_ENA;
  2459. if (rx_pause)
  2460. sky2_add_filter(filter, pause_mc_addr);
  2461. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2462. sky2_add_filter(filter, list->dmi_addr);
  2463. }
  2464. gma_write16(hw, port, GM_MC_ADDR_H1,
  2465. (u16) filter[0] | ((u16) filter[1] << 8));
  2466. gma_write16(hw, port, GM_MC_ADDR_H2,
  2467. (u16) filter[2] | ((u16) filter[3] << 8));
  2468. gma_write16(hw, port, GM_MC_ADDR_H3,
  2469. (u16) filter[4] | ((u16) filter[5] << 8));
  2470. gma_write16(hw, port, GM_MC_ADDR_H4,
  2471. (u16) filter[6] | ((u16) filter[7] << 8));
  2472. gma_write16(hw, port, GM_RX_CTRL, reg);
  2473. }
  2474. /* Can have one global because blinking is controlled by
  2475. * ethtool and that is always under RTNL mutex
  2476. */
  2477. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2478. {
  2479. u16 pg;
  2480. switch (hw->chip_id) {
  2481. case CHIP_ID_YUKON_XL:
  2482. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2483. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2484. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2485. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2486. PHY_M_LEDC_INIT_CTRL(7) |
  2487. PHY_M_LEDC_STA1_CTRL(7) |
  2488. PHY_M_LEDC_STA0_CTRL(7))
  2489. : 0);
  2490. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2491. break;
  2492. default:
  2493. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2494. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2495. on ? PHY_M_LED_ALL : 0);
  2496. }
  2497. }
  2498. /* blink LED's for finding board */
  2499. static int sky2_phys_id(struct net_device *dev, u32 data)
  2500. {
  2501. struct sky2_port *sky2 = netdev_priv(dev);
  2502. struct sky2_hw *hw = sky2->hw;
  2503. unsigned port = sky2->port;
  2504. u16 ledctrl, ledover = 0;
  2505. long ms;
  2506. int interrupted;
  2507. int onoff = 1;
  2508. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2509. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2510. else
  2511. ms = data * 1000;
  2512. /* save initial values */
  2513. spin_lock_bh(&sky2->phy_lock);
  2514. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2515. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2516. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2517. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2518. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2519. } else {
  2520. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2521. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2522. }
  2523. interrupted = 0;
  2524. while (!interrupted && ms > 0) {
  2525. sky2_led(hw, port, onoff);
  2526. onoff = !onoff;
  2527. spin_unlock_bh(&sky2->phy_lock);
  2528. interrupted = msleep_interruptible(250);
  2529. spin_lock_bh(&sky2->phy_lock);
  2530. ms -= 250;
  2531. }
  2532. /* resume regularly scheduled programming */
  2533. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2534. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2535. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2536. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2537. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2538. } else {
  2539. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2540. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2541. }
  2542. spin_unlock_bh(&sky2->phy_lock);
  2543. return 0;
  2544. }
  2545. static void sky2_get_pauseparam(struct net_device *dev,
  2546. struct ethtool_pauseparam *ecmd)
  2547. {
  2548. struct sky2_port *sky2 = netdev_priv(dev);
  2549. switch (sky2->flow_mode) {
  2550. case FC_NONE:
  2551. ecmd->tx_pause = ecmd->rx_pause = 0;
  2552. break;
  2553. case FC_TX:
  2554. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2555. break;
  2556. case FC_RX:
  2557. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2558. break;
  2559. case FC_BOTH:
  2560. ecmd->tx_pause = ecmd->rx_pause = 1;
  2561. }
  2562. ecmd->autoneg = sky2->autoneg;
  2563. }
  2564. static int sky2_set_pauseparam(struct net_device *dev,
  2565. struct ethtool_pauseparam *ecmd)
  2566. {
  2567. struct sky2_port *sky2 = netdev_priv(dev);
  2568. sky2->autoneg = ecmd->autoneg;
  2569. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2570. if (netif_running(dev))
  2571. sky2_phy_reinit(sky2);
  2572. return 0;
  2573. }
  2574. static int sky2_get_coalesce(struct net_device *dev,
  2575. struct ethtool_coalesce *ecmd)
  2576. {
  2577. struct sky2_port *sky2 = netdev_priv(dev);
  2578. struct sky2_hw *hw = sky2->hw;
  2579. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2580. ecmd->tx_coalesce_usecs = 0;
  2581. else {
  2582. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2583. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2584. }
  2585. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2586. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2587. ecmd->rx_coalesce_usecs = 0;
  2588. else {
  2589. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2590. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2591. }
  2592. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2593. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2594. ecmd->rx_coalesce_usecs_irq = 0;
  2595. else {
  2596. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2597. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2598. }
  2599. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2600. return 0;
  2601. }
  2602. /* Note: this affect both ports */
  2603. static int sky2_set_coalesce(struct net_device *dev,
  2604. struct ethtool_coalesce *ecmd)
  2605. {
  2606. struct sky2_port *sky2 = netdev_priv(dev);
  2607. struct sky2_hw *hw = sky2->hw;
  2608. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2609. if (ecmd->tx_coalesce_usecs > tmax ||
  2610. ecmd->rx_coalesce_usecs > tmax ||
  2611. ecmd->rx_coalesce_usecs_irq > tmax)
  2612. return -EINVAL;
  2613. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2614. return -EINVAL;
  2615. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2616. return -EINVAL;
  2617. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2618. return -EINVAL;
  2619. if (ecmd->tx_coalesce_usecs == 0)
  2620. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2621. else {
  2622. sky2_write32(hw, STAT_TX_TIMER_INI,
  2623. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2624. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2625. }
  2626. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2627. if (ecmd->rx_coalesce_usecs == 0)
  2628. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2629. else {
  2630. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2631. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2632. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2633. }
  2634. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2635. if (ecmd->rx_coalesce_usecs_irq == 0)
  2636. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2637. else {
  2638. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2639. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2640. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2641. }
  2642. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2643. return 0;
  2644. }
  2645. static void sky2_get_ringparam(struct net_device *dev,
  2646. struct ethtool_ringparam *ering)
  2647. {
  2648. struct sky2_port *sky2 = netdev_priv(dev);
  2649. ering->rx_max_pending = RX_MAX_PENDING;
  2650. ering->rx_mini_max_pending = 0;
  2651. ering->rx_jumbo_max_pending = 0;
  2652. ering->tx_max_pending = TX_RING_SIZE - 1;
  2653. ering->rx_pending = sky2->rx_pending;
  2654. ering->rx_mini_pending = 0;
  2655. ering->rx_jumbo_pending = 0;
  2656. ering->tx_pending = sky2->tx_pending;
  2657. }
  2658. static int sky2_set_ringparam(struct net_device *dev,
  2659. struct ethtool_ringparam *ering)
  2660. {
  2661. struct sky2_port *sky2 = netdev_priv(dev);
  2662. int err = 0;
  2663. if (ering->rx_pending > RX_MAX_PENDING ||
  2664. ering->rx_pending < 8 ||
  2665. ering->tx_pending < MAX_SKB_TX_LE ||
  2666. ering->tx_pending > TX_RING_SIZE - 1)
  2667. return -EINVAL;
  2668. if (netif_running(dev))
  2669. sky2_down(dev);
  2670. sky2->rx_pending = ering->rx_pending;
  2671. sky2->tx_pending = ering->tx_pending;
  2672. if (netif_running(dev)) {
  2673. err = sky2_up(dev);
  2674. if (err)
  2675. dev_close(dev);
  2676. else
  2677. sky2_set_multicast(dev);
  2678. }
  2679. return err;
  2680. }
  2681. static int sky2_get_regs_len(struct net_device *dev)
  2682. {
  2683. return 0x4000;
  2684. }
  2685. /*
  2686. * Returns copy of control register region
  2687. * Note: access to the RAM address register set will cause timeouts.
  2688. */
  2689. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2690. void *p)
  2691. {
  2692. const struct sky2_port *sky2 = netdev_priv(dev);
  2693. const void __iomem *io = sky2->hw->regs;
  2694. BUG_ON(regs->len < B3_RI_WTO_R1);
  2695. regs->version = 1;
  2696. memset(p, 0, regs->len);
  2697. memcpy_fromio(p, io, B3_RAM_ADDR);
  2698. memcpy_fromio(p + B3_RI_WTO_R1,
  2699. io + B3_RI_WTO_R1,
  2700. regs->len - B3_RI_WTO_R1);
  2701. }
  2702. static const struct ethtool_ops sky2_ethtool_ops = {
  2703. .get_settings = sky2_get_settings,
  2704. .set_settings = sky2_set_settings,
  2705. .get_drvinfo = sky2_get_drvinfo,
  2706. .get_wol = sky2_get_wol,
  2707. .set_wol = sky2_set_wol,
  2708. .get_msglevel = sky2_get_msglevel,
  2709. .set_msglevel = sky2_set_msglevel,
  2710. .nway_reset = sky2_nway_reset,
  2711. .get_regs_len = sky2_get_regs_len,
  2712. .get_regs = sky2_get_regs,
  2713. .get_link = ethtool_op_get_link,
  2714. .get_sg = ethtool_op_get_sg,
  2715. .set_sg = ethtool_op_set_sg,
  2716. .get_tx_csum = ethtool_op_get_tx_csum,
  2717. .set_tx_csum = ethtool_op_set_tx_csum,
  2718. .get_tso = ethtool_op_get_tso,
  2719. .set_tso = ethtool_op_set_tso,
  2720. .get_rx_csum = sky2_get_rx_csum,
  2721. .set_rx_csum = sky2_set_rx_csum,
  2722. .get_strings = sky2_get_strings,
  2723. .get_coalesce = sky2_get_coalesce,
  2724. .set_coalesce = sky2_set_coalesce,
  2725. .get_ringparam = sky2_get_ringparam,
  2726. .set_ringparam = sky2_set_ringparam,
  2727. .get_pauseparam = sky2_get_pauseparam,
  2728. .set_pauseparam = sky2_set_pauseparam,
  2729. .phys_id = sky2_phys_id,
  2730. .get_stats_count = sky2_get_stats_count,
  2731. .get_ethtool_stats = sky2_get_ethtool_stats,
  2732. .get_perm_addr = ethtool_op_get_perm_addr,
  2733. };
  2734. /* Initialize network device */
  2735. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2736. unsigned port,
  2737. int highmem, int wol)
  2738. {
  2739. struct sky2_port *sky2;
  2740. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2741. if (!dev) {
  2742. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2743. return NULL;
  2744. }
  2745. SET_MODULE_OWNER(dev);
  2746. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2747. dev->irq = hw->pdev->irq;
  2748. dev->open = sky2_up;
  2749. dev->stop = sky2_down;
  2750. dev->do_ioctl = sky2_ioctl;
  2751. dev->hard_start_xmit = sky2_xmit_frame;
  2752. dev->get_stats = sky2_get_stats;
  2753. dev->set_multicast_list = sky2_set_multicast;
  2754. dev->set_mac_address = sky2_set_mac_address;
  2755. dev->change_mtu = sky2_change_mtu;
  2756. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2757. dev->tx_timeout = sky2_tx_timeout;
  2758. dev->watchdog_timeo = TX_WATCHDOG;
  2759. if (port == 0)
  2760. dev->poll = sky2_poll;
  2761. dev->weight = NAPI_WEIGHT;
  2762. #ifdef CONFIG_NET_POLL_CONTROLLER
  2763. /* Network console (only works on port 0)
  2764. * because netpoll makes assumptions about NAPI
  2765. */
  2766. if (port == 0)
  2767. dev->poll_controller = sky2_netpoll;
  2768. #endif
  2769. sky2 = netdev_priv(dev);
  2770. sky2->netdev = dev;
  2771. sky2->hw = hw;
  2772. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2773. /* Auto speed and flow control */
  2774. sky2->autoneg = AUTONEG_ENABLE;
  2775. sky2->flow_mode = FC_BOTH;
  2776. sky2->duplex = -1;
  2777. sky2->speed = -1;
  2778. sky2->advertising = sky2_supported_modes(hw);
  2779. sky2->rx_csum = 1;
  2780. sky2->wol = wol;
  2781. spin_lock_init(&sky2->phy_lock);
  2782. sky2->tx_pending = TX_DEF_PENDING;
  2783. sky2->rx_pending = RX_DEF_PENDING;
  2784. hw->dev[port] = dev;
  2785. sky2->port = port;
  2786. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2787. if (highmem)
  2788. dev->features |= NETIF_F_HIGHDMA;
  2789. #ifdef SKY2_VLAN_TAG_USED
  2790. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2791. dev->vlan_rx_register = sky2_vlan_rx_register;
  2792. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2793. #endif
  2794. /* read the mac address */
  2795. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2796. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2797. /* device is off until link detection */
  2798. netif_carrier_off(dev);
  2799. netif_stop_queue(dev);
  2800. return dev;
  2801. }
  2802. static void __devinit sky2_show_addr(struct net_device *dev)
  2803. {
  2804. const struct sky2_port *sky2 = netdev_priv(dev);
  2805. if (netif_msg_probe(sky2))
  2806. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2807. dev->name,
  2808. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2809. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2810. }
  2811. /* Handle software interrupt used during MSI test */
  2812. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2813. {
  2814. struct sky2_hw *hw = dev_id;
  2815. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2816. if (status == 0)
  2817. return IRQ_NONE;
  2818. if (status & Y2_IS_IRQ_SW) {
  2819. hw->msi = 1;
  2820. wake_up(&hw->msi_wait);
  2821. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2822. }
  2823. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2824. return IRQ_HANDLED;
  2825. }
  2826. /* Test interrupt path by forcing a a software IRQ */
  2827. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2828. {
  2829. struct pci_dev *pdev = hw->pdev;
  2830. int err;
  2831. init_waitqueue_head (&hw->msi_wait);
  2832. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2833. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2834. if (err) {
  2835. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2836. return err;
  2837. }
  2838. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2839. sky2_read8(hw, B0_CTST);
  2840. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2841. if (!hw->msi) {
  2842. /* MSI test failed, go back to INTx mode */
  2843. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2844. "switching to INTx mode.\n");
  2845. err = -EOPNOTSUPP;
  2846. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2847. }
  2848. sky2_write32(hw, B0_IMSK, 0);
  2849. sky2_read32(hw, B0_IMSK);
  2850. free_irq(pdev->irq, hw);
  2851. return err;
  2852. }
  2853. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2854. {
  2855. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2856. u16 value;
  2857. if (!pm)
  2858. return 0;
  2859. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2860. return 0;
  2861. return value & PCI_PM_CTRL_PME_ENABLE;
  2862. }
  2863. static int __devinit sky2_probe(struct pci_dev *pdev,
  2864. const struct pci_device_id *ent)
  2865. {
  2866. struct net_device *dev;
  2867. struct sky2_hw *hw;
  2868. int err, using_dac = 0, wol_default;
  2869. err = pci_enable_device(pdev);
  2870. if (err) {
  2871. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2872. goto err_out;
  2873. }
  2874. err = pci_request_regions(pdev, DRV_NAME);
  2875. if (err) {
  2876. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2877. goto err_out;
  2878. }
  2879. pci_set_master(pdev);
  2880. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2881. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2882. using_dac = 1;
  2883. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2884. if (err < 0) {
  2885. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2886. "for consistent allocations\n");
  2887. goto err_out_free_regions;
  2888. }
  2889. } else {
  2890. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2891. if (err) {
  2892. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2893. goto err_out_free_regions;
  2894. }
  2895. }
  2896. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2897. err = -ENOMEM;
  2898. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2899. if (!hw) {
  2900. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2901. goto err_out_free_regions;
  2902. }
  2903. hw->pdev = pdev;
  2904. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2905. if (!hw->regs) {
  2906. dev_err(&pdev->dev, "cannot map device registers\n");
  2907. goto err_out_free_hw;
  2908. }
  2909. #ifdef __BIG_ENDIAN
  2910. /* The sk98lin vendor driver uses hardware byte swapping but
  2911. * this driver uses software swapping.
  2912. */
  2913. {
  2914. u32 reg;
  2915. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2916. reg &= ~PCI_REV_DESC;
  2917. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2918. }
  2919. #endif
  2920. /* ring for status responses */
  2921. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2922. &hw->st_dma);
  2923. if (!hw->st_le)
  2924. goto err_out_iounmap;
  2925. err = sky2_init(hw);
  2926. if (err)
  2927. goto err_out_iounmap;
  2928. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2929. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2930. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2931. hw->chip_id, hw->chip_rev);
  2932. sky2_reset(hw);
  2933. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  2934. if (!dev) {
  2935. err = -ENOMEM;
  2936. goto err_out_free_pci;
  2937. }
  2938. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2939. err = sky2_test_msi(hw);
  2940. if (err == -EOPNOTSUPP)
  2941. pci_disable_msi(pdev);
  2942. else if (err)
  2943. goto err_out_free_netdev;
  2944. }
  2945. err = register_netdev(dev);
  2946. if (err) {
  2947. dev_err(&pdev->dev, "cannot register net device\n");
  2948. goto err_out_free_netdev;
  2949. }
  2950. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2951. dev->name, hw);
  2952. if (err) {
  2953. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2954. goto err_out_unregister;
  2955. }
  2956. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2957. sky2_show_addr(dev);
  2958. if (hw->ports > 1) {
  2959. struct net_device *dev1;
  2960. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  2961. if (!dev1)
  2962. dev_warn(&pdev->dev, "allocation for second device failed\n");
  2963. else if ((err = register_netdev(dev1))) {
  2964. dev_warn(&pdev->dev,
  2965. "register of second port failed (%d)\n", err);
  2966. hw->dev[1] = NULL;
  2967. free_netdev(dev1);
  2968. } else
  2969. sky2_show_addr(dev1);
  2970. }
  2971. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2972. INIT_WORK(&hw->restart_work, sky2_restart);
  2973. sky2_idle_start(hw);
  2974. pci_set_drvdata(pdev, hw);
  2975. return 0;
  2976. err_out_unregister:
  2977. if (hw->msi)
  2978. pci_disable_msi(pdev);
  2979. unregister_netdev(dev);
  2980. err_out_free_netdev:
  2981. free_netdev(dev);
  2982. err_out_free_pci:
  2983. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2984. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2985. err_out_iounmap:
  2986. iounmap(hw->regs);
  2987. err_out_free_hw:
  2988. kfree(hw);
  2989. err_out_free_regions:
  2990. pci_release_regions(pdev);
  2991. pci_disable_device(pdev);
  2992. err_out:
  2993. return err;
  2994. }
  2995. static void __devexit sky2_remove(struct pci_dev *pdev)
  2996. {
  2997. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2998. struct net_device *dev0, *dev1;
  2999. if (!hw)
  3000. return;
  3001. del_timer_sync(&hw->idle_timer);
  3002. flush_scheduled_work();
  3003. sky2_write32(hw, B0_IMSK, 0);
  3004. synchronize_irq(hw->pdev->irq);
  3005. dev0 = hw->dev[0];
  3006. dev1 = hw->dev[1];
  3007. if (dev1)
  3008. unregister_netdev(dev1);
  3009. unregister_netdev(dev0);
  3010. sky2_power_aux(hw);
  3011. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3012. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3013. sky2_read8(hw, B0_CTST);
  3014. free_irq(pdev->irq, hw);
  3015. if (hw->msi)
  3016. pci_disable_msi(pdev);
  3017. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3018. pci_release_regions(pdev);
  3019. pci_disable_device(pdev);
  3020. if (dev1)
  3021. free_netdev(dev1);
  3022. free_netdev(dev0);
  3023. iounmap(hw->regs);
  3024. kfree(hw);
  3025. pci_set_drvdata(pdev, NULL);
  3026. }
  3027. #ifdef CONFIG_PM
  3028. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3029. {
  3030. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3031. int i, wol = 0;
  3032. del_timer_sync(&hw->idle_timer);
  3033. netif_poll_disable(hw->dev[0]);
  3034. for (i = 0; i < hw->ports; i++) {
  3035. struct net_device *dev = hw->dev[i];
  3036. struct sky2_port *sky2 = netdev_priv(dev);
  3037. if (netif_running(dev))
  3038. sky2_down(dev);
  3039. if (sky2->wol)
  3040. sky2_wol_init(sky2);
  3041. wol |= sky2->wol;
  3042. }
  3043. sky2_write32(hw, B0_IMSK, 0);
  3044. sky2_power_aux(hw);
  3045. pci_save_state(pdev);
  3046. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3047. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3048. return 0;
  3049. }
  3050. static int sky2_resume(struct pci_dev *pdev)
  3051. {
  3052. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3053. int i, err;
  3054. err = pci_set_power_state(pdev, PCI_D0);
  3055. if (err)
  3056. goto out;
  3057. err = pci_restore_state(pdev);
  3058. if (err)
  3059. goto out;
  3060. pci_enable_wake(pdev, PCI_D0, 0);
  3061. /* Re-enable all clocks */
  3062. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3063. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3064. sky2_reset(hw);
  3065. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3066. for (i = 0; i < hw->ports; i++) {
  3067. struct net_device *dev = hw->dev[i];
  3068. if (netif_running(dev)) {
  3069. err = sky2_up(dev);
  3070. if (err) {
  3071. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3072. dev->name, err);
  3073. dev_close(dev);
  3074. goto out;
  3075. }
  3076. }
  3077. }
  3078. netif_poll_enable(hw->dev[0]);
  3079. sky2_idle_start(hw);
  3080. return 0;
  3081. out:
  3082. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3083. pci_disable_device(pdev);
  3084. return err;
  3085. }
  3086. #endif
  3087. static void sky2_shutdown(struct pci_dev *pdev)
  3088. {
  3089. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3090. int i, wol = 0;
  3091. del_timer_sync(&hw->idle_timer);
  3092. netif_poll_disable(hw->dev[0]);
  3093. for (i = 0; i < hw->ports; i++) {
  3094. struct net_device *dev = hw->dev[i];
  3095. struct sky2_port *sky2 = netdev_priv(dev);
  3096. if (sky2->wol) {
  3097. wol = 1;
  3098. sky2_wol_init(sky2);
  3099. }
  3100. }
  3101. if (wol)
  3102. sky2_power_aux(hw);
  3103. pci_enable_wake(pdev, PCI_D3hot, wol);
  3104. pci_enable_wake(pdev, PCI_D3cold, wol);
  3105. pci_disable_device(pdev);
  3106. pci_set_power_state(pdev, PCI_D3hot);
  3107. }
  3108. static struct pci_driver sky2_driver = {
  3109. .name = DRV_NAME,
  3110. .id_table = sky2_id_table,
  3111. .probe = sky2_probe,
  3112. .remove = __devexit_p(sky2_remove),
  3113. #ifdef CONFIG_PM
  3114. .suspend = sky2_suspend,
  3115. .resume = sky2_resume,
  3116. #endif
  3117. .shutdown = sky2_shutdown,
  3118. };
  3119. static int __init sky2_init_module(void)
  3120. {
  3121. return pci_register_driver(&sky2_driver);
  3122. }
  3123. static void __exit sky2_cleanup_module(void)
  3124. {
  3125. pci_unregister_driver(&sky2_driver);
  3126. }
  3127. module_init(sky2_init_module);
  3128. module_exit(sky2_cleanup_module);
  3129. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3130. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3131. MODULE_LICENSE("GPL");
  3132. MODULE_VERSION(DRV_VERSION);