pasemi_mac.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <asm/irq.h>
  34. #include <asm/firmware.h>
  35. #include <asm/pasemi_dma.h>
  36. #include "pasemi_mac.h"
  37. /* We have our own align, since ppc64 in general has it at 0 because
  38. * of design flaws in some of the server bridge chips. However, for
  39. * PWRficient doing the unaligned copies is more expensive than doing
  40. * unaligned DMA, so make sure the data is aligned instead.
  41. */
  42. #define LOCAL_SKB_ALIGN 2
  43. /* TODO list
  44. *
  45. * - Multicast support
  46. * - Large MTU support
  47. * - SW LRO
  48. * - Multiqueue RX/TX
  49. */
  50. /* Must be a power of two */
  51. #define RX_RING_SIZE 4096
  52. #define TX_RING_SIZE 4096
  53. #define DEFAULT_MSG_ENABLE \
  54. (NETIF_MSG_DRV | \
  55. NETIF_MSG_PROBE | \
  56. NETIF_MSG_LINK | \
  57. NETIF_MSG_TIMER | \
  58. NETIF_MSG_IFDOWN | \
  59. NETIF_MSG_IFUP | \
  60. NETIF_MSG_RX_ERR | \
  61. NETIF_MSG_TX_ERR)
  62. #define TX_DESC(tx, num) ((tx)->ring[(num) & (TX_RING_SIZE-1)])
  63. #define TX_DESC_INFO(tx, num) ((tx)->ring_info[(num) & (TX_RING_SIZE-1)])
  64. #define RX_DESC(rx, num) ((rx)->ring[(num) & (RX_RING_SIZE-1)])
  65. #define RX_DESC_INFO(rx, num) ((rx)->ring_info[(num) & (RX_RING_SIZE-1)])
  66. #define RX_BUFF(rx, num) ((rx)->buffers[(num) & (RX_RING_SIZE-1)])
  67. #define RING_USED(ring) (((ring)->next_to_fill - (ring)->next_to_clean) \
  68. & ((ring)->size - 1))
  69. #define RING_AVAIL(ring) ((ring->size) - RING_USED(ring))
  70. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  71. MODULE_LICENSE("GPL");
  72. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  73. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  74. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  77. static struct pasdma_status *dma_status;
  78. static int translation_enabled(void)
  79. {
  80. #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
  81. return 1;
  82. #else
  83. return firmware_has_feature(FW_FEATURE_LPAR);
  84. #endif
  85. }
  86. static void write_iob_reg(struct pasemi_mac *mac, unsigned int reg,
  87. unsigned int val)
  88. {
  89. out_le32(mac->iob_regs+reg, val);
  90. }
  91. static unsigned int read_mac_reg(struct pasemi_mac *mac, unsigned int reg)
  92. {
  93. return in_le32(mac->regs+reg);
  94. }
  95. static void write_mac_reg(struct pasemi_mac *mac, unsigned int reg,
  96. unsigned int val)
  97. {
  98. out_le32(mac->regs+reg, val);
  99. }
  100. static unsigned int read_dma_reg(struct pasemi_mac *mac, unsigned int reg)
  101. {
  102. return in_le32(mac->dma_regs+reg);
  103. }
  104. static void write_dma_reg(struct pasemi_mac *mac, unsigned int reg,
  105. unsigned int val)
  106. {
  107. out_le32(mac->dma_regs+reg, val);
  108. }
  109. static struct pasemi_mac_rxring *rx_ring(struct pasemi_mac *mac)
  110. {
  111. return mac->rx;
  112. }
  113. static struct pasemi_mac_txring *tx_ring(struct pasemi_mac *mac)
  114. {
  115. return mac->tx;
  116. }
  117. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  118. {
  119. struct pci_dev *pdev = mac->pdev;
  120. struct device_node *dn = pci_device_to_OF_node(pdev);
  121. int len;
  122. const u8 *maddr;
  123. u8 addr[6];
  124. if (!dn) {
  125. dev_dbg(&pdev->dev,
  126. "No device node for mac, not configuring\n");
  127. return -ENOENT;
  128. }
  129. maddr = of_get_property(dn, "local-mac-address", &len);
  130. if (maddr && len == 6) {
  131. memcpy(mac->mac_addr, maddr, 6);
  132. return 0;
  133. }
  134. /* Some old versions of firmware mistakenly uses mac-address
  135. * (and as a string) instead of a byte array in local-mac-address.
  136. */
  137. if (maddr == NULL)
  138. maddr = of_get_property(dn, "mac-address", NULL);
  139. if (maddr == NULL) {
  140. dev_warn(&pdev->dev,
  141. "no mac address in device tree, not configuring\n");
  142. return -ENOENT;
  143. }
  144. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  145. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  146. dev_warn(&pdev->dev,
  147. "can't parse mac address, not configuring\n");
  148. return -EINVAL;
  149. }
  150. memcpy(mac->mac_addr, addr, 6);
  151. return 0;
  152. }
  153. static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
  154. struct sk_buff *skb,
  155. dma_addr_t *dmas)
  156. {
  157. int f;
  158. int nfrags = skb_shinfo(skb)->nr_frags;
  159. pci_unmap_single(mac->dma_pdev, dmas[0], skb_headlen(skb),
  160. PCI_DMA_TODEVICE);
  161. for (f = 0; f < nfrags; f++) {
  162. skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
  163. pci_unmap_page(mac->dma_pdev, dmas[f+1], frag->size,
  164. PCI_DMA_TODEVICE);
  165. }
  166. dev_kfree_skb_irq(skb);
  167. /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
  168. * aligned up to a power of 2
  169. */
  170. return (nfrags + 3) & ~1;
  171. }
  172. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  173. {
  174. struct pasemi_mac_rxring *ring;
  175. struct pasemi_mac *mac = netdev_priv(dev);
  176. int chan_id = mac->dma_rxch;
  177. unsigned int cfg;
  178. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  179. if (!ring)
  180. goto out_ring;
  181. spin_lock_init(&ring->lock);
  182. ring->size = RX_RING_SIZE;
  183. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  184. RX_RING_SIZE, GFP_KERNEL);
  185. if (!ring->ring_info)
  186. goto out_ring_info;
  187. /* Allocate descriptors */
  188. ring->ring = dma_alloc_coherent(&mac->dma_pdev->dev,
  189. RX_RING_SIZE * sizeof(u64),
  190. &ring->dma, GFP_KERNEL);
  191. if (!ring->ring)
  192. goto out_ring_desc;
  193. memset(ring->ring, 0, RX_RING_SIZE * sizeof(u64));
  194. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  195. RX_RING_SIZE * sizeof(u64),
  196. &ring->buf_dma, GFP_KERNEL);
  197. if (!ring->buffers)
  198. goto out_buffers;
  199. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  200. write_dma_reg(mac, PAS_DMA_RXCHAN_BASEL(chan_id), PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  201. write_dma_reg(mac, PAS_DMA_RXCHAN_BASEU(chan_id),
  202. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  203. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
  204. cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
  205. if (translation_enabled())
  206. cfg |= PAS_DMA_RXCHAN_CFG_CTR;
  207. write_dma_reg(mac, PAS_DMA_RXCHAN_CFG(chan_id), cfg);
  208. write_dma_reg(mac, PAS_DMA_RXINT_BASEL(mac->dma_if),
  209. PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
  210. write_dma_reg(mac, PAS_DMA_RXINT_BASEU(mac->dma_if),
  211. PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
  212. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  213. cfg = PAS_DMA_RXINT_CFG_DHL(3) | PAS_DMA_RXINT_CFG_L2 |
  214. PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
  215. PAS_DMA_RXINT_CFG_HEN;
  216. if (translation_enabled())
  217. cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
  218. write_dma_reg(mac, PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
  219. ring->next_to_fill = 0;
  220. ring->next_to_clean = 0;
  221. ring->status = &dma_status->rx_sta[mac->dma_rxch];
  222. ring->mac = mac;
  223. mac->rx = ring;
  224. return 0;
  225. out_buffers:
  226. dma_free_coherent(&mac->dma_pdev->dev,
  227. RX_RING_SIZE * sizeof(u64),
  228. rx_ring(mac)->ring, rx_ring(mac)->dma);
  229. out_ring_desc:
  230. kfree(ring->ring_info);
  231. out_ring_info:
  232. kfree(ring);
  233. out_ring:
  234. return -ENOMEM;
  235. }
  236. static struct pasemi_mac_txring *
  237. pasemi_mac_setup_tx_resources(struct net_device *dev, int txch)
  238. {
  239. struct pasemi_mac *mac = netdev_priv(dev);
  240. u32 val;
  241. struct pasemi_mac_txring *ring;
  242. unsigned int cfg;
  243. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  244. if (!ring)
  245. goto out_ring;
  246. spin_lock_init(&ring->lock);
  247. ring->size = TX_RING_SIZE;
  248. ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  249. TX_RING_SIZE, GFP_KERNEL);
  250. if (!ring->ring_info)
  251. goto out_ring_info;
  252. /* Allocate descriptors */
  253. ring->ring = dma_alloc_coherent(&mac->dma_pdev->dev,
  254. TX_RING_SIZE * sizeof(u64),
  255. &ring->dma, GFP_KERNEL);
  256. if (!ring->ring)
  257. goto out_ring_desc;
  258. memset(ring->ring, 0, TX_RING_SIZE * sizeof(u64));
  259. write_dma_reg(mac, PAS_DMA_TXCHAN_BASEL(txch),
  260. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  261. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  262. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
  263. write_dma_reg(mac, PAS_DMA_TXCHAN_BASEU(txch), val);
  264. cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
  265. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  266. PAS_DMA_TXCHAN_CFG_UP |
  267. PAS_DMA_TXCHAN_CFG_WT(2);
  268. if (translation_enabled())
  269. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  270. write_dma_reg(mac, PAS_DMA_TXCHAN_CFG(txch), cfg);
  271. ring->next_to_fill = 0;
  272. ring->next_to_clean = 0;
  273. ring->status = &dma_status->tx_sta[txch];
  274. ring->chan = txch;
  275. ring->mac = mac;
  276. return ring;
  277. out_ring_desc:
  278. kfree(ring->ring_info);
  279. out_ring_info:
  280. kfree(ring);
  281. out_ring:
  282. return NULL;
  283. }
  284. static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
  285. {
  286. struct pasemi_mac_txring *txring = tx_ring(mac);
  287. unsigned int i, j;
  288. struct pasemi_mac_buffer *info;
  289. dma_addr_t dmas[MAX_SKB_FRAGS+1];
  290. int freed;
  291. int start, limit;
  292. start = txring->next_to_clean;
  293. limit = txring->next_to_fill;
  294. /* Compensate for when fill has wrapped and clean has not */
  295. if (start > limit)
  296. limit += TX_RING_SIZE;
  297. for (i = start; i < limit; i += freed) {
  298. info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
  299. if (info->dma && info->skb) {
  300. for (j = 0; j <= skb_shinfo(info->skb)->nr_frags; j++)
  301. dmas[j] = txring->ring_info[(i+1+j) &
  302. (TX_RING_SIZE-1)].dma;
  303. freed = pasemi_mac_unmap_tx_skb(mac, info->skb, dmas);
  304. } else
  305. freed = 2;
  306. }
  307. for (i = 0; i < TX_RING_SIZE; i++)
  308. txring->ring[i] = 0;
  309. dma_free_coherent(&mac->dma_pdev->dev,
  310. TX_RING_SIZE * sizeof(u64),
  311. txring->ring, txring->dma);
  312. kfree(txring->ring_info);
  313. kfree(txring);
  314. }
  315. static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
  316. {
  317. struct pasemi_mac_rxring *rx = rx_ring(mac);
  318. unsigned int i;
  319. struct pasemi_mac_buffer *info;
  320. for (i = 0; i < RX_RING_SIZE; i++) {
  321. info = &RX_DESC_INFO(rx, i);
  322. if (info->skb && info->dma) {
  323. pci_unmap_single(mac->dma_pdev,
  324. info->dma,
  325. info->skb->len,
  326. PCI_DMA_FROMDEVICE);
  327. dev_kfree_skb_any(info->skb);
  328. }
  329. info->dma = 0;
  330. info->skb = NULL;
  331. }
  332. for (i = 0; i < RX_RING_SIZE; i++)
  333. RX_DESC(rx, i) = 0;
  334. dma_free_coherent(&mac->dma_pdev->dev,
  335. RX_RING_SIZE * sizeof(u64),
  336. rx_ring(mac)->ring, rx_ring(mac)->dma);
  337. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  338. rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
  339. kfree(rx_ring(mac)->ring_info);
  340. kfree(rx_ring(mac));
  341. mac->rx = NULL;
  342. }
  343. static void pasemi_mac_replenish_rx_ring(struct net_device *dev, int limit)
  344. {
  345. struct pasemi_mac *mac = netdev_priv(dev);
  346. struct pasemi_mac_rxring *rx = rx_ring(mac);
  347. int fill, count;
  348. if (limit <= 0)
  349. return;
  350. fill = rx_ring(mac)->next_to_fill;
  351. for (count = 0; count < limit; count++) {
  352. struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
  353. u64 *buff = &RX_BUFF(rx, fill);
  354. struct sk_buff *skb;
  355. dma_addr_t dma;
  356. /* Entry in use? */
  357. WARN_ON(*buff);
  358. /* skb might still be in there for recycle on short receives */
  359. if (info->skb)
  360. skb = info->skb;
  361. else {
  362. skb = dev_alloc_skb(BUF_SIZE);
  363. skb_reserve(skb, LOCAL_SKB_ALIGN);
  364. }
  365. if (unlikely(!skb))
  366. break;
  367. dma = pci_map_single(mac->dma_pdev, skb->data,
  368. BUF_SIZE - LOCAL_SKB_ALIGN,
  369. PCI_DMA_FROMDEVICE);
  370. if (unlikely(dma_mapping_error(dma))) {
  371. dev_kfree_skb_irq(info->skb);
  372. break;
  373. }
  374. info->skb = skb;
  375. info->dma = dma;
  376. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  377. fill++;
  378. }
  379. wmb();
  380. write_dma_reg(mac, PAS_DMA_RXINT_INCR(mac->dma_if), count);
  381. rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
  382. (RX_RING_SIZE - 1);
  383. }
  384. static void pasemi_mac_restart_rx_intr(struct pasemi_mac *mac)
  385. {
  386. unsigned int reg, pcnt;
  387. /* Re-enable packet count interrupts: finally
  388. * ack the packet count interrupt we got in rx_intr.
  389. */
  390. pcnt = *rx_ring(mac)->status & PAS_STATUS_PCNT_M;
  391. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
  392. write_iob_reg(mac, PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  393. }
  394. static void pasemi_mac_restart_tx_intr(struct pasemi_mac *mac)
  395. {
  396. unsigned int reg, pcnt;
  397. /* Re-enable packet count interrupts */
  398. pcnt = *tx_ring(mac)->status & PAS_STATUS_PCNT_M;
  399. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  400. write_iob_reg(mac, PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan), reg);
  401. }
  402. static inline void pasemi_mac_rx_error(struct pasemi_mac *mac, u64 macrx)
  403. {
  404. unsigned int rcmdsta, ccmdsta;
  405. if (!netif_msg_rx_err(mac))
  406. return;
  407. rcmdsta = read_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  408. ccmdsta = read_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch));
  409. printk(KERN_ERR "pasemi_mac: rx error. macrx %016lx, rx status %lx\n",
  410. macrx, *rx_ring(mac)->status);
  411. printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
  412. rcmdsta, ccmdsta);
  413. }
  414. static inline void pasemi_mac_tx_error(struct pasemi_mac *mac, u64 mactx)
  415. {
  416. unsigned int cmdsta;
  417. if (!netif_msg_tx_err(mac))
  418. return;
  419. cmdsta = read_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch));
  420. printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016lx, "\
  421. "tx status 0x%016lx\n", mactx, *tx_ring(mac)->status);
  422. printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
  423. }
  424. static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx, int limit)
  425. {
  426. struct pasemi_mac *mac = rx->mac;
  427. unsigned int n;
  428. int count;
  429. struct pasemi_mac_buffer *info;
  430. struct sk_buff *skb;
  431. unsigned int len;
  432. u64 macrx;
  433. dma_addr_t dma;
  434. int buf_index;
  435. u64 eval;
  436. spin_lock(&rx->lock);
  437. n = rx->next_to_clean;
  438. prefetch(&RX_DESC(rx, n));
  439. for (count = 0; count < limit; count++) {
  440. macrx = RX_DESC(rx, n);
  441. if ((macrx & XCT_MACRX_E) ||
  442. (*rx_ring(mac)->status & PAS_STATUS_ERROR))
  443. pasemi_mac_rx_error(mac, macrx);
  444. if (!(macrx & XCT_MACRX_O))
  445. break;
  446. info = NULL;
  447. BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
  448. eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
  449. XCT_RXRES_8B_EVAL_S;
  450. buf_index = eval-1;
  451. dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
  452. info = &RX_DESC_INFO(rx, buf_index);
  453. skb = info->skb;
  454. prefetch(skb);
  455. prefetch(&skb->data_len);
  456. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  457. pci_unmap_single(mac->dma_pdev, dma, len, PCI_DMA_FROMDEVICE);
  458. if (macrx & XCT_MACRX_CRC) {
  459. /* CRC error flagged */
  460. mac->netdev->stats.rx_errors++;
  461. mac->netdev->stats.rx_crc_errors++;
  462. /* No need to free skb, it'll be reused */
  463. goto next;
  464. }
  465. if (len < 256) {
  466. struct sk_buff *new_skb;
  467. new_skb = netdev_alloc_skb(mac->netdev,
  468. len + LOCAL_SKB_ALIGN);
  469. if (new_skb) {
  470. skb_reserve(new_skb, LOCAL_SKB_ALIGN);
  471. memcpy(new_skb->data, skb->data, len);
  472. /* save the skb in buffer_info as good */
  473. skb = new_skb;
  474. }
  475. /* else just continue with the old one */
  476. } else
  477. info->skb = NULL;
  478. info->dma = 0;
  479. /* Don't include CRC */
  480. skb_put(skb, len-4);
  481. if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
  482. skb->ip_summed = CHECKSUM_UNNECESSARY;
  483. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  484. XCT_MACRX_CSUM_S;
  485. } else
  486. skb->ip_summed = CHECKSUM_NONE;
  487. mac->netdev->stats.rx_bytes += len;
  488. mac->netdev->stats.rx_packets++;
  489. skb->protocol = eth_type_trans(skb, mac->netdev);
  490. netif_receive_skb(skb);
  491. next:
  492. RX_DESC(rx, n) = 0;
  493. RX_DESC(rx, n+1) = 0;
  494. /* Need to zero it out since hardware doesn't, since the
  495. * replenish loop uses it to tell when it's done.
  496. */
  497. RX_BUFF(rx, buf_index) = 0;
  498. n += 4;
  499. }
  500. if (n > RX_RING_SIZE) {
  501. /* Errata 5971 workaround: L2 target of headers */
  502. write_iob_reg(mac, PAS_IOB_COM_PKTHDRCNT, 0);
  503. n &= (RX_RING_SIZE-1);
  504. }
  505. rx_ring(mac)->next_to_clean = n;
  506. /* Increase is in number of 16-byte entries, and since each descriptor
  507. * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
  508. * count*2.
  509. */
  510. write_dma_reg(mac, PAS_DMA_RXCHAN_INCR(mac->dma_rxch), count << 1);
  511. pasemi_mac_replenish_rx_ring(mac->netdev, count);
  512. spin_unlock(&rx_ring(mac)->lock);
  513. return count;
  514. }
  515. /* Can't make this too large or we blow the kernel stack limits */
  516. #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
  517. static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
  518. {
  519. struct pasemi_mac *mac = txring->mac;
  520. int i, j;
  521. unsigned int start, descr_count, buf_count, batch_limit;
  522. unsigned int ring_limit;
  523. unsigned int total_count;
  524. unsigned long flags;
  525. struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
  526. dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
  527. total_count = 0;
  528. batch_limit = TX_CLEAN_BATCHSIZE;
  529. restart:
  530. spin_lock_irqsave(&txring->lock, flags);
  531. start = txring->next_to_clean;
  532. ring_limit = txring->next_to_fill;
  533. /* Compensate for when fill has wrapped but clean has not */
  534. if (start > ring_limit)
  535. ring_limit += TX_RING_SIZE;
  536. buf_count = 0;
  537. descr_count = 0;
  538. for (i = start;
  539. descr_count < batch_limit && i < ring_limit;
  540. i += buf_count) {
  541. u64 mactx = TX_DESC(txring, i);
  542. struct sk_buff *skb;
  543. if ((mactx & XCT_MACTX_E) ||
  544. (*tx_ring(mac)->status & PAS_STATUS_ERROR))
  545. pasemi_mac_tx_error(mac, mactx);
  546. if (unlikely(mactx & XCT_MACTX_O))
  547. /* Not yet transmitted */
  548. break;
  549. skb = TX_DESC_INFO(txring, i+1).skb;
  550. skbs[descr_count] = skb;
  551. buf_count = 2 + skb_shinfo(skb)->nr_frags;
  552. for (j = 0; j <= skb_shinfo(skb)->nr_frags; j++)
  553. dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
  554. TX_DESC(txring, i) = 0;
  555. TX_DESC(txring, i+1) = 0;
  556. /* Since we always fill with an even number of entries, make
  557. * sure we skip any unused one at the end as well.
  558. */
  559. if (buf_count & 1)
  560. buf_count++;
  561. descr_count++;
  562. }
  563. txring->next_to_clean = i & (TX_RING_SIZE-1);
  564. spin_unlock_irqrestore(&txring->lock, flags);
  565. netif_wake_queue(mac->netdev);
  566. for (i = 0; i < descr_count; i++)
  567. pasemi_mac_unmap_tx_skb(mac, skbs[i], dmas[i]);
  568. total_count += descr_count;
  569. /* If the batch was full, try to clean more */
  570. if (descr_count == batch_limit)
  571. goto restart;
  572. return total_count;
  573. }
  574. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  575. {
  576. struct net_device *dev = data;
  577. struct pasemi_mac *mac = netdev_priv(dev);
  578. unsigned int reg;
  579. if (!(*rx_ring(mac)->status & PAS_STATUS_CAUSE_M))
  580. return IRQ_NONE;
  581. /* Don't reset packet count so it won't fire again but clear
  582. * all others.
  583. */
  584. reg = 0;
  585. if (*rx_ring(mac)->status & PAS_STATUS_SOFT)
  586. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  587. if (*rx_ring(mac)->status & PAS_STATUS_ERROR)
  588. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  589. if (*rx_ring(mac)->status & PAS_STATUS_TIMER)
  590. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  591. netif_rx_schedule(dev, &mac->napi);
  592. write_iob_reg(mac, PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  593. return IRQ_HANDLED;
  594. }
  595. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  596. {
  597. struct pasemi_mac_txring *txring = data;
  598. struct pasemi_mac *mac = txring->mac;
  599. unsigned int reg, pcnt;
  600. if (!(*txring->status & PAS_STATUS_CAUSE_M))
  601. return IRQ_NONE;
  602. pasemi_mac_clean_tx(txring);
  603. pcnt = *txring->status & PAS_STATUS_PCNT_M;
  604. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  605. if (*txring->status & PAS_STATUS_SOFT)
  606. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  607. if (*txring->status & PAS_STATUS_ERROR)
  608. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  609. write_iob_reg(mac, PAS_IOB_DMA_TXCH_RESET(txring->chan), reg);
  610. return IRQ_HANDLED;
  611. }
  612. static void pasemi_adjust_link(struct net_device *dev)
  613. {
  614. struct pasemi_mac *mac = netdev_priv(dev);
  615. int msg;
  616. unsigned int flags;
  617. unsigned int new_flags;
  618. if (!mac->phydev->link) {
  619. /* If no link, MAC speed settings don't matter. Just report
  620. * link down and return.
  621. */
  622. if (mac->link && netif_msg_link(mac))
  623. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  624. netif_carrier_off(dev);
  625. mac->link = 0;
  626. return;
  627. } else
  628. netif_carrier_on(dev);
  629. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  630. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  631. PAS_MAC_CFG_PCFG_TSR_M);
  632. if (!mac->phydev->duplex)
  633. new_flags |= PAS_MAC_CFG_PCFG_HD;
  634. switch (mac->phydev->speed) {
  635. case 1000:
  636. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  637. PAS_MAC_CFG_PCFG_TSR_1G;
  638. break;
  639. case 100:
  640. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  641. PAS_MAC_CFG_PCFG_TSR_100M;
  642. break;
  643. case 10:
  644. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  645. PAS_MAC_CFG_PCFG_TSR_10M;
  646. break;
  647. default:
  648. printk("Unsupported speed %d\n", mac->phydev->speed);
  649. }
  650. /* Print on link or speed/duplex change */
  651. msg = mac->link != mac->phydev->link || flags != new_flags;
  652. mac->duplex = mac->phydev->duplex;
  653. mac->speed = mac->phydev->speed;
  654. mac->link = mac->phydev->link;
  655. if (new_flags != flags)
  656. write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
  657. if (msg && netif_msg_link(mac))
  658. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  659. dev->name, mac->speed, mac->duplex ? "full" : "half");
  660. }
  661. static int pasemi_mac_phy_init(struct net_device *dev)
  662. {
  663. struct pasemi_mac *mac = netdev_priv(dev);
  664. struct device_node *dn, *phy_dn;
  665. struct phy_device *phydev;
  666. unsigned int phy_id;
  667. const phandle *ph;
  668. const unsigned int *prop;
  669. struct resource r;
  670. int ret;
  671. dn = pci_device_to_OF_node(mac->pdev);
  672. ph = of_get_property(dn, "phy-handle", NULL);
  673. if (!ph)
  674. return -ENODEV;
  675. phy_dn = of_find_node_by_phandle(*ph);
  676. prop = of_get_property(phy_dn, "reg", NULL);
  677. ret = of_address_to_resource(phy_dn->parent, 0, &r);
  678. if (ret)
  679. goto err;
  680. phy_id = *prop;
  681. snprintf(mac->phy_id, BUS_ID_SIZE, PHY_ID_FMT, (int)r.start, phy_id);
  682. of_node_put(phy_dn);
  683. mac->link = 0;
  684. mac->speed = 0;
  685. mac->duplex = -1;
  686. phydev = phy_connect(dev, mac->phy_id, &pasemi_adjust_link, 0, PHY_INTERFACE_MODE_SGMII);
  687. if (IS_ERR(phydev)) {
  688. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  689. return PTR_ERR(phydev);
  690. }
  691. mac->phydev = phydev;
  692. return 0;
  693. err:
  694. of_node_put(phy_dn);
  695. return -ENODEV;
  696. }
  697. static int pasemi_mac_open(struct net_device *dev)
  698. {
  699. struct pasemi_mac *mac = netdev_priv(dev);
  700. int base_irq;
  701. unsigned int flags;
  702. int ret;
  703. /* enable rx section */
  704. write_dma_reg(mac, PAS_DMA_COM_RXCMD, PAS_DMA_COM_RXCMD_EN);
  705. /* enable tx section */
  706. write_dma_reg(mac, PAS_DMA_COM_TXCMD, PAS_DMA_COM_TXCMD_EN);
  707. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  708. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  709. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  710. write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
  711. write_iob_reg(mac, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  712. PAS_IOB_DMA_RXCH_CFG_CNTTH(0));
  713. write_iob_reg(mac, PAS_IOB_DMA_TXCH_CFG(mac->dma_txch),
  714. PAS_IOB_DMA_TXCH_CFG_CNTTH(128));
  715. /* 0xffffff is max value, about 16ms */
  716. write_iob_reg(mac, PAS_IOB_DMA_COM_TIMEOUTCFG,
  717. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0xffffff));
  718. ret = pasemi_mac_setup_rx_resources(dev);
  719. if (ret)
  720. goto out_rx_resources;
  721. mac->tx = pasemi_mac_setup_tx_resources(dev, mac->dma_txch);
  722. if (!mac->tx)
  723. goto out_tx_ring;
  724. write_mac_reg(mac, PAS_MAC_IPC_CHNL,
  725. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  726. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  727. /* enable rx if */
  728. write_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  729. PAS_DMA_RXINT_RCMDSTA_EN |
  730. PAS_DMA_RXINT_RCMDSTA_DROPS_M |
  731. PAS_DMA_RXINT_RCMDSTA_BP |
  732. PAS_DMA_RXINT_RCMDSTA_OO |
  733. PAS_DMA_RXINT_RCMDSTA_BT);
  734. /* enable rx channel */
  735. write_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  736. PAS_DMA_RXCHAN_CCMDSTA_EN |
  737. PAS_DMA_RXCHAN_CCMDSTA_DU |
  738. PAS_DMA_RXCHAN_CCMDSTA_OD |
  739. PAS_DMA_RXCHAN_CCMDSTA_FD |
  740. PAS_DMA_RXCHAN_CCMDSTA_DT);
  741. /* enable tx channel */
  742. write_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  743. PAS_DMA_TXCHAN_TCMDSTA_EN |
  744. PAS_DMA_TXCHAN_TCMDSTA_SZ |
  745. PAS_DMA_TXCHAN_TCMDSTA_DB |
  746. PAS_DMA_TXCHAN_TCMDSTA_DE |
  747. PAS_DMA_TXCHAN_TCMDSTA_DA);
  748. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
  749. write_dma_reg(mac, PAS_DMA_RXCHAN_INCR(mac->dma_rxch), RX_RING_SIZE>>1);
  750. /* Clear out any residual packet count state from firmware */
  751. pasemi_mac_restart_rx_intr(mac);
  752. pasemi_mac_restart_tx_intr(mac);
  753. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  754. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  755. if (mac->type == MAC_TYPE_GMAC)
  756. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  757. else
  758. flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
  759. /* Enable interface in MAC */
  760. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  761. ret = pasemi_mac_phy_init(dev);
  762. /* Some configs don't have PHYs (XAUI etc), so don't complain about
  763. * failed init due to -ENODEV.
  764. */
  765. if (ret && ret != -ENODEV)
  766. dev_warn(&mac->pdev->dev, "phy init failed: %d\n", ret);
  767. netif_start_queue(dev);
  768. napi_enable(&mac->napi);
  769. /* Interrupts are a bit different for our DMA controller: While
  770. * it's got one a regular PCI device header, the interrupt there
  771. * is really the base of the range it's using. Each tx and rx
  772. * channel has it's own interrupt source.
  773. */
  774. base_irq = virq_to_hw(mac->dma_pdev->irq);
  775. mac->tx_irq = irq_create_mapping(NULL, base_irq + mac->dma_txch);
  776. snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
  777. dev->name);
  778. ret = request_irq(mac->tx_irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  779. mac->tx_irq_name, mac->tx);
  780. if (ret) {
  781. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  782. base_irq + mac->dma_txch, ret);
  783. goto out_tx_int;
  784. }
  785. mac->rx_irq = irq_create_mapping(NULL, base_irq + 20 + mac->dma_rxch);
  786. snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
  787. dev->name);
  788. ret = request_irq(mac->rx_irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  789. mac->rx_irq_name, dev);
  790. if (ret) {
  791. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  792. base_irq + 20 + mac->dma_rxch, ret);
  793. goto out_rx_int;
  794. }
  795. if (mac->phydev)
  796. phy_start(mac->phydev);
  797. return 0;
  798. out_rx_int:
  799. free_irq(mac->tx_irq, mac->tx);
  800. out_tx_int:
  801. napi_disable(&mac->napi);
  802. netif_stop_queue(dev);
  803. out_tx_ring:
  804. if (mac->tx)
  805. pasemi_mac_free_tx_resources(mac);
  806. pasemi_mac_free_rx_resources(mac);
  807. out_rx_resources:
  808. return ret;
  809. }
  810. #define MAX_RETRIES 5000
  811. static int pasemi_mac_close(struct net_device *dev)
  812. {
  813. struct pasemi_mac *mac = netdev_priv(dev);
  814. unsigned int sta;
  815. int retries;
  816. if (mac->phydev) {
  817. phy_stop(mac->phydev);
  818. phy_disconnect(mac->phydev);
  819. }
  820. netif_stop_queue(dev);
  821. napi_disable(&mac->napi);
  822. sta = read_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  823. if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
  824. PAS_DMA_RXINT_RCMDSTA_OO |
  825. PAS_DMA_RXINT_RCMDSTA_BT))
  826. printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
  827. sta = read_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch));
  828. if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
  829. PAS_DMA_RXCHAN_CCMDSTA_OD |
  830. PAS_DMA_RXCHAN_CCMDSTA_FD |
  831. PAS_DMA_RXCHAN_CCMDSTA_DT))
  832. printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
  833. sta = read_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch));
  834. if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
  835. PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
  836. printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
  837. /* Clean out any pending buffers */
  838. pasemi_mac_clean_tx(tx_ring(mac));
  839. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  840. /* Disable interface */
  841. write_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  842. PAS_DMA_TXCHAN_TCMDSTA_ST);
  843. write_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  844. PAS_DMA_RXINT_RCMDSTA_ST);
  845. write_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  846. PAS_DMA_RXCHAN_CCMDSTA_ST);
  847. for (retries = 0; retries < MAX_RETRIES; retries++) {
  848. sta = read_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch));
  849. if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  850. break;
  851. cond_resched();
  852. }
  853. if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  854. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel %d\n",
  855. mac->dma_txch);
  856. for (retries = 0; retries < MAX_RETRIES; retries++) {
  857. sta = read_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch));
  858. if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  859. break;
  860. cond_resched();
  861. }
  862. if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  863. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  864. for (retries = 0; retries < MAX_RETRIES; retries++) {
  865. sta = read_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  866. if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
  867. break;
  868. cond_resched();
  869. }
  870. if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
  871. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  872. /* Then, disable the channel. This must be done separately from
  873. * stopping, since you can't disable when active.
  874. */
  875. write_dma_reg(mac, PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  876. write_dma_reg(mac, PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  877. write_dma_reg(mac, PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  878. free_irq(mac->tx_irq, mac->tx);
  879. free_irq(mac->rx_irq, mac->rx);
  880. /* Free resources */
  881. pasemi_mac_free_rx_resources(mac);
  882. pasemi_mac_free_tx_resources(mac);
  883. return 0;
  884. }
  885. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  886. {
  887. struct pasemi_mac *mac = netdev_priv(dev);
  888. struct pasemi_mac_txring *txring;
  889. u64 dflags, mactx;
  890. dma_addr_t map[MAX_SKB_FRAGS+1];
  891. unsigned int map_size[MAX_SKB_FRAGS+1];
  892. unsigned long flags;
  893. int i, nfrags;
  894. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
  895. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  896. const unsigned char *nh = skb_network_header(skb);
  897. switch (ip_hdr(skb)->protocol) {
  898. case IPPROTO_TCP:
  899. dflags |= XCT_MACTX_CSUM_TCP;
  900. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  901. dflags |= XCT_MACTX_IPO(nh - skb->data);
  902. break;
  903. case IPPROTO_UDP:
  904. dflags |= XCT_MACTX_CSUM_UDP;
  905. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  906. dflags |= XCT_MACTX_IPO(nh - skb->data);
  907. break;
  908. }
  909. }
  910. nfrags = skb_shinfo(skb)->nr_frags;
  911. map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
  912. PCI_DMA_TODEVICE);
  913. map_size[0] = skb_headlen(skb);
  914. if (dma_mapping_error(map[0]))
  915. goto out_err_nolock;
  916. for (i = 0; i < nfrags; i++) {
  917. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  918. map[i+1] = pci_map_page(mac->dma_pdev, frag->page,
  919. frag->page_offset, frag->size,
  920. PCI_DMA_TODEVICE);
  921. map_size[i+1] = frag->size;
  922. if (dma_mapping_error(map[i+1])) {
  923. nfrags = i;
  924. goto out_err_nolock;
  925. }
  926. }
  927. mactx = dflags | XCT_MACTX_LLEN(skb->len);
  928. txring = tx_ring(mac);
  929. spin_lock_irqsave(&txring->lock, flags);
  930. /* Avoid stepping on the same cache line that the DMA controller
  931. * is currently about to send, so leave at least 8 words available.
  932. * Total free space needed is mactx + fragments + 8
  933. */
  934. if (RING_AVAIL(txring) < nfrags + 10) {
  935. /* no room -- stop the queue and wait for tx intr */
  936. netif_stop_queue(dev);
  937. goto out_err;
  938. }
  939. TX_DESC(txring, txring->next_to_fill) = mactx;
  940. txring->next_to_fill++;
  941. TX_DESC_INFO(txring, txring->next_to_fill).skb = skb;
  942. for (i = 0; i <= nfrags; i++) {
  943. TX_DESC(txring, txring->next_to_fill+i) =
  944. XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  945. TX_DESC_INFO(txring, txring->next_to_fill+i).dma = map[i];
  946. }
  947. /* We have to add an even number of 8-byte entries to the ring
  948. * even if the last one is unused. That means always an odd number
  949. * of pointers + one mactx descriptor.
  950. */
  951. if (nfrags & 1)
  952. nfrags++;
  953. txring->next_to_fill = (txring->next_to_fill + nfrags + 1) &
  954. (TX_RING_SIZE-1);
  955. dev->stats.tx_packets++;
  956. dev->stats.tx_bytes += skb->len;
  957. spin_unlock_irqrestore(&txring->lock, flags);
  958. write_dma_reg(mac, PAS_DMA_TXCHAN_INCR(txring->chan), (nfrags+2) >> 1);
  959. return NETDEV_TX_OK;
  960. out_err:
  961. spin_unlock_irqrestore(&txring->lock, flags);
  962. out_err_nolock:
  963. while (nfrags--)
  964. pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
  965. PCI_DMA_TODEVICE);
  966. return NETDEV_TX_BUSY;
  967. }
  968. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  969. {
  970. struct pasemi_mac *mac = netdev_priv(dev);
  971. unsigned int flags;
  972. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  973. /* Set promiscuous */
  974. if (dev->flags & IFF_PROMISC)
  975. flags |= PAS_MAC_CFG_PCFG_PR;
  976. else
  977. flags &= ~PAS_MAC_CFG_PCFG_PR;
  978. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  979. }
  980. static int pasemi_mac_poll(struct napi_struct *napi, int budget)
  981. {
  982. struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
  983. struct net_device *dev = mac->netdev;
  984. int pkts;
  985. pasemi_mac_clean_tx(tx_ring(mac));
  986. pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
  987. if (pkts < budget) {
  988. /* all done, no more packets present */
  989. netif_rx_complete(dev, napi);
  990. pasemi_mac_restart_rx_intr(mac);
  991. }
  992. return pkts;
  993. }
  994. static void __iomem * __devinit map_onedev(struct pci_dev *p, int index)
  995. {
  996. struct device_node *dn;
  997. void __iomem *ret;
  998. dn = pci_device_to_OF_node(p);
  999. if (!dn)
  1000. goto fallback;
  1001. ret = of_iomap(dn, index);
  1002. if (!ret)
  1003. goto fallback;
  1004. return ret;
  1005. fallback:
  1006. /* This is hardcoded and ugly, but we have some firmware versions
  1007. * that don't provide the register space in the device tree. Luckily
  1008. * they are at well-known locations so we can just do the math here.
  1009. */
  1010. return ioremap(0xe0000000 + (p->devfn << 12), 0x2000);
  1011. }
  1012. static int __devinit pasemi_mac_map_regs(struct pasemi_mac *mac)
  1013. {
  1014. struct resource res;
  1015. struct device_node *dn;
  1016. int err;
  1017. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  1018. if (!mac->dma_pdev) {
  1019. dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
  1020. return -ENODEV;
  1021. }
  1022. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  1023. if (!mac->iob_pdev) {
  1024. dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
  1025. return -ENODEV;
  1026. }
  1027. mac->regs = map_onedev(mac->pdev, 0);
  1028. mac->dma_regs = map_onedev(mac->dma_pdev, 0);
  1029. mac->iob_regs = map_onedev(mac->iob_pdev, 0);
  1030. if (!mac->regs || !mac->dma_regs || !mac->iob_regs) {
  1031. dev_err(&mac->pdev->dev, "Can't map registers\n");
  1032. return -ENODEV;
  1033. }
  1034. /* The dma status structure is located in the I/O bridge, and
  1035. * is cache coherent.
  1036. */
  1037. if (!dma_status) {
  1038. dn = pci_device_to_OF_node(mac->iob_pdev);
  1039. if (dn)
  1040. err = of_address_to_resource(dn, 1, &res);
  1041. if (!dn || err) {
  1042. /* Fallback for old firmware */
  1043. res.start = 0xfd800000;
  1044. res.end = res.start + 0x1000;
  1045. }
  1046. dma_status = __ioremap(res.start, res.end-res.start, 0);
  1047. }
  1048. return 0;
  1049. }
  1050. static int __devinit
  1051. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1052. {
  1053. static int index = 0;
  1054. struct net_device *dev;
  1055. struct pasemi_mac *mac;
  1056. int err;
  1057. DECLARE_MAC_BUF(mac_buf);
  1058. err = pci_enable_device(pdev);
  1059. if (err)
  1060. return err;
  1061. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  1062. if (dev == NULL) {
  1063. dev_err(&pdev->dev,
  1064. "pasemi_mac: Could not allocate ethernet device.\n");
  1065. err = -ENOMEM;
  1066. goto out_disable_device;
  1067. }
  1068. pci_set_drvdata(pdev, dev);
  1069. SET_NETDEV_DEV(dev, &pdev->dev);
  1070. mac = netdev_priv(dev);
  1071. mac->pdev = pdev;
  1072. mac->netdev = dev;
  1073. netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
  1074. dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG;
  1075. /* These should come out of the device tree eventually */
  1076. mac->dma_txch = index;
  1077. mac->dma_rxch = index;
  1078. /* We probe GMAC before XAUI, but the DMA interfaces are
  1079. * in XAUI, GMAC order.
  1080. */
  1081. if (index < 4)
  1082. mac->dma_if = index + 2;
  1083. else
  1084. mac->dma_if = index - 4;
  1085. index++;
  1086. switch (pdev->device) {
  1087. case 0xa005:
  1088. mac->type = MAC_TYPE_GMAC;
  1089. break;
  1090. case 0xa006:
  1091. mac->type = MAC_TYPE_XAUI;
  1092. break;
  1093. default:
  1094. err = -ENODEV;
  1095. goto out;
  1096. }
  1097. /* get mac addr from device tree */
  1098. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  1099. err = -ENODEV;
  1100. goto out;
  1101. }
  1102. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  1103. dev->open = pasemi_mac_open;
  1104. dev->stop = pasemi_mac_close;
  1105. dev->hard_start_xmit = pasemi_mac_start_tx;
  1106. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  1107. err = pasemi_mac_map_regs(mac);
  1108. if (err)
  1109. goto out;
  1110. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1111. /* Enable most messages by default */
  1112. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  1113. err = register_netdev(dev);
  1114. if (err) {
  1115. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  1116. err);
  1117. goto out;
  1118. } else if netif_msg_probe(mac)
  1119. printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %s\n",
  1120. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  1121. mac->dma_if, print_mac(mac_buf, dev->dev_addr));
  1122. return err;
  1123. out:
  1124. if (mac->iob_pdev)
  1125. pci_dev_put(mac->iob_pdev);
  1126. if (mac->dma_pdev)
  1127. pci_dev_put(mac->dma_pdev);
  1128. if (mac->dma_regs)
  1129. iounmap(mac->dma_regs);
  1130. if (mac->iob_regs)
  1131. iounmap(mac->iob_regs);
  1132. if (mac->regs)
  1133. iounmap(mac->regs);
  1134. free_netdev(dev);
  1135. out_disable_device:
  1136. pci_disable_device(pdev);
  1137. return err;
  1138. }
  1139. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  1140. {
  1141. struct net_device *netdev = pci_get_drvdata(pdev);
  1142. struct pasemi_mac *mac;
  1143. if (!netdev)
  1144. return;
  1145. mac = netdev_priv(netdev);
  1146. unregister_netdev(netdev);
  1147. pci_disable_device(pdev);
  1148. pci_dev_put(mac->dma_pdev);
  1149. pci_dev_put(mac->iob_pdev);
  1150. iounmap(mac->regs);
  1151. iounmap(mac->dma_regs);
  1152. iounmap(mac->iob_regs);
  1153. pci_set_drvdata(pdev, NULL);
  1154. free_netdev(netdev);
  1155. }
  1156. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  1157. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  1158. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  1159. { },
  1160. };
  1161. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  1162. static struct pci_driver pasemi_mac_driver = {
  1163. .name = "pasemi_mac",
  1164. .id_table = pasemi_mac_pci_tbl,
  1165. .probe = pasemi_mac_probe,
  1166. .remove = __devexit_p(pasemi_mac_remove),
  1167. };
  1168. static void __exit pasemi_mac_cleanup_module(void)
  1169. {
  1170. pci_unregister_driver(&pasemi_mac_driver);
  1171. __iounmap(dma_status);
  1172. dma_status = NULL;
  1173. }
  1174. int pasemi_mac_init_module(void)
  1175. {
  1176. return pci_register_driver(&pasemi_mac_driver);
  1177. }
  1178. module_init(pasemi_mac_init_module);
  1179. module_exit(pasemi_mac_cleanup_module);