dsi.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/module.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/wait.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/sched.h>
  36. #include <linux/slab.h>
  37. #include <linux/debugfs.h>
  38. #include <linux/pm_runtime.h>
  39. #include <video/omapdss.h>
  40. #include <video/mipi_display.h>
  41. #include <plat/clock.h>
  42. #include "dss.h"
  43. #include "dss_features.h"
  44. /*#define VERBOSE_IRQ*/
  45. #define DSI_CATCH_MISSING_TE
  46. struct dsi_reg { u16 idx; };
  47. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  48. #define DSI_SZ_REGS SZ_1K
  49. /* DSI Protocol Engine */
  50. #define DSI_REVISION DSI_REG(0x0000)
  51. #define DSI_SYSCONFIG DSI_REG(0x0010)
  52. #define DSI_SYSSTATUS DSI_REG(0x0014)
  53. #define DSI_IRQSTATUS DSI_REG(0x0018)
  54. #define DSI_IRQENABLE DSI_REG(0x001C)
  55. #define DSI_CTRL DSI_REG(0x0040)
  56. #define DSI_GNQ DSI_REG(0x0044)
  57. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  58. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  59. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  60. #define DSI_CLK_CTRL DSI_REG(0x0054)
  61. #define DSI_TIMING1 DSI_REG(0x0058)
  62. #define DSI_TIMING2 DSI_REG(0x005C)
  63. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  64. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  65. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  66. #define DSI_CLK_TIMING DSI_REG(0x006C)
  67. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  68. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  69. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  70. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  71. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  72. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  73. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  74. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  75. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  76. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  77. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  78. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  79. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  80. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  81. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  82. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  83. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  84. /* DSIPHY_SCP */
  85. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  86. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  87. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  88. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  89. #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
  90. /* DSI_PLL_CTRL_SCP */
  91. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  92. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  93. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  94. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  95. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  96. #define REG_GET(dsidev, idx, start, end) \
  97. FLD_GET(dsi_read_reg(dsidev, idx), start, end)
  98. #define REG_FLD_MOD(dsidev, idx, val, start, end) \
  99. dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
  100. /* Global interrupts */
  101. #define DSI_IRQ_VC0 (1 << 0)
  102. #define DSI_IRQ_VC1 (1 << 1)
  103. #define DSI_IRQ_VC2 (1 << 2)
  104. #define DSI_IRQ_VC3 (1 << 3)
  105. #define DSI_IRQ_WAKEUP (1 << 4)
  106. #define DSI_IRQ_RESYNC (1 << 5)
  107. #define DSI_IRQ_PLL_LOCK (1 << 7)
  108. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  109. #define DSI_IRQ_PLL_RECALL (1 << 9)
  110. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  111. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  112. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  113. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  114. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  115. #define DSI_IRQ_SYNC_LOST (1 << 18)
  116. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  117. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  118. #define DSI_IRQ_ERROR_MASK \
  119. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  120. DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
  121. #define DSI_IRQ_CHANNEL_MASK 0xf
  122. /* Virtual channel interrupts */
  123. #define DSI_VC_IRQ_CS (1 << 0)
  124. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  125. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  126. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  127. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  128. #define DSI_VC_IRQ_BTA (1 << 5)
  129. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  130. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  131. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  132. #define DSI_VC_IRQ_ERROR_MASK \
  133. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  134. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  135. DSI_VC_IRQ_FIFO_TX_UDF)
  136. /* ComplexIO interrupts */
  137. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  138. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  139. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  140. #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
  141. #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
  142. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  143. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  144. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  145. #define DSI_CIO_IRQ_ERRESC4 (1 << 8)
  146. #define DSI_CIO_IRQ_ERRESC5 (1 << 9)
  147. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  148. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  149. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  150. #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
  151. #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
  152. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  153. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  154. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  155. #define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
  156. #define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
  157. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  158. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  159. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  160. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  161. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  162. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  163. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
  164. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
  165. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
  166. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
  167. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  168. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  169. #define DSI_CIO_IRQ_ERROR_MASK \
  170. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  171. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
  172. DSI_CIO_IRQ_ERRSYNCESC5 | \
  173. DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  174. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
  175. DSI_CIO_IRQ_ERRESC5 | \
  176. DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
  177. DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
  178. DSI_CIO_IRQ_ERRCONTROL5 | \
  179. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  180. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  181. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
  182. DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
  183. DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
  184. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  185. #define DSI_MAX_NR_ISRS 2
  186. #define DSI_MAX_NR_LANES 5
  187. enum dsi_lane_function {
  188. DSI_LANE_UNUSED = 0,
  189. DSI_LANE_CLK,
  190. DSI_LANE_DATA1,
  191. DSI_LANE_DATA2,
  192. DSI_LANE_DATA3,
  193. DSI_LANE_DATA4,
  194. };
  195. struct dsi_lane_config {
  196. enum dsi_lane_function function;
  197. u8 polarity;
  198. };
  199. struct dsi_isr_data {
  200. omap_dsi_isr_t isr;
  201. void *arg;
  202. u32 mask;
  203. };
  204. enum fifo_size {
  205. DSI_FIFO_SIZE_0 = 0,
  206. DSI_FIFO_SIZE_32 = 1,
  207. DSI_FIFO_SIZE_64 = 2,
  208. DSI_FIFO_SIZE_96 = 3,
  209. DSI_FIFO_SIZE_128 = 4,
  210. };
  211. enum dsi_vc_source {
  212. DSI_VC_SOURCE_L4 = 0,
  213. DSI_VC_SOURCE_VP,
  214. };
  215. struct dsi_irq_stats {
  216. unsigned long last_reset;
  217. unsigned irq_count;
  218. unsigned dsi_irqs[32];
  219. unsigned vc_irqs[4][32];
  220. unsigned cio_irqs[32];
  221. };
  222. struct dsi_isr_tables {
  223. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  224. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  225. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  226. };
  227. struct dsi_data {
  228. struct platform_device *pdev;
  229. void __iomem *base;
  230. int irq;
  231. struct clk *dss_clk;
  232. struct clk *sys_clk;
  233. int (*enable_pads)(int dsi_id, unsigned lane_mask);
  234. void (*disable_pads)(int dsi_id, unsigned lane_mask);
  235. struct dsi_clock_info current_cinfo;
  236. bool vdds_dsi_enabled;
  237. struct regulator *vdds_dsi_reg;
  238. struct {
  239. enum dsi_vc_source source;
  240. struct omap_dss_device *dssdev;
  241. enum fifo_size fifo_size;
  242. int vc_id;
  243. } vc[4];
  244. struct mutex lock;
  245. struct semaphore bus_lock;
  246. unsigned pll_locked;
  247. spinlock_t irq_lock;
  248. struct dsi_isr_tables isr_tables;
  249. /* space for a copy used by the interrupt handler */
  250. struct dsi_isr_tables isr_tables_copy;
  251. int update_channel;
  252. #ifdef DEBUG
  253. unsigned update_bytes;
  254. #endif
  255. bool te_enabled;
  256. bool ulps_enabled;
  257. void (*framedone_callback)(int, void *);
  258. void *framedone_data;
  259. struct delayed_work framedone_timeout_work;
  260. #ifdef DSI_CATCH_MISSING_TE
  261. struct timer_list te_timer;
  262. #endif
  263. unsigned long cache_req_pck;
  264. unsigned long cache_clk_freq;
  265. struct dsi_clock_info cache_cinfo;
  266. u32 errors;
  267. spinlock_t errors_lock;
  268. #ifdef DEBUG
  269. ktime_t perf_setup_time;
  270. ktime_t perf_start_time;
  271. #endif
  272. int debug_read;
  273. int debug_write;
  274. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  275. spinlock_t irq_stats_lock;
  276. struct dsi_irq_stats irq_stats;
  277. #endif
  278. /* DSI PLL Parameter Ranges */
  279. unsigned long regm_max, regn_max;
  280. unsigned long regm_dispc_max, regm_dsi_max;
  281. unsigned long fint_min, fint_max;
  282. unsigned long lpdiv_max;
  283. unsigned num_lanes_supported;
  284. struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
  285. unsigned num_lanes_used;
  286. unsigned scp_clk_refcount;
  287. };
  288. struct dsi_packet_sent_handler_data {
  289. struct platform_device *dsidev;
  290. struct completion *completion;
  291. };
  292. static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
  293. #ifdef DEBUG
  294. static bool dsi_perf;
  295. module_param(dsi_perf, bool, 0644);
  296. #endif
  297. static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
  298. {
  299. return dev_get_drvdata(&dsidev->dev);
  300. }
  301. static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
  302. {
  303. return dsi_pdev_map[dssdev->phy.dsi.module];
  304. }
  305. struct platform_device *dsi_get_dsidev_from_id(int module)
  306. {
  307. return dsi_pdev_map[module];
  308. }
  309. static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
  310. {
  311. return dsidev->id;
  312. }
  313. static inline void dsi_write_reg(struct platform_device *dsidev,
  314. const struct dsi_reg idx, u32 val)
  315. {
  316. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  317. __raw_writel(val, dsi->base + idx.idx);
  318. }
  319. static inline u32 dsi_read_reg(struct platform_device *dsidev,
  320. const struct dsi_reg idx)
  321. {
  322. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  323. return __raw_readl(dsi->base + idx.idx);
  324. }
  325. void dsi_bus_lock(struct omap_dss_device *dssdev)
  326. {
  327. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  328. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  329. down(&dsi->bus_lock);
  330. }
  331. EXPORT_SYMBOL(dsi_bus_lock);
  332. void dsi_bus_unlock(struct omap_dss_device *dssdev)
  333. {
  334. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  335. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  336. up(&dsi->bus_lock);
  337. }
  338. EXPORT_SYMBOL(dsi_bus_unlock);
  339. static bool dsi_bus_is_locked(struct platform_device *dsidev)
  340. {
  341. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  342. return dsi->bus_lock.count == 0;
  343. }
  344. static void dsi_completion_handler(void *data, u32 mask)
  345. {
  346. complete((struct completion *)data);
  347. }
  348. static inline int wait_for_bit_change(struct platform_device *dsidev,
  349. const struct dsi_reg idx, int bitnum, int value)
  350. {
  351. unsigned long timeout;
  352. ktime_t wait;
  353. int t;
  354. /* first busyloop to see if the bit changes right away */
  355. t = 100;
  356. while (t-- > 0) {
  357. if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
  358. return value;
  359. }
  360. /* then loop for 500ms, sleeping for 1ms in between */
  361. timeout = jiffies + msecs_to_jiffies(500);
  362. while (time_before(jiffies, timeout)) {
  363. if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
  364. return value;
  365. wait = ns_to_ktime(1000 * 1000);
  366. set_current_state(TASK_UNINTERRUPTIBLE);
  367. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  368. }
  369. return !value;
  370. }
  371. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  372. {
  373. switch (fmt) {
  374. case OMAP_DSS_DSI_FMT_RGB888:
  375. case OMAP_DSS_DSI_FMT_RGB666:
  376. return 24;
  377. case OMAP_DSS_DSI_FMT_RGB666_PACKED:
  378. return 18;
  379. case OMAP_DSS_DSI_FMT_RGB565:
  380. return 16;
  381. default:
  382. BUG();
  383. }
  384. }
  385. #ifdef DEBUG
  386. static void dsi_perf_mark_setup(struct platform_device *dsidev)
  387. {
  388. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  389. dsi->perf_setup_time = ktime_get();
  390. }
  391. static void dsi_perf_mark_start(struct platform_device *dsidev)
  392. {
  393. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  394. dsi->perf_start_time = ktime_get();
  395. }
  396. static void dsi_perf_show(struct platform_device *dsidev, const char *name)
  397. {
  398. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  399. ktime_t t, setup_time, trans_time;
  400. u32 total_bytes;
  401. u32 setup_us, trans_us, total_us;
  402. if (!dsi_perf)
  403. return;
  404. t = ktime_get();
  405. setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
  406. setup_us = (u32)ktime_to_us(setup_time);
  407. if (setup_us == 0)
  408. setup_us = 1;
  409. trans_time = ktime_sub(t, dsi->perf_start_time);
  410. trans_us = (u32)ktime_to_us(trans_time);
  411. if (trans_us == 0)
  412. trans_us = 1;
  413. total_us = setup_us + trans_us;
  414. total_bytes = dsi->update_bytes;
  415. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  416. "%u bytes, %u kbytes/sec\n",
  417. name,
  418. setup_us,
  419. trans_us,
  420. total_us,
  421. 1000*1000 / total_us,
  422. total_bytes,
  423. total_bytes * 1000 / total_us);
  424. }
  425. #else
  426. static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
  427. {
  428. }
  429. static inline void dsi_perf_mark_start(struct platform_device *dsidev)
  430. {
  431. }
  432. static inline void dsi_perf_show(struct platform_device *dsidev,
  433. const char *name)
  434. {
  435. }
  436. #endif
  437. static void print_irq_status(u32 status)
  438. {
  439. if (status == 0)
  440. return;
  441. #ifndef VERBOSE_IRQ
  442. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  443. return;
  444. #endif
  445. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  446. #define PIS(x) \
  447. if (status & DSI_IRQ_##x) \
  448. printk(#x " ");
  449. #ifdef VERBOSE_IRQ
  450. PIS(VC0);
  451. PIS(VC1);
  452. PIS(VC2);
  453. PIS(VC3);
  454. #endif
  455. PIS(WAKEUP);
  456. PIS(RESYNC);
  457. PIS(PLL_LOCK);
  458. PIS(PLL_UNLOCK);
  459. PIS(PLL_RECALL);
  460. PIS(COMPLEXIO_ERR);
  461. PIS(HS_TX_TIMEOUT);
  462. PIS(LP_RX_TIMEOUT);
  463. PIS(TE_TRIGGER);
  464. PIS(ACK_TRIGGER);
  465. PIS(SYNC_LOST);
  466. PIS(LDO_POWER_GOOD);
  467. PIS(TA_TIMEOUT);
  468. #undef PIS
  469. printk("\n");
  470. }
  471. static void print_irq_status_vc(int channel, u32 status)
  472. {
  473. if (status == 0)
  474. return;
  475. #ifndef VERBOSE_IRQ
  476. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  477. return;
  478. #endif
  479. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  480. #define PIS(x) \
  481. if (status & DSI_VC_IRQ_##x) \
  482. printk(#x " ");
  483. PIS(CS);
  484. PIS(ECC_CORR);
  485. #ifdef VERBOSE_IRQ
  486. PIS(PACKET_SENT);
  487. #endif
  488. PIS(FIFO_TX_OVF);
  489. PIS(FIFO_RX_OVF);
  490. PIS(BTA);
  491. PIS(ECC_NO_CORR);
  492. PIS(FIFO_TX_UDF);
  493. PIS(PP_BUSY_CHANGE);
  494. #undef PIS
  495. printk("\n");
  496. }
  497. static void print_irq_status_cio(u32 status)
  498. {
  499. if (status == 0)
  500. return;
  501. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  502. #define PIS(x) \
  503. if (status & DSI_CIO_IRQ_##x) \
  504. printk(#x " ");
  505. PIS(ERRSYNCESC1);
  506. PIS(ERRSYNCESC2);
  507. PIS(ERRSYNCESC3);
  508. PIS(ERRESC1);
  509. PIS(ERRESC2);
  510. PIS(ERRESC3);
  511. PIS(ERRCONTROL1);
  512. PIS(ERRCONTROL2);
  513. PIS(ERRCONTROL3);
  514. PIS(STATEULPS1);
  515. PIS(STATEULPS2);
  516. PIS(STATEULPS3);
  517. PIS(ERRCONTENTIONLP0_1);
  518. PIS(ERRCONTENTIONLP1_1);
  519. PIS(ERRCONTENTIONLP0_2);
  520. PIS(ERRCONTENTIONLP1_2);
  521. PIS(ERRCONTENTIONLP0_3);
  522. PIS(ERRCONTENTIONLP1_3);
  523. PIS(ULPSACTIVENOT_ALL0);
  524. PIS(ULPSACTIVENOT_ALL1);
  525. #undef PIS
  526. printk("\n");
  527. }
  528. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  529. static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
  530. u32 *vcstatus, u32 ciostatus)
  531. {
  532. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  533. int i;
  534. spin_lock(&dsi->irq_stats_lock);
  535. dsi->irq_stats.irq_count++;
  536. dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
  537. for (i = 0; i < 4; ++i)
  538. dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
  539. dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
  540. spin_unlock(&dsi->irq_stats_lock);
  541. }
  542. #else
  543. #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
  544. #endif
  545. static int debug_irq;
  546. static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
  547. u32 *vcstatus, u32 ciostatus)
  548. {
  549. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  550. int i;
  551. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  552. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  553. print_irq_status(irqstatus);
  554. spin_lock(&dsi->errors_lock);
  555. dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  556. spin_unlock(&dsi->errors_lock);
  557. } else if (debug_irq) {
  558. print_irq_status(irqstatus);
  559. }
  560. for (i = 0; i < 4; ++i) {
  561. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  562. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  563. i, vcstatus[i]);
  564. print_irq_status_vc(i, vcstatus[i]);
  565. } else if (debug_irq) {
  566. print_irq_status_vc(i, vcstatus[i]);
  567. }
  568. }
  569. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  570. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  571. print_irq_status_cio(ciostatus);
  572. } else if (debug_irq) {
  573. print_irq_status_cio(ciostatus);
  574. }
  575. }
  576. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  577. unsigned isr_array_size, u32 irqstatus)
  578. {
  579. struct dsi_isr_data *isr_data;
  580. int i;
  581. for (i = 0; i < isr_array_size; i++) {
  582. isr_data = &isr_array[i];
  583. if (isr_data->isr && isr_data->mask & irqstatus)
  584. isr_data->isr(isr_data->arg, irqstatus);
  585. }
  586. }
  587. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  588. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  589. {
  590. int i;
  591. dsi_call_isrs(isr_tables->isr_table,
  592. ARRAY_SIZE(isr_tables->isr_table),
  593. irqstatus);
  594. for (i = 0; i < 4; ++i) {
  595. if (vcstatus[i] == 0)
  596. continue;
  597. dsi_call_isrs(isr_tables->isr_table_vc[i],
  598. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  599. vcstatus[i]);
  600. }
  601. if (ciostatus != 0)
  602. dsi_call_isrs(isr_tables->isr_table_cio,
  603. ARRAY_SIZE(isr_tables->isr_table_cio),
  604. ciostatus);
  605. }
  606. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  607. {
  608. struct platform_device *dsidev;
  609. struct dsi_data *dsi;
  610. u32 irqstatus, vcstatus[4], ciostatus;
  611. int i;
  612. dsidev = (struct platform_device *) arg;
  613. dsi = dsi_get_dsidrv_data(dsidev);
  614. spin_lock(&dsi->irq_lock);
  615. irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
  616. /* IRQ is not for us */
  617. if (!irqstatus) {
  618. spin_unlock(&dsi->irq_lock);
  619. return IRQ_NONE;
  620. }
  621. dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  622. /* flush posted write */
  623. dsi_read_reg(dsidev, DSI_IRQSTATUS);
  624. for (i = 0; i < 4; ++i) {
  625. if ((irqstatus & (1 << i)) == 0) {
  626. vcstatus[i] = 0;
  627. continue;
  628. }
  629. vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
  630. dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
  631. /* flush posted write */
  632. dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
  633. }
  634. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  635. ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
  636. dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  637. /* flush posted write */
  638. dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
  639. } else {
  640. ciostatus = 0;
  641. }
  642. #ifdef DSI_CATCH_MISSING_TE
  643. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  644. del_timer(&dsi->te_timer);
  645. #endif
  646. /* make a copy and unlock, so that isrs can unregister
  647. * themselves */
  648. memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
  649. sizeof(dsi->isr_tables));
  650. spin_unlock(&dsi->irq_lock);
  651. dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
  652. dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
  653. dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
  654. return IRQ_HANDLED;
  655. }
  656. /* dsi->irq_lock has to be locked by the caller */
  657. static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
  658. struct dsi_isr_data *isr_array,
  659. unsigned isr_array_size, u32 default_mask,
  660. const struct dsi_reg enable_reg,
  661. const struct dsi_reg status_reg)
  662. {
  663. struct dsi_isr_data *isr_data;
  664. u32 mask;
  665. u32 old_mask;
  666. int i;
  667. mask = default_mask;
  668. for (i = 0; i < isr_array_size; i++) {
  669. isr_data = &isr_array[i];
  670. if (isr_data->isr == NULL)
  671. continue;
  672. mask |= isr_data->mask;
  673. }
  674. old_mask = dsi_read_reg(dsidev, enable_reg);
  675. /* clear the irqstatus for newly enabled irqs */
  676. dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
  677. dsi_write_reg(dsidev, enable_reg, mask);
  678. /* flush posted writes */
  679. dsi_read_reg(dsidev, enable_reg);
  680. dsi_read_reg(dsidev, status_reg);
  681. }
  682. /* dsi->irq_lock has to be locked by the caller */
  683. static void _omap_dsi_set_irqs(struct platform_device *dsidev)
  684. {
  685. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  686. u32 mask = DSI_IRQ_ERROR_MASK;
  687. #ifdef DSI_CATCH_MISSING_TE
  688. mask |= DSI_IRQ_TE_TRIGGER;
  689. #endif
  690. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
  691. ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
  692. DSI_IRQENABLE, DSI_IRQSTATUS);
  693. }
  694. /* dsi->irq_lock has to be locked by the caller */
  695. static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
  696. {
  697. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  698. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
  699. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
  700. DSI_VC_IRQ_ERROR_MASK,
  701. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  702. }
  703. /* dsi->irq_lock has to be locked by the caller */
  704. static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
  705. {
  706. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  707. _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
  708. ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
  709. DSI_CIO_IRQ_ERROR_MASK,
  710. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  711. }
  712. static void _dsi_initialize_irq(struct platform_device *dsidev)
  713. {
  714. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  715. unsigned long flags;
  716. int vc;
  717. spin_lock_irqsave(&dsi->irq_lock, flags);
  718. memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
  719. _omap_dsi_set_irqs(dsidev);
  720. for (vc = 0; vc < 4; ++vc)
  721. _omap_dsi_set_irqs_vc(dsidev, vc);
  722. _omap_dsi_set_irqs_cio(dsidev);
  723. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  724. }
  725. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  726. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  727. {
  728. struct dsi_isr_data *isr_data;
  729. int free_idx;
  730. int i;
  731. BUG_ON(isr == NULL);
  732. /* check for duplicate entry and find a free slot */
  733. free_idx = -1;
  734. for (i = 0; i < isr_array_size; i++) {
  735. isr_data = &isr_array[i];
  736. if (isr_data->isr == isr && isr_data->arg == arg &&
  737. isr_data->mask == mask) {
  738. return -EINVAL;
  739. }
  740. if (isr_data->isr == NULL && free_idx == -1)
  741. free_idx = i;
  742. }
  743. if (free_idx == -1)
  744. return -EBUSY;
  745. isr_data = &isr_array[free_idx];
  746. isr_data->isr = isr;
  747. isr_data->arg = arg;
  748. isr_data->mask = mask;
  749. return 0;
  750. }
  751. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  752. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  753. {
  754. struct dsi_isr_data *isr_data;
  755. int i;
  756. for (i = 0; i < isr_array_size; i++) {
  757. isr_data = &isr_array[i];
  758. if (isr_data->isr != isr || isr_data->arg != arg ||
  759. isr_data->mask != mask)
  760. continue;
  761. isr_data->isr = NULL;
  762. isr_data->arg = NULL;
  763. isr_data->mask = 0;
  764. return 0;
  765. }
  766. return -EINVAL;
  767. }
  768. static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
  769. void *arg, u32 mask)
  770. {
  771. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  772. unsigned long flags;
  773. int r;
  774. spin_lock_irqsave(&dsi->irq_lock, flags);
  775. r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
  776. ARRAY_SIZE(dsi->isr_tables.isr_table));
  777. if (r == 0)
  778. _omap_dsi_set_irqs(dsidev);
  779. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  780. return r;
  781. }
  782. static int dsi_unregister_isr(struct platform_device *dsidev,
  783. omap_dsi_isr_t isr, void *arg, u32 mask)
  784. {
  785. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  786. unsigned long flags;
  787. int r;
  788. spin_lock_irqsave(&dsi->irq_lock, flags);
  789. r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
  790. ARRAY_SIZE(dsi->isr_tables.isr_table));
  791. if (r == 0)
  792. _omap_dsi_set_irqs(dsidev);
  793. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  794. return r;
  795. }
  796. static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
  797. omap_dsi_isr_t isr, void *arg, u32 mask)
  798. {
  799. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  800. unsigned long flags;
  801. int r;
  802. spin_lock_irqsave(&dsi->irq_lock, flags);
  803. r = _dsi_register_isr(isr, arg, mask,
  804. dsi->isr_tables.isr_table_vc[channel],
  805. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
  806. if (r == 0)
  807. _omap_dsi_set_irqs_vc(dsidev, channel);
  808. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  809. return r;
  810. }
  811. static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
  812. omap_dsi_isr_t isr, void *arg, u32 mask)
  813. {
  814. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  815. unsigned long flags;
  816. int r;
  817. spin_lock_irqsave(&dsi->irq_lock, flags);
  818. r = _dsi_unregister_isr(isr, arg, mask,
  819. dsi->isr_tables.isr_table_vc[channel],
  820. ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
  821. if (r == 0)
  822. _omap_dsi_set_irqs_vc(dsidev, channel);
  823. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  824. return r;
  825. }
  826. static int dsi_register_isr_cio(struct platform_device *dsidev,
  827. omap_dsi_isr_t isr, void *arg, u32 mask)
  828. {
  829. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  830. unsigned long flags;
  831. int r;
  832. spin_lock_irqsave(&dsi->irq_lock, flags);
  833. r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
  834. ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
  835. if (r == 0)
  836. _omap_dsi_set_irqs_cio(dsidev);
  837. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  838. return r;
  839. }
  840. static int dsi_unregister_isr_cio(struct platform_device *dsidev,
  841. omap_dsi_isr_t isr, void *arg, u32 mask)
  842. {
  843. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  844. unsigned long flags;
  845. int r;
  846. spin_lock_irqsave(&dsi->irq_lock, flags);
  847. r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
  848. ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
  849. if (r == 0)
  850. _omap_dsi_set_irqs_cio(dsidev);
  851. spin_unlock_irqrestore(&dsi->irq_lock, flags);
  852. return r;
  853. }
  854. static u32 dsi_get_errors(struct platform_device *dsidev)
  855. {
  856. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  857. unsigned long flags;
  858. u32 e;
  859. spin_lock_irqsave(&dsi->errors_lock, flags);
  860. e = dsi->errors;
  861. dsi->errors = 0;
  862. spin_unlock_irqrestore(&dsi->errors_lock, flags);
  863. return e;
  864. }
  865. int dsi_runtime_get(struct platform_device *dsidev)
  866. {
  867. int r;
  868. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  869. DSSDBG("dsi_runtime_get\n");
  870. r = pm_runtime_get_sync(&dsi->pdev->dev);
  871. WARN_ON(r < 0);
  872. return r < 0 ? r : 0;
  873. }
  874. void dsi_runtime_put(struct platform_device *dsidev)
  875. {
  876. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  877. int r;
  878. DSSDBG("dsi_runtime_put\n");
  879. r = pm_runtime_put_sync(&dsi->pdev->dev);
  880. WARN_ON(r < 0);
  881. }
  882. /* source clock for DSI PLL. this could also be PCLKFREE */
  883. static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
  884. bool enable)
  885. {
  886. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  887. if (enable)
  888. clk_enable(dsi->sys_clk);
  889. else
  890. clk_disable(dsi->sys_clk);
  891. if (enable && dsi->pll_locked) {
  892. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
  893. DSSERR("cannot lock PLL when enabling clocks\n");
  894. }
  895. }
  896. #ifdef DEBUG
  897. static void _dsi_print_reset_status(struct platform_device *dsidev)
  898. {
  899. u32 l;
  900. int b0, b1, b2;
  901. if (!dss_debug)
  902. return;
  903. /* A dummy read using the SCP interface to any DSIPHY register is
  904. * required after DSIPHY reset to complete the reset of the DSI complex
  905. * I/O. */
  906. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  907. printk(KERN_DEBUG "DSI resets: ");
  908. l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
  909. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  910. l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
  911. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  912. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  913. b0 = 28;
  914. b1 = 27;
  915. b2 = 26;
  916. } else {
  917. b0 = 24;
  918. b1 = 25;
  919. b2 = 26;
  920. }
  921. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  922. printk("PHY (%x%x%x, %d, %d, %d)\n",
  923. FLD_GET(l, b0, b0),
  924. FLD_GET(l, b1, b1),
  925. FLD_GET(l, b2, b2),
  926. FLD_GET(l, 29, 29),
  927. FLD_GET(l, 30, 30),
  928. FLD_GET(l, 31, 31));
  929. }
  930. #else
  931. #define _dsi_print_reset_status(x)
  932. #endif
  933. static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
  934. {
  935. DSSDBG("dsi_if_enable(%d)\n", enable);
  936. enable = enable ? 1 : 0;
  937. REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
  938. if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
  939. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  940. return -EIO;
  941. }
  942. return 0;
  943. }
  944. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  945. {
  946. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  947. return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
  948. }
  949. static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
  950. {
  951. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  952. return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
  953. }
  954. static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
  955. {
  956. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  957. return dsi->current_cinfo.clkin4ddr / 16;
  958. }
  959. static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
  960. {
  961. unsigned long r;
  962. int dsi_module = dsi_get_dsidev_id(dsidev);
  963. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  964. if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
  965. /* DSI FCLK source is DSS_CLK_FCK */
  966. r = clk_get_rate(dsi->dss_clk);
  967. } else {
  968. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  969. r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
  970. }
  971. return r;
  972. }
  973. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  974. {
  975. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  976. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  977. unsigned long dsi_fclk;
  978. unsigned lp_clk_div;
  979. unsigned long lp_clk;
  980. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  981. if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
  982. return -EINVAL;
  983. dsi_fclk = dsi_fclk_rate(dsidev);
  984. lp_clk = dsi_fclk / 2 / lp_clk_div;
  985. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  986. dsi->current_cinfo.lp_clk = lp_clk;
  987. dsi->current_cinfo.lp_clk_div = lp_clk_div;
  988. /* LP_CLK_DIVISOR */
  989. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
  990. /* LP_RX_SYNCHRO_ENABLE */
  991. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
  992. return 0;
  993. }
  994. static void dsi_enable_scp_clk(struct platform_device *dsidev)
  995. {
  996. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  997. if (dsi->scp_clk_refcount++ == 0)
  998. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
  999. }
  1000. static void dsi_disable_scp_clk(struct platform_device *dsidev)
  1001. {
  1002. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1003. WARN_ON(dsi->scp_clk_refcount == 0);
  1004. if (--dsi->scp_clk_refcount == 0)
  1005. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
  1006. }
  1007. enum dsi_pll_power_state {
  1008. DSI_PLL_POWER_OFF = 0x0,
  1009. DSI_PLL_POWER_ON_HSCLK = 0x1,
  1010. DSI_PLL_POWER_ON_ALL = 0x2,
  1011. DSI_PLL_POWER_ON_DIV = 0x3,
  1012. };
  1013. static int dsi_pll_power(struct platform_device *dsidev,
  1014. enum dsi_pll_power_state state)
  1015. {
  1016. int t = 0;
  1017. /* DSI-PLL power command 0x3 is not working */
  1018. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  1019. state == DSI_PLL_POWER_ON_DIV)
  1020. state = DSI_PLL_POWER_ON_ALL;
  1021. /* PLL_PWR_CMD */
  1022. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
  1023. /* PLL_PWR_STATUS */
  1024. while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
  1025. if (++t > 1000) {
  1026. DSSERR("Failed to set DSI PLL power mode to %d\n",
  1027. state);
  1028. return -ENODEV;
  1029. }
  1030. udelay(1);
  1031. }
  1032. return 0;
  1033. }
  1034. /* calculate clock rates using dividers in cinfo */
  1035. static int dsi_calc_clock_rates(struct platform_device *dsidev,
  1036. struct dsi_clock_info *cinfo)
  1037. {
  1038. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1039. if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
  1040. return -EINVAL;
  1041. if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
  1042. return -EINVAL;
  1043. if (cinfo->regm_dispc > dsi->regm_dispc_max)
  1044. return -EINVAL;
  1045. if (cinfo->regm_dsi > dsi->regm_dsi_max)
  1046. return -EINVAL;
  1047. cinfo->clkin = clk_get_rate(dsi->sys_clk);
  1048. cinfo->fint = cinfo->clkin / cinfo->regn;
  1049. if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
  1050. return -EINVAL;
  1051. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  1052. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  1053. return -EINVAL;
  1054. if (cinfo->regm_dispc > 0)
  1055. cinfo->dsi_pll_hsdiv_dispc_clk =
  1056. cinfo->clkin4ddr / cinfo->regm_dispc;
  1057. else
  1058. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  1059. if (cinfo->regm_dsi > 0)
  1060. cinfo->dsi_pll_hsdiv_dsi_clk =
  1061. cinfo->clkin4ddr / cinfo->regm_dsi;
  1062. else
  1063. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  1064. return 0;
  1065. }
  1066. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
  1067. unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
  1068. struct dispc_clock_info *dispc_cinfo)
  1069. {
  1070. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1071. struct dsi_clock_info cur, best;
  1072. struct dispc_clock_info best_dispc;
  1073. int min_fck_per_pck;
  1074. int match = 0;
  1075. unsigned long dss_sys_clk, max_dss_fck;
  1076. dss_sys_clk = clk_get_rate(dsi->sys_clk);
  1077. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  1078. if (req_pck == dsi->cache_req_pck &&
  1079. dsi->cache_cinfo.clkin == dss_sys_clk) {
  1080. DSSDBG("DSI clock info found from cache\n");
  1081. *dsi_cinfo = dsi->cache_cinfo;
  1082. dispc_find_clk_divs(is_tft, req_pck,
  1083. dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
  1084. return 0;
  1085. }
  1086. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  1087. if (min_fck_per_pck &&
  1088. req_pck * min_fck_per_pck > max_dss_fck) {
  1089. DSSERR("Requested pixel clock not possible with the current "
  1090. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  1091. "the constraint off.\n");
  1092. min_fck_per_pck = 0;
  1093. }
  1094. DSSDBG("dsi_pll_calc\n");
  1095. retry:
  1096. memset(&best, 0, sizeof(best));
  1097. memset(&best_dispc, 0, sizeof(best_dispc));
  1098. memset(&cur, 0, sizeof(cur));
  1099. cur.clkin = dss_sys_clk;
  1100. /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
  1101. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  1102. for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
  1103. cur.fint = cur.clkin / cur.regn;
  1104. if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
  1105. continue;
  1106. /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
  1107. for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
  1108. unsigned long a, b;
  1109. a = 2 * cur.regm * (cur.clkin/1000);
  1110. b = cur.regn;
  1111. cur.clkin4ddr = a / b * 1000;
  1112. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  1113. break;
  1114. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  1115. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  1116. for (cur.regm_dispc = 1; cur.regm_dispc <
  1117. dsi->regm_dispc_max; ++cur.regm_dispc) {
  1118. struct dispc_clock_info cur_dispc;
  1119. cur.dsi_pll_hsdiv_dispc_clk =
  1120. cur.clkin4ddr / cur.regm_dispc;
  1121. /* this will narrow down the search a bit,
  1122. * but still give pixclocks below what was
  1123. * requested */
  1124. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  1125. break;
  1126. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  1127. continue;
  1128. if (min_fck_per_pck &&
  1129. cur.dsi_pll_hsdiv_dispc_clk <
  1130. req_pck * min_fck_per_pck)
  1131. continue;
  1132. match = 1;
  1133. dispc_find_clk_divs(is_tft, req_pck,
  1134. cur.dsi_pll_hsdiv_dispc_clk,
  1135. &cur_dispc);
  1136. if (abs(cur_dispc.pck - req_pck) <
  1137. abs(best_dispc.pck - req_pck)) {
  1138. best = cur;
  1139. best_dispc = cur_dispc;
  1140. if (cur_dispc.pck == req_pck)
  1141. goto found;
  1142. }
  1143. }
  1144. }
  1145. }
  1146. found:
  1147. if (!match) {
  1148. if (min_fck_per_pck) {
  1149. DSSERR("Could not find suitable clock settings.\n"
  1150. "Turning FCK/PCK constraint off and"
  1151. "trying again.\n");
  1152. min_fck_per_pck = 0;
  1153. goto retry;
  1154. }
  1155. DSSERR("Could not find suitable clock settings.\n");
  1156. return -EINVAL;
  1157. }
  1158. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1159. best.regm_dsi = 0;
  1160. best.dsi_pll_hsdiv_dsi_clk = 0;
  1161. if (dsi_cinfo)
  1162. *dsi_cinfo = best;
  1163. if (dispc_cinfo)
  1164. *dispc_cinfo = best_dispc;
  1165. dsi->cache_req_pck = req_pck;
  1166. dsi->cache_clk_freq = 0;
  1167. dsi->cache_cinfo = best;
  1168. return 0;
  1169. }
  1170. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  1171. struct dsi_clock_info *cinfo)
  1172. {
  1173. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1174. int r = 0;
  1175. u32 l;
  1176. int f = 0;
  1177. u8 regn_start, regn_end, regm_start, regm_end;
  1178. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1179. DSSDBGF();
  1180. dsi->current_cinfo.clkin = cinfo->clkin;
  1181. dsi->current_cinfo.fint = cinfo->fint;
  1182. dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1183. dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1184. cinfo->dsi_pll_hsdiv_dispc_clk;
  1185. dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1186. cinfo->dsi_pll_hsdiv_dsi_clk;
  1187. dsi->current_cinfo.regn = cinfo->regn;
  1188. dsi->current_cinfo.regm = cinfo->regm;
  1189. dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
  1190. dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
  1191. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1192. DSSDBG("clkin rate %ld\n", cinfo->clkin);
  1193. /* DSIPHY == CLKIN4DDR */
  1194. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
  1195. cinfo->regm,
  1196. cinfo->regn,
  1197. cinfo->clkin,
  1198. cinfo->clkin4ddr);
  1199. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1200. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1201. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1202. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1203. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1204. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1205. cinfo->dsi_pll_hsdiv_dispc_clk);
  1206. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1207. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1208. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1209. cinfo->dsi_pll_hsdiv_dsi_clk);
  1210. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1211. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1212. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1213. &regm_dispc_end);
  1214. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1215. &regm_dsi_end);
  1216. /* DSI_PLL_AUTOMODE = manual */
  1217. REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
  1218. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
  1219. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1220. /* DSI_PLL_REGN */
  1221. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1222. /* DSI_PLL_REGM */
  1223. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1224. /* DSI_CLOCK_DIV */
  1225. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1226. regm_dispc_start, regm_dispc_end);
  1227. /* DSIPROTO_CLOCK_DIV */
  1228. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1229. regm_dsi_start, regm_dsi_end);
  1230. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
  1231. BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
  1232. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1233. f = cinfo->fint < 1000000 ? 0x3 :
  1234. cinfo->fint < 1250000 ? 0x4 :
  1235. cinfo->fint < 1500000 ? 0x5 :
  1236. cinfo->fint < 1750000 ? 0x6 :
  1237. 0x7;
  1238. }
  1239. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
  1240. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1241. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1242. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1243. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1244. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1245. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
  1246. REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1247. if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
  1248. DSSERR("dsi pll go bit not going down.\n");
  1249. r = -EIO;
  1250. goto err;
  1251. }
  1252. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
  1253. DSSERR("cannot lock PLL\n");
  1254. r = -EIO;
  1255. goto err;
  1256. }
  1257. dsi->pll_locked = 1;
  1258. l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
  1259. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1260. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1261. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1262. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1263. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1264. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1265. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1266. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1267. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1268. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1269. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1270. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1271. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1272. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1273. dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
  1274. DSSDBG("PLL config done\n");
  1275. err:
  1276. return r;
  1277. }
  1278. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  1279. bool enable_hsdiv)
  1280. {
  1281. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1282. int r = 0;
  1283. enum dsi_pll_power_state pwstate;
  1284. DSSDBG("PLL init\n");
  1285. if (dsi->vdds_dsi_reg == NULL) {
  1286. struct regulator *vdds_dsi;
  1287. vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
  1288. if (IS_ERR(vdds_dsi)) {
  1289. DSSERR("can't get VDDS_DSI regulator\n");
  1290. return PTR_ERR(vdds_dsi);
  1291. }
  1292. dsi->vdds_dsi_reg = vdds_dsi;
  1293. }
  1294. dsi_enable_pll_clock(dsidev, 1);
  1295. /*
  1296. * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
  1297. */
  1298. dsi_enable_scp_clk(dsidev);
  1299. if (!dsi->vdds_dsi_enabled) {
  1300. r = regulator_enable(dsi->vdds_dsi_reg);
  1301. if (r)
  1302. goto err0;
  1303. dsi->vdds_dsi_enabled = true;
  1304. }
  1305. /* XXX PLL does not come out of reset without this... */
  1306. dispc_pck_free_enable(1);
  1307. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
  1308. DSSERR("PLL not coming out of reset.\n");
  1309. r = -ENODEV;
  1310. dispc_pck_free_enable(0);
  1311. goto err1;
  1312. }
  1313. /* XXX ... but if left on, we get problems when planes do not
  1314. * fill the whole display. No idea about this */
  1315. dispc_pck_free_enable(0);
  1316. if (enable_hsclk && enable_hsdiv)
  1317. pwstate = DSI_PLL_POWER_ON_ALL;
  1318. else if (enable_hsclk)
  1319. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1320. else if (enable_hsdiv)
  1321. pwstate = DSI_PLL_POWER_ON_DIV;
  1322. else
  1323. pwstate = DSI_PLL_POWER_OFF;
  1324. r = dsi_pll_power(dsidev, pwstate);
  1325. if (r)
  1326. goto err1;
  1327. DSSDBG("PLL init done\n");
  1328. return 0;
  1329. err1:
  1330. if (dsi->vdds_dsi_enabled) {
  1331. regulator_disable(dsi->vdds_dsi_reg);
  1332. dsi->vdds_dsi_enabled = false;
  1333. }
  1334. err0:
  1335. dsi_disable_scp_clk(dsidev);
  1336. dsi_enable_pll_clock(dsidev, 0);
  1337. return r;
  1338. }
  1339. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
  1340. {
  1341. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1342. dsi->pll_locked = 0;
  1343. dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
  1344. if (disconnect_lanes) {
  1345. WARN_ON(!dsi->vdds_dsi_enabled);
  1346. regulator_disable(dsi->vdds_dsi_reg);
  1347. dsi->vdds_dsi_enabled = false;
  1348. }
  1349. dsi_disable_scp_clk(dsidev);
  1350. dsi_enable_pll_clock(dsidev, 0);
  1351. DSSDBG("PLL uninit done\n");
  1352. }
  1353. static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
  1354. struct seq_file *s)
  1355. {
  1356. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1357. struct dsi_clock_info *cinfo = &dsi->current_cinfo;
  1358. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1359. int dsi_module = dsi_get_dsidev_id(dsidev);
  1360. dispc_clk_src = dss_get_dispc_clk_source();
  1361. dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
  1362. if (dsi_runtime_get(dsidev))
  1363. return;
  1364. seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
  1365. seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
  1366. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1367. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1368. cinfo->clkin4ddr, cinfo->regm);
  1369. seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1370. dss_feat_get_clk_source_name(dsi_module == 0 ?
  1371. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
  1372. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
  1373. cinfo->dsi_pll_hsdiv_dispc_clk,
  1374. cinfo->regm_dispc,
  1375. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1376. "off" : "on");
  1377. seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1378. dss_feat_get_clk_source_name(dsi_module == 0 ?
  1379. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
  1380. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
  1381. cinfo->dsi_pll_hsdiv_dsi_clk,
  1382. cinfo->regm_dsi,
  1383. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1384. "off" : "on");
  1385. seq_printf(s, "- DSI%d -\n", dsi_module + 1);
  1386. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1387. dss_get_generic_clk_source_name(dsi_clk_src),
  1388. dss_feat_get_clk_source_name(dsi_clk_src));
  1389. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
  1390. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1391. cinfo->clkin4ddr / 4);
  1392. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
  1393. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1394. dsi_runtime_put(dsidev);
  1395. }
  1396. void dsi_dump_clocks(struct seq_file *s)
  1397. {
  1398. struct platform_device *dsidev;
  1399. int i;
  1400. for (i = 0; i < MAX_NUM_DSI; i++) {
  1401. dsidev = dsi_get_dsidev_from_id(i);
  1402. if (dsidev)
  1403. dsi_dump_dsidev_clocks(dsidev, s);
  1404. }
  1405. }
  1406. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1407. static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
  1408. struct seq_file *s)
  1409. {
  1410. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1411. unsigned long flags;
  1412. struct dsi_irq_stats stats;
  1413. int dsi_module = dsi_get_dsidev_id(dsidev);
  1414. spin_lock_irqsave(&dsi->irq_stats_lock, flags);
  1415. stats = dsi->irq_stats;
  1416. memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
  1417. dsi->irq_stats.last_reset = jiffies;
  1418. spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
  1419. seq_printf(s, "period %u ms\n",
  1420. jiffies_to_msecs(jiffies - stats.last_reset));
  1421. seq_printf(s, "irqs %d\n", stats.irq_count);
  1422. #define PIS(x) \
  1423. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1424. seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
  1425. PIS(VC0);
  1426. PIS(VC1);
  1427. PIS(VC2);
  1428. PIS(VC3);
  1429. PIS(WAKEUP);
  1430. PIS(RESYNC);
  1431. PIS(PLL_LOCK);
  1432. PIS(PLL_UNLOCK);
  1433. PIS(PLL_RECALL);
  1434. PIS(COMPLEXIO_ERR);
  1435. PIS(HS_TX_TIMEOUT);
  1436. PIS(LP_RX_TIMEOUT);
  1437. PIS(TE_TRIGGER);
  1438. PIS(ACK_TRIGGER);
  1439. PIS(SYNC_LOST);
  1440. PIS(LDO_POWER_GOOD);
  1441. PIS(TA_TIMEOUT);
  1442. #undef PIS
  1443. #define PIS(x) \
  1444. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1445. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1446. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1447. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1448. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1449. seq_printf(s, "-- VC interrupts --\n");
  1450. PIS(CS);
  1451. PIS(ECC_CORR);
  1452. PIS(PACKET_SENT);
  1453. PIS(FIFO_TX_OVF);
  1454. PIS(FIFO_RX_OVF);
  1455. PIS(BTA);
  1456. PIS(ECC_NO_CORR);
  1457. PIS(FIFO_TX_UDF);
  1458. PIS(PP_BUSY_CHANGE);
  1459. #undef PIS
  1460. #define PIS(x) \
  1461. seq_printf(s, "%-20s %10d\n", #x, \
  1462. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1463. seq_printf(s, "-- CIO interrupts --\n");
  1464. PIS(ERRSYNCESC1);
  1465. PIS(ERRSYNCESC2);
  1466. PIS(ERRSYNCESC3);
  1467. PIS(ERRESC1);
  1468. PIS(ERRESC2);
  1469. PIS(ERRESC3);
  1470. PIS(ERRCONTROL1);
  1471. PIS(ERRCONTROL2);
  1472. PIS(ERRCONTROL3);
  1473. PIS(STATEULPS1);
  1474. PIS(STATEULPS2);
  1475. PIS(STATEULPS3);
  1476. PIS(ERRCONTENTIONLP0_1);
  1477. PIS(ERRCONTENTIONLP1_1);
  1478. PIS(ERRCONTENTIONLP0_2);
  1479. PIS(ERRCONTENTIONLP1_2);
  1480. PIS(ERRCONTENTIONLP0_3);
  1481. PIS(ERRCONTENTIONLP1_3);
  1482. PIS(ULPSACTIVENOT_ALL0);
  1483. PIS(ULPSACTIVENOT_ALL1);
  1484. #undef PIS
  1485. }
  1486. static void dsi1_dump_irqs(struct seq_file *s)
  1487. {
  1488. struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
  1489. dsi_dump_dsidev_irqs(dsidev, s);
  1490. }
  1491. static void dsi2_dump_irqs(struct seq_file *s)
  1492. {
  1493. struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
  1494. dsi_dump_dsidev_irqs(dsidev, s);
  1495. }
  1496. void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
  1497. const struct file_operations *debug_fops)
  1498. {
  1499. struct platform_device *dsidev;
  1500. dsidev = dsi_get_dsidev_from_id(0);
  1501. if (dsidev)
  1502. debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
  1503. &dsi1_dump_irqs, debug_fops);
  1504. dsidev = dsi_get_dsidev_from_id(1);
  1505. if (dsidev)
  1506. debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
  1507. &dsi2_dump_irqs, debug_fops);
  1508. }
  1509. #endif
  1510. static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
  1511. struct seq_file *s)
  1512. {
  1513. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
  1514. if (dsi_runtime_get(dsidev))
  1515. return;
  1516. dsi_enable_scp_clk(dsidev);
  1517. DUMPREG(DSI_REVISION);
  1518. DUMPREG(DSI_SYSCONFIG);
  1519. DUMPREG(DSI_SYSSTATUS);
  1520. DUMPREG(DSI_IRQSTATUS);
  1521. DUMPREG(DSI_IRQENABLE);
  1522. DUMPREG(DSI_CTRL);
  1523. DUMPREG(DSI_COMPLEXIO_CFG1);
  1524. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1525. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1526. DUMPREG(DSI_CLK_CTRL);
  1527. DUMPREG(DSI_TIMING1);
  1528. DUMPREG(DSI_TIMING2);
  1529. DUMPREG(DSI_VM_TIMING1);
  1530. DUMPREG(DSI_VM_TIMING2);
  1531. DUMPREG(DSI_VM_TIMING3);
  1532. DUMPREG(DSI_CLK_TIMING);
  1533. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1534. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1535. DUMPREG(DSI_COMPLEXIO_CFG2);
  1536. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1537. DUMPREG(DSI_VM_TIMING4);
  1538. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1539. DUMPREG(DSI_VM_TIMING5);
  1540. DUMPREG(DSI_VM_TIMING6);
  1541. DUMPREG(DSI_VM_TIMING7);
  1542. DUMPREG(DSI_STOPCLK_TIMING);
  1543. DUMPREG(DSI_VC_CTRL(0));
  1544. DUMPREG(DSI_VC_TE(0));
  1545. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1546. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1547. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1548. DUMPREG(DSI_VC_IRQSTATUS(0));
  1549. DUMPREG(DSI_VC_IRQENABLE(0));
  1550. DUMPREG(DSI_VC_CTRL(1));
  1551. DUMPREG(DSI_VC_TE(1));
  1552. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1553. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1554. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1555. DUMPREG(DSI_VC_IRQSTATUS(1));
  1556. DUMPREG(DSI_VC_IRQENABLE(1));
  1557. DUMPREG(DSI_VC_CTRL(2));
  1558. DUMPREG(DSI_VC_TE(2));
  1559. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1560. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1561. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1562. DUMPREG(DSI_VC_IRQSTATUS(2));
  1563. DUMPREG(DSI_VC_IRQENABLE(2));
  1564. DUMPREG(DSI_VC_CTRL(3));
  1565. DUMPREG(DSI_VC_TE(3));
  1566. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1567. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1568. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1569. DUMPREG(DSI_VC_IRQSTATUS(3));
  1570. DUMPREG(DSI_VC_IRQENABLE(3));
  1571. DUMPREG(DSI_DSIPHY_CFG0);
  1572. DUMPREG(DSI_DSIPHY_CFG1);
  1573. DUMPREG(DSI_DSIPHY_CFG2);
  1574. DUMPREG(DSI_DSIPHY_CFG5);
  1575. DUMPREG(DSI_PLL_CONTROL);
  1576. DUMPREG(DSI_PLL_STATUS);
  1577. DUMPREG(DSI_PLL_GO);
  1578. DUMPREG(DSI_PLL_CONFIGURATION1);
  1579. DUMPREG(DSI_PLL_CONFIGURATION2);
  1580. dsi_disable_scp_clk(dsidev);
  1581. dsi_runtime_put(dsidev);
  1582. #undef DUMPREG
  1583. }
  1584. static void dsi1_dump_regs(struct seq_file *s)
  1585. {
  1586. struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
  1587. dsi_dump_dsidev_regs(dsidev, s);
  1588. }
  1589. static void dsi2_dump_regs(struct seq_file *s)
  1590. {
  1591. struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
  1592. dsi_dump_dsidev_regs(dsidev, s);
  1593. }
  1594. void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
  1595. const struct file_operations *debug_fops)
  1596. {
  1597. struct platform_device *dsidev;
  1598. dsidev = dsi_get_dsidev_from_id(0);
  1599. if (dsidev)
  1600. debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
  1601. &dsi1_dump_regs, debug_fops);
  1602. dsidev = dsi_get_dsidev_from_id(1);
  1603. if (dsidev)
  1604. debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
  1605. &dsi2_dump_regs, debug_fops);
  1606. }
  1607. enum dsi_cio_power_state {
  1608. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1609. DSI_COMPLEXIO_POWER_ON = 0x1,
  1610. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1611. };
  1612. static int dsi_cio_power(struct platform_device *dsidev,
  1613. enum dsi_cio_power_state state)
  1614. {
  1615. int t = 0;
  1616. /* PWR_CMD */
  1617. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
  1618. /* PWR_STATUS */
  1619. while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
  1620. 26, 25) != state) {
  1621. if (++t > 1000) {
  1622. DSSERR("failed to set complexio power state to "
  1623. "%d\n", state);
  1624. return -ENODEV;
  1625. }
  1626. udelay(1);
  1627. }
  1628. return 0;
  1629. }
  1630. static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
  1631. {
  1632. int val;
  1633. /* line buffer on OMAP3 is 1024 x 24bits */
  1634. /* XXX: for some reason using full buffer size causes
  1635. * considerable TX slowdown with update sizes that fill the
  1636. * whole buffer */
  1637. if (!dss_has_feature(FEAT_DSI_GNQ))
  1638. return 1023 * 3;
  1639. val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
  1640. switch (val) {
  1641. case 1:
  1642. return 512 * 3; /* 512x24 bits */
  1643. case 2:
  1644. return 682 * 3; /* 682x24 bits */
  1645. case 3:
  1646. return 853 * 3; /* 853x24 bits */
  1647. case 4:
  1648. return 1024 * 3; /* 1024x24 bits */
  1649. case 5:
  1650. return 1194 * 3; /* 1194x24 bits */
  1651. case 6:
  1652. return 1365 * 3; /* 1365x24 bits */
  1653. default:
  1654. BUG();
  1655. }
  1656. }
  1657. static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
  1658. {
  1659. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1660. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1661. u8 lanes[DSI_MAX_NR_LANES];
  1662. u8 polarities[DSI_MAX_NR_LANES];
  1663. int num_lanes, i;
  1664. static const enum dsi_lane_function functions[] = {
  1665. DSI_LANE_CLK,
  1666. DSI_LANE_DATA1,
  1667. DSI_LANE_DATA2,
  1668. DSI_LANE_DATA3,
  1669. DSI_LANE_DATA4,
  1670. };
  1671. lanes[0] = dssdev->phy.dsi.clk_lane;
  1672. lanes[1] = dssdev->phy.dsi.data1_lane;
  1673. lanes[2] = dssdev->phy.dsi.data2_lane;
  1674. lanes[3] = dssdev->phy.dsi.data3_lane;
  1675. lanes[4] = dssdev->phy.dsi.data4_lane;
  1676. polarities[0] = dssdev->phy.dsi.clk_pol;
  1677. polarities[1] = dssdev->phy.dsi.data1_pol;
  1678. polarities[2] = dssdev->phy.dsi.data2_pol;
  1679. polarities[3] = dssdev->phy.dsi.data3_pol;
  1680. polarities[4] = dssdev->phy.dsi.data4_pol;
  1681. num_lanes = 0;
  1682. for (i = 0; i < dsi->num_lanes_supported; ++i)
  1683. dsi->lanes[i].function = DSI_LANE_UNUSED;
  1684. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1685. int num;
  1686. if (lanes[i] == DSI_LANE_UNUSED)
  1687. break;
  1688. num = lanes[i] - 1;
  1689. if (num >= dsi->num_lanes_supported)
  1690. return -EINVAL;
  1691. if (dsi->lanes[num].function != DSI_LANE_UNUSED)
  1692. return -EINVAL;
  1693. dsi->lanes[num].function = functions[i];
  1694. dsi->lanes[num].polarity = polarities[i];
  1695. num_lanes++;
  1696. }
  1697. if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
  1698. return -EINVAL;
  1699. dsi->num_lanes_used = num_lanes;
  1700. return 0;
  1701. }
  1702. static int dsi_set_lane_config(struct omap_dss_device *dssdev)
  1703. {
  1704. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1705. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1706. static const u8 offsets[] = { 0, 4, 8, 12, 16 };
  1707. static const enum dsi_lane_function functions[] = {
  1708. DSI_LANE_CLK,
  1709. DSI_LANE_DATA1,
  1710. DSI_LANE_DATA2,
  1711. DSI_LANE_DATA3,
  1712. DSI_LANE_DATA4,
  1713. };
  1714. u32 r;
  1715. int i;
  1716. r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
  1717. for (i = 0; i < dsi->num_lanes_used; ++i) {
  1718. unsigned offset = offsets[i];
  1719. unsigned polarity, lane_number;
  1720. unsigned t;
  1721. for (t = 0; t < dsi->num_lanes_supported; ++t)
  1722. if (dsi->lanes[t].function == functions[i])
  1723. break;
  1724. if (t == dsi->num_lanes_supported)
  1725. return -EINVAL;
  1726. lane_number = t;
  1727. polarity = dsi->lanes[t].polarity;
  1728. r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
  1729. r = FLD_MOD(r, polarity, offset + 3, offset + 3);
  1730. }
  1731. /* clear the unused lanes */
  1732. for (; i < dsi->num_lanes_supported; ++i) {
  1733. unsigned offset = offsets[i];
  1734. r = FLD_MOD(r, 0, offset + 2, offset);
  1735. r = FLD_MOD(r, 0, offset + 3, offset + 3);
  1736. }
  1737. dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
  1738. return 0;
  1739. }
  1740. static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
  1741. {
  1742. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1743. /* convert time in ns to ddr ticks, rounding up */
  1744. unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
  1745. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1746. }
  1747. static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
  1748. {
  1749. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1750. unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
  1751. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1752. }
  1753. static void dsi_cio_timings(struct platform_device *dsidev)
  1754. {
  1755. u32 r;
  1756. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1757. u32 tlpx_half, tclk_trail, tclk_zero;
  1758. u32 tclk_prepare;
  1759. /* calculate timings */
  1760. /* 1 * DDR_CLK = 2 * UI */
  1761. /* min 40ns + 4*UI max 85ns + 6*UI */
  1762. ths_prepare = ns2ddr(dsidev, 70) + 2;
  1763. /* min 145ns + 10*UI */
  1764. ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
  1765. /* min max(8*UI, 60ns+4*UI) */
  1766. ths_trail = ns2ddr(dsidev, 60) + 5;
  1767. /* min 100ns */
  1768. ths_exit = ns2ddr(dsidev, 145);
  1769. /* tlpx min 50n */
  1770. tlpx_half = ns2ddr(dsidev, 25);
  1771. /* min 60ns */
  1772. tclk_trail = ns2ddr(dsidev, 60) + 2;
  1773. /* min 38ns, max 95ns */
  1774. tclk_prepare = ns2ddr(dsidev, 65);
  1775. /* min tclk-prepare + tclk-zero = 300ns */
  1776. tclk_zero = ns2ddr(dsidev, 260);
  1777. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1778. ths_prepare, ddr2ns(dsidev, ths_prepare),
  1779. ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
  1780. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1781. ths_trail, ddr2ns(dsidev, ths_trail),
  1782. ths_exit, ddr2ns(dsidev, ths_exit));
  1783. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1784. "tclk_zero %u (%uns)\n",
  1785. tlpx_half, ddr2ns(dsidev, tlpx_half),
  1786. tclk_trail, ddr2ns(dsidev, tclk_trail),
  1787. tclk_zero, ddr2ns(dsidev, tclk_zero));
  1788. DSSDBG("tclk_prepare %u (%uns)\n",
  1789. tclk_prepare, ddr2ns(dsidev, tclk_prepare));
  1790. /* program timings */
  1791. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
  1792. r = FLD_MOD(r, ths_prepare, 31, 24);
  1793. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1794. r = FLD_MOD(r, ths_trail, 15, 8);
  1795. r = FLD_MOD(r, ths_exit, 7, 0);
  1796. dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
  1797. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
  1798. r = FLD_MOD(r, tlpx_half, 22, 16);
  1799. r = FLD_MOD(r, tclk_trail, 15, 8);
  1800. r = FLD_MOD(r, tclk_zero, 7, 0);
  1801. dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
  1802. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
  1803. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1804. dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
  1805. }
  1806. /* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
  1807. static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
  1808. unsigned mask_p, unsigned mask_n)
  1809. {
  1810. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1811. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1812. int i;
  1813. u32 l;
  1814. u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
  1815. l = 0;
  1816. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1817. unsigned p = dsi->lanes[i].polarity;
  1818. if (mask_p & (1 << i))
  1819. l |= 1 << (i * 2 + (p ? 0 : 1));
  1820. if (mask_n & (1 << i))
  1821. l |= 1 << (i * 2 + (p ? 1 : 0));
  1822. }
  1823. /*
  1824. * Bits in REGLPTXSCPDAT4TO0DXDY:
  1825. * 17: DY0 18: DX0
  1826. * 19: DY1 20: DX1
  1827. * 21: DY2 22: DX2
  1828. * 23: DY3 24: DX3
  1829. * 25: DY4 26: DX4
  1830. */
  1831. /* Set the lane override configuration */
  1832. /* REGLPTXSCPDAT4TO0DXDY */
  1833. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
  1834. /* Enable lane override */
  1835. /* ENLPTXSCPDAT */
  1836. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
  1837. }
  1838. static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
  1839. {
  1840. /* Disable lane override */
  1841. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
  1842. /* Reset the lane override configuration */
  1843. /* REGLPTXSCPDAT4TO0DXDY */
  1844. REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
  1845. }
  1846. static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
  1847. {
  1848. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1849. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1850. int t, i;
  1851. bool in_use[DSI_MAX_NR_LANES];
  1852. static const u8 offsets_old[] = { 28, 27, 26 };
  1853. static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
  1854. const u8 *offsets;
  1855. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
  1856. offsets = offsets_old;
  1857. else
  1858. offsets = offsets_new;
  1859. for (i = 0; i < dsi->num_lanes_supported; ++i)
  1860. in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
  1861. t = 100000;
  1862. while (true) {
  1863. u32 l;
  1864. int ok;
  1865. l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  1866. ok = 0;
  1867. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1868. if (!in_use[i] || (l & (1 << offsets[i])))
  1869. ok++;
  1870. }
  1871. if (ok == dsi->num_lanes_supported)
  1872. break;
  1873. if (--t == 0) {
  1874. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1875. if (!in_use[i] || (l & (1 << offsets[i])))
  1876. continue;
  1877. DSSERR("CIO TXCLKESC%d domain not coming " \
  1878. "out of reset\n", i);
  1879. }
  1880. return -EIO;
  1881. }
  1882. }
  1883. return 0;
  1884. }
  1885. /* return bitmask of enabled lanes, lane0 being the lsb */
  1886. static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
  1887. {
  1888. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1889. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1890. unsigned mask = 0;
  1891. int i;
  1892. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1893. if (dsi->lanes[i].function != DSI_LANE_UNUSED)
  1894. mask |= 1 << i;
  1895. }
  1896. return mask;
  1897. }
  1898. static int dsi_cio_init(struct omap_dss_device *dssdev)
  1899. {
  1900. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1901. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1902. int r;
  1903. u32 l;
  1904. DSSDBGF();
  1905. r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
  1906. if (r)
  1907. return r;
  1908. dsi_enable_scp_clk(dsidev);
  1909. /* A dummy read using the SCP interface to any DSIPHY register is
  1910. * required after DSIPHY reset to complete the reset of the DSI complex
  1911. * I/O. */
  1912. dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
  1913. if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1914. DSSERR("CIO SCP Clock domain not coming out of reset.\n");
  1915. r = -EIO;
  1916. goto err_scp_clk_dom;
  1917. }
  1918. r = dsi_set_lane_config(dssdev);
  1919. if (r)
  1920. goto err_scp_clk_dom;
  1921. /* set TX STOP MODE timer to maximum for this operation */
  1922. l = dsi_read_reg(dsidev, DSI_TIMING1);
  1923. l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1924. l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
  1925. l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
  1926. l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
  1927. dsi_write_reg(dsidev, DSI_TIMING1, l);
  1928. if (dsi->ulps_enabled) {
  1929. unsigned mask_p;
  1930. int i;
  1931. DSSDBG("manual ulps exit\n");
  1932. /* ULPS is exited by Mark-1 state for 1ms, followed by
  1933. * stop state. DSS HW cannot do this via the normal
  1934. * ULPS exit sequence, as after reset the DSS HW thinks
  1935. * that we are not in ULPS mode, and refuses to send the
  1936. * sequence. So we need to send the ULPS exit sequence
  1937. * manually by setting positive lines high and negative lines
  1938. * low for 1ms.
  1939. */
  1940. mask_p = 0;
  1941. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  1942. if (dsi->lanes[i].function == DSI_LANE_UNUSED)
  1943. continue;
  1944. mask_p |= 1 << i;
  1945. }
  1946. dsi_cio_enable_lane_override(dssdev, mask_p, 0);
  1947. }
  1948. r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
  1949. if (r)
  1950. goto err_cio_pwr;
  1951. if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1952. DSSERR("CIO PWR clock domain not coming out of reset.\n");
  1953. r = -ENODEV;
  1954. goto err_cio_pwr_dom;
  1955. }
  1956. dsi_if_enable(dsidev, true);
  1957. dsi_if_enable(dsidev, false);
  1958. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1959. r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
  1960. if (r)
  1961. goto err_tx_clk_esc_rst;
  1962. if (dsi->ulps_enabled) {
  1963. /* Keep Mark-1 state for 1ms (as per DSI spec) */
  1964. ktime_t wait = ns_to_ktime(1000 * 1000);
  1965. set_current_state(TASK_UNINTERRUPTIBLE);
  1966. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  1967. /* Disable the override. The lanes should be set to Mark-11
  1968. * state by the HW */
  1969. dsi_cio_disable_lane_override(dsidev);
  1970. }
  1971. /* FORCE_TX_STOP_MODE_IO */
  1972. REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
  1973. dsi_cio_timings(dsidev);
  1974. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  1975. /* DDR_CLK_ALWAYS_ON */
  1976. REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
  1977. dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
  1978. }
  1979. dsi->ulps_enabled = false;
  1980. DSSDBG("CIO init done\n");
  1981. return 0;
  1982. err_tx_clk_esc_rst:
  1983. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
  1984. err_cio_pwr_dom:
  1985. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
  1986. err_cio_pwr:
  1987. if (dsi->ulps_enabled)
  1988. dsi_cio_disable_lane_override(dsidev);
  1989. err_scp_clk_dom:
  1990. dsi_disable_scp_clk(dsidev);
  1991. dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
  1992. return r;
  1993. }
  1994. static void dsi_cio_uninit(struct omap_dss_device *dssdev)
  1995. {
  1996. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  1997. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  1998. /* DDR_CLK_ALWAYS_ON */
  1999. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
  2000. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
  2001. dsi_disable_scp_clk(dsidev);
  2002. dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
  2003. }
  2004. static void dsi_config_tx_fifo(struct platform_device *dsidev,
  2005. enum fifo_size size1, enum fifo_size size2,
  2006. enum fifo_size size3, enum fifo_size size4)
  2007. {
  2008. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2009. u32 r = 0;
  2010. int add = 0;
  2011. int i;
  2012. dsi->vc[0].fifo_size = size1;
  2013. dsi->vc[1].fifo_size = size2;
  2014. dsi->vc[2].fifo_size = size3;
  2015. dsi->vc[3].fifo_size = size4;
  2016. for (i = 0; i < 4; i++) {
  2017. u8 v;
  2018. int size = dsi->vc[i].fifo_size;
  2019. if (add + size > 4) {
  2020. DSSERR("Illegal FIFO configuration\n");
  2021. BUG();
  2022. }
  2023. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  2024. r |= v << (8 * i);
  2025. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  2026. add += size;
  2027. }
  2028. dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
  2029. }
  2030. static void dsi_config_rx_fifo(struct platform_device *dsidev,
  2031. enum fifo_size size1, enum fifo_size size2,
  2032. enum fifo_size size3, enum fifo_size size4)
  2033. {
  2034. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2035. u32 r = 0;
  2036. int add = 0;
  2037. int i;
  2038. dsi->vc[0].fifo_size = size1;
  2039. dsi->vc[1].fifo_size = size2;
  2040. dsi->vc[2].fifo_size = size3;
  2041. dsi->vc[3].fifo_size = size4;
  2042. for (i = 0; i < 4; i++) {
  2043. u8 v;
  2044. int size = dsi->vc[i].fifo_size;
  2045. if (add + size > 4) {
  2046. DSSERR("Illegal FIFO configuration\n");
  2047. BUG();
  2048. }
  2049. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  2050. r |= v << (8 * i);
  2051. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  2052. add += size;
  2053. }
  2054. dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
  2055. }
  2056. static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
  2057. {
  2058. u32 r;
  2059. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2060. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2061. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2062. if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
  2063. DSSERR("TX_STOP bit not going down\n");
  2064. return -EIO;
  2065. }
  2066. return 0;
  2067. }
  2068. static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
  2069. {
  2070. return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
  2071. }
  2072. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  2073. {
  2074. struct dsi_packet_sent_handler_data *vp_data =
  2075. (struct dsi_packet_sent_handler_data *) data;
  2076. struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
  2077. const int channel = dsi->update_channel;
  2078. u8 bit = dsi->te_enabled ? 30 : 31;
  2079. if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
  2080. complete(vp_data->completion);
  2081. }
  2082. static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
  2083. {
  2084. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2085. DECLARE_COMPLETION_ONSTACK(completion);
  2086. struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
  2087. int r = 0;
  2088. u8 bit;
  2089. bit = dsi->te_enabled ? 30 : 31;
  2090. r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2091. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2092. if (r)
  2093. goto err0;
  2094. /* Wait for completion only if TE_EN/TE_START is still set */
  2095. if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
  2096. if (wait_for_completion_timeout(&completion,
  2097. msecs_to_jiffies(10)) == 0) {
  2098. DSSERR("Failed to complete previous frame transfer\n");
  2099. r = -EIO;
  2100. goto err1;
  2101. }
  2102. }
  2103. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2104. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2105. return 0;
  2106. err1:
  2107. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
  2108. &vp_data, DSI_VC_IRQ_PACKET_SENT);
  2109. err0:
  2110. return r;
  2111. }
  2112. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  2113. {
  2114. struct dsi_packet_sent_handler_data *l4_data =
  2115. (struct dsi_packet_sent_handler_data *) data;
  2116. struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
  2117. const int channel = dsi->update_channel;
  2118. if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
  2119. complete(l4_data->completion);
  2120. }
  2121. static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
  2122. {
  2123. DECLARE_COMPLETION_ONSTACK(completion);
  2124. struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
  2125. int r = 0;
  2126. r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2127. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2128. if (r)
  2129. goto err0;
  2130. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  2131. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
  2132. if (wait_for_completion_timeout(&completion,
  2133. msecs_to_jiffies(10)) == 0) {
  2134. DSSERR("Failed to complete previous l4 transfer\n");
  2135. r = -EIO;
  2136. goto err1;
  2137. }
  2138. }
  2139. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2140. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2141. return 0;
  2142. err1:
  2143. dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
  2144. &l4_data, DSI_VC_IRQ_PACKET_SENT);
  2145. err0:
  2146. return r;
  2147. }
  2148. static int dsi_sync_vc(struct platform_device *dsidev, int channel)
  2149. {
  2150. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2151. WARN_ON(!dsi_bus_is_locked(dsidev));
  2152. WARN_ON(in_interrupt());
  2153. if (!dsi_vc_is_enabled(dsidev, channel))
  2154. return 0;
  2155. switch (dsi->vc[channel].source) {
  2156. case DSI_VC_SOURCE_VP:
  2157. return dsi_sync_vc_vp(dsidev, channel);
  2158. case DSI_VC_SOURCE_L4:
  2159. return dsi_sync_vc_l4(dsidev, channel);
  2160. default:
  2161. BUG();
  2162. }
  2163. }
  2164. static int dsi_vc_enable(struct platform_device *dsidev, int channel,
  2165. bool enable)
  2166. {
  2167. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  2168. channel, enable);
  2169. enable = enable ? 1 : 0;
  2170. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
  2171. if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
  2172. 0, enable) != enable) {
  2173. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  2174. return -EIO;
  2175. }
  2176. return 0;
  2177. }
  2178. static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
  2179. {
  2180. u32 r;
  2181. DSSDBGF("%d", channel);
  2182. r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
  2183. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  2184. DSSERR("VC(%d) busy when trying to configure it!\n",
  2185. channel);
  2186. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  2187. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  2188. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  2189. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  2190. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  2191. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  2192. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  2193. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  2194. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  2195. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  2196. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  2197. dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
  2198. }
  2199. static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
  2200. enum dsi_vc_source source)
  2201. {
  2202. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2203. if (dsi->vc[channel].source == source)
  2204. return 0;
  2205. DSSDBGF("%d", channel);
  2206. dsi_sync_vc(dsidev, channel);
  2207. dsi_vc_enable(dsidev, channel, 0);
  2208. /* VC_BUSY */
  2209. if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
  2210. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  2211. return -EIO;
  2212. }
  2213. /* SOURCE, 0 = L4, 1 = video port */
  2214. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
  2215. /* DCS_CMD_ENABLE */
  2216. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2217. bool enable = source == DSI_VC_SOURCE_VP;
  2218. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
  2219. }
  2220. dsi_vc_enable(dsidev, channel, 1);
  2221. dsi->vc[channel].source = source;
  2222. return 0;
  2223. }
  2224. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  2225. bool enable)
  2226. {
  2227. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2228. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  2229. WARN_ON(!dsi_bus_is_locked(dsidev));
  2230. dsi_vc_enable(dsidev, channel, 0);
  2231. dsi_if_enable(dsidev, 0);
  2232. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
  2233. dsi_vc_enable(dsidev, channel, 1);
  2234. dsi_if_enable(dsidev, 1);
  2235. dsi_force_tx_stop_mode_io(dsidev);
  2236. /* start the DDR clock by sending a NULL packet */
  2237. if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
  2238. dsi_vc_send_null(dssdev, channel);
  2239. }
  2240. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  2241. static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
  2242. {
  2243. while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2244. u32 val;
  2245. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2246. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  2247. (val >> 0) & 0xff,
  2248. (val >> 8) & 0xff,
  2249. (val >> 16) & 0xff,
  2250. (val >> 24) & 0xff);
  2251. }
  2252. }
  2253. static void dsi_show_rx_ack_with_err(u16 err)
  2254. {
  2255. DSSERR("\tACK with ERROR (%#x):\n", err);
  2256. if (err & (1 << 0))
  2257. DSSERR("\t\tSoT Error\n");
  2258. if (err & (1 << 1))
  2259. DSSERR("\t\tSoT Sync Error\n");
  2260. if (err & (1 << 2))
  2261. DSSERR("\t\tEoT Sync Error\n");
  2262. if (err & (1 << 3))
  2263. DSSERR("\t\tEscape Mode Entry Command Error\n");
  2264. if (err & (1 << 4))
  2265. DSSERR("\t\tLP Transmit Sync Error\n");
  2266. if (err & (1 << 5))
  2267. DSSERR("\t\tHS Receive Timeout Error\n");
  2268. if (err & (1 << 6))
  2269. DSSERR("\t\tFalse Control Error\n");
  2270. if (err & (1 << 7))
  2271. DSSERR("\t\t(reserved7)\n");
  2272. if (err & (1 << 8))
  2273. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  2274. if (err & (1 << 9))
  2275. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  2276. if (err & (1 << 10))
  2277. DSSERR("\t\tChecksum Error\n");
  2278. if (err & (1 << 11))
  2279. DSSERR("\t\tData type not recognized\n");
  2280. if (err & (1 << 12))
  2281. DSSERR("\t\tInvalid VC ID\n");
  2282. if (err & (1 << 13))
  2283. DSSERR("\t\tInvalid Transmission Length\n");
  2284. if (err & (1 << 14))
  2285. DSSERR("\t\t(reserved14)\n");
  2286. if (err & (1 << 15))
  2287. DSSERR("\t\tDSI Protocol Violation\n");
  2288. }
  2289. static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
  2290. int channel)
  2291. {
  2292. /* RX_FIFO_NOT_EMPTY */
  2293. while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2294. u32 val;
  2295. u8 dt;
  2296. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2297. DSSERR("\trawval %#08x\n", val);
  2298. dt = FLD_GET(val, 5, 0);
  2299. if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
  2300. u16 err = FLD_GET(val, 23, 8);
  2301. dsi_show_rx_ack_with_err(err);
  2302. } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
  2303. DSSERR("\tDCS short response, 1 byte: %#x\n",
  2304. FLD_GET(val, 23, 8));
  2305. } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
  2306. DSSERR("\tDCS short response, 2 byte: %#x\n",
  2307. FLD_GET(val, 23, 8));
  2308. } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
  2309. DSSERR("\tDCS long response, len %d\n",
  2310. FLD_GET(val, 23, 8));
  2311. dsi_vc_flush_long_data(dsidev, channel);
  2312. } else {
  2313. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2314. }
  2315. }
  2316. return 0;
  2317. }
  2318. static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
  2319. {
  2320. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2321. if (dsi->debug_write || dsi->debug_read)
  2322. DSSDBG("dsi_vc_send_bta %d\n", channel);
  2323. WARN_ON(!dsi_bus_is_locked(dsidev));
  2324. /* RX_FIFO_NOT_EMPTY */
  2325. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2326. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  2327. dsi_vc_flush_receive_data(dsidev, channel);
  2328. }
  2329. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  2330. /* flush posted write */
  2331. dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
  2332. return 0;
  2333. }
  2334. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
  2335. {
  2336. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2337. DECLARE_COMPLETION_ONSTACK(completion);
  2338. int r = 0;
  2339. u32 err;
  2340. r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
  2341. &completion, DSI_VC_IRQ_BTA);
  2342. if (r)
  2343. goto err0;
  2344. r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
  2345. DSI_IRQ_ERROR_MASK);
  2346. if (r)
  2347. goto err1;
  2348. r = dsi_vc_send_bta(dsidev, channel);
  2349. if (r)
  2350. goto err2;
  2351. if (wait_for_completion_timeout(&completion,
  2352. msecs_to_jiffies(500)) == 0) {
  2353. DSSERR("Failed to receive BTA\n");
  2354. r = -EIO;
  2355. goto err2;
  2356. }
  2357. err = dsi_get_errors(dsidev);
  2358. if (err) {
  2359. DSSERR("Error while sending BTA: %x\n", err);
  2360. r = -EIO;
  2361. goto err2;
  2362. }
  2363. err2:
  2364. dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
  2365. DSI_IRQ_ERROR_MASK);
  2366. err1:
  2367. dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
  2368. &completion, DSI_VC_IRQ_BTA);
  2369. err0:
  2370. return r;
  2371. }
  2372. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  2373. static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
  2374. int channel, u8 data_type, u16 len, u8 ecc)
  2375. {
  2376. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2377. u32 val;
  2378. u8 data_id;
  2379. WARN_ON(!dsi_bus_is_locked(dsidev));
  2380. data_id = data_type | dsi->vc[channel].vc_id << 6;
  2381. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  2382. FLD_VAL(ecc, 31, 24);
  2383. dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
  2384. }
  2385. static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
  2386. int channel, u8 b1, u8 b2, u8 b3, u8 b4)
  2387. {
  2388. u32 val;
  2389. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  2390. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  2391. b1, b2, b3, b4, val); */
  2392. dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  2393. }
  2394. static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
  2395. u8 data_type, u8 *data, u16 len, u8 ecc)
  2396. {
  2397. /*u32 val; */
  2398. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2399. int i;
  2400. u8 *p;
  2401. int r = 0;
  2402. u8 b1, b2, b3, b4;
  2403. if (dsi->debug_write)
  2404. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  2405. /* len + header */
  2406. if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
  2407. DSSERR("unable to send long packet: packet too long.\n");
  2408. return -EINVAL;
  2409. }
  2410. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
  2411. dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
  2412. p = data;
  2413. for (i = 0; i < len >> 2; i++) {
  2414. if (dsi->debug_write)
  2415. DSSDBG("\tsending full packet %d\n", i);
  2416. b1 = *p++;
  2417. b2 = *p++;
  2418. b3 = *p++;
  2419. b4 = *p++;
  2420. dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
  2421. }
  2422. i = len % 4;
  2423. if (i) {
  2424. b1 = 0; b2 = 0; b3 = 0;
  2425. if (dsi->debug_write)
  2426. DSSDBG("\tsending remainder bytes %d\n", i);
  2427. switch (i) {
  2428. case 3:
  2429. b1 = *p++;
  2430. b2 = *p++;
  2431. b3 = *p++;
  2432. break;
  2433. case 2:
  2434. b1 = *p++;
  2435. b2 = *p++;
  2436. break;
  2437. case 1:
  2438. b1 = *p++;
  2439. break;
  2440. }
  2441. dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
  2442. }
  2443. return r;
  2444. }
  2445. static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
  2446. u8 data_type, u16 data, u8 ecc)
  2447. {
  2448. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2449. u32 r;
  2450. u8 data_id;
  2451. WARN_ON(!dsi_bus_is_locked(dsidev));
  2452. if (dsi->debug_write)
  2453. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2454. channel,
  2455. data_type, data & 0xff, (data >> 8) & 0xff);
  2456. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
  2457. if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
  2458. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2459. return -EINVAL;
  2460. }
  2461. data_id = data_type | dsi->vc[channel].vc_id << 6;
  2462. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2463. dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2464. return 0;
  2465. }
  2466. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
  2467. {
  2468. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2469. return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
  2470. 0, 0);
  2471. }
  2472. EXPORT_SYMBOL(dsi_vc_send_null);
  2473. static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
  2474. int channel, u8 *data, int len, enum dss_dsi_content_type type)
  2475. {
  2476. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2477. int r;
  2478. if (len == 0) {
  2479. BUG_ON(type == DSS_DSI_CONTENT_DCS);
  2480. r = dsi_vc_send_short(dsidev, channel,
  2481. MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
  2482. } else if (len == 1) {
  2483. r = dsi_vc_send_short(dsidev, channel,
  2484. type == DSS_DSI_CONTENT_GENERIC ?
  2485. MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
  2486. MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
  2487. } else if (len == 2) {
  2488. r = dsi_vc_send_short(dsidev, channel,
  2489. type == DSS_DSI_CONTENT_GENERIC ?
  2490. MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
  2491. MIPI_DSI_DCS_SHORT_WRITE_PARAM,
  2492. data[0] | (data[1] << 8), 0);
  2493. } else {
  2494. r = dsi_vc_send_long(dsidev, channel,
  2495. type == DSS_DSI_CONTENT_GENERIC ?
  2496. MIPI_DSI_GENERIC_LONG_WRITE :
  2497. MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
  2498. }
  2499. return r;
  2500. }
  2501. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  2502. u8 *data, int len)
  2503. {
  2504. return dsi_vc_write_nosync_common(dssdev, channel, data, len,
  2505. DSS_DSI_CONTENT_DCS);
  2506. }
  2507. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2508. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  2509. u8 *data, int len)
  2510. {
  2511. return dsi_vc_write_nosync_common(dssdev, channel, data, len,
  2512. DSS_DSI_CONTENT_GENERIC);
  2513. }
  2514. EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
  2515. static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
  2516. u8 *data, int len, enum dss_dsi_content_type type)
  2517. {
  2518. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2519. int r;
  2520. r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
  2521. if (r)
  2522. goto err;
  2523. r = dsi_vc_send_bta_sync(dssdev, channel);
  2524. if (r)
  2525. goto err;
  2526. /* RX_FIFO_NOT_EMPTY */
  2527. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
  2528. DSSERR("rx fifo not empty after write, dumping data:\n");
  2529. dsi_vc_flush_receive_data(dsidev, channel);
  2530. r = -EIO;
  2531. goto err;
  2532. }
  2533. return 0;
  2534. err:
  2535. DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
  2536. channel, data[0], len);
  2537. return r;
  2538. }
  2539. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  2540. int len)
  2541. {
  2542. return dsi_vc_write_common(dssdev, channel, data, len,
  2543. DSS_DSI_CONTENT_DCS);
  2544. }
  2545. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2546. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  2547. int len)
  2548. {
  2549. return dsi_vc_write_common(dssdev, channel, data, len,
  2550. DSS_DSI_CONTENT_GENERIC);
  2551. }
  2552. EXPORT_SYMBOL(dsi_vc_generic_write);
  2553. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
  2554. {
  2555. return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
  2556. }
  2557. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2558. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
  2559. {
  2560. return dsi_vc_generic_write(dssdev, channel, NULL, 0);
  2561. }
  2562. EXPORT_SYMBOL(dsi_vc_generic_write_0);
  2563. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2564. u8 param)
  2565. {
  2566. u8 buf[2];
  2567. buf[0] = dcs_cmd;
  2568. buf[1] = param;
  2569. return dsi_vc_dcs_write(dssdev, channel, buf, 2);
  2570. }
  2571. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2572. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  2573. u8 param)
  2574. {
  2575. return dsi_vc_generic_write(dssdev, channel, &param, 1);
  2576. }
  2577. EXPORT_SYMBOL(dsi_vc_generic_write_1);
  2578. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  2579. u8 param1, u8 param2)
  2580. {
  2581. u8 buf[2];
  2582. buf[0] = param1;
  2583. buf[1] = param2;
  2584. return dsi_vc_generic_write(dssdev, channel, buf, 2);
  2585. }
  2586. EXPORT_SYMBOL(dsi_vc_generic_write_2);
  2587. static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
  2588. int channel, u8 dcs_cmd)
  2589. {
  2590. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2591. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2592. int r;
  2593. if (dsi->debug_read)
  2594. DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
  2595. channel, dcs_cmd);
  2596. r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
  2597. if (r) {
  2598. DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
  2599. " failed\n", channel, dcs_cmd);
  2600. return r;
  2601. }
  2602. return 0;
  2603. }
  2604. static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
  2605. int channel, u8 *reqdata, int reqlen)
  2606. {
  2607. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2608. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2609. u16 data;
  2610. u8 data_type;
  2611. int r;
  2612. if (dsi->debug_read)
  2613. DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
  2614. channel, reqlen);
  2615. if (reqlen == 0) {
  2616. data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
  2617. data = 0;
  2618. } else if (reqlen == 1) {
  2619. data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
  2620. data = reqdata[0];
  2621. } else if (reqlen == 2) {
  2622. data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
  2623. data = reqdata[0] | (reqdata[1] << 8);
  2624. } else {
  2625. BUG();
  2626. }
  2627. r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
  2628. if (r) {
  2629. DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
  2630. " failed\n", channel, reqlen);
  2631. return r;
  2632. }
  2633. return 0;
  2634. }
  2635. static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
  2636. u8 *buf, int buflen, enum dss_dsi_content_type type)
  2637. {
  2638. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2639. u32 val;
  2640. u8 dt;
  2641. int r;
  2642. /* RX_FIFO_NOT_EMPTY */
  2643. if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
  2644. DSSERR("RX fifo empty when trying to read.\n");
  2645. r = -EIO;
  2646. goto err;
  2647. }
  2648. val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
  2649. if (dsi->debug_read)
  2650. DSSDBG("\theader: %08x\n", val);
  2651. dt = FLD_GET(val, 5, 0);
  2652. if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
  2653. u16 err = FLD_GET(val, 23, 8);
  2654. dsi_show_rx_ack_with_err(err);
  2655. r = -EIO;
  2656. goto err;
  2657. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2658. MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
  2659. MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
  2660. u8 data = FLD_GET(val, 15, 8);
  2661. if (dsi->debug_read)
  2662. DSSDBG("\t%s short response, 1 byte: %02x\n",
  2663. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2664. "DCS", data);
  2665. if (buflen < 1) {
  2666. r = -EIO;
  2667. goto err;
  2668. }
  2669. buf[0] = data;
  2670. return 1;
  2671. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2672. MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
  2673. MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
  2674. u16 data = FLD_GET(val, 23, 8);
  2675. if (dsi->debug_read)
  2676. DSSDBG("\t%s short response, 2 byte: %04x\n",
  2677. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2678. "DCS", data);
  2679. if (buflen < 2) {
  2680. r = -EIO;
  2681. goto err;
  2682. }
  2683. buf[0] = data & 0xff;
  2684. buf[1] = (data >> 8) & 0xff;
  2685. return 2;
  2686. } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
  2687. MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
  2688. MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
  2689. int w;
  2690. int len = FLD_GET(val, 23, 8);
  2691. if (dsi->debug_read)
  2692. DSSDBG("\t%s long response, len %d\n",
  2693. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
  2694. "DCS", len);
  2695. if (len > buflen) {
  2696. r = -EIO;
  2697. goto err;
  2698. }
  2699. /* two byte checksum ends the packet, not included in len */
  2700. for (w = 0; w < len + 2;) {
  2701. int b;
  2702. val = dsi_read_reg(dsidev,
  2703. DSI_VC_SHORT_PACKET_HEADER(channel));
  2704. if (dsi->debug_read)
  2705. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2706. (val >> 0) & 0xff,
  2707. (val >> 8) & 0xff,
  2708. (val >> 16) & 0xff,
  2709. (val >> 24) & 0xff);
  2710. for (b = 0; b < 4; ++b) {
  2711. if (w < len)
  2712. buf[w] = (val >> (b * 8)) & 0xff;
  2713. /* we discard the 2 byte checksum */
  2714. ++w;
  2715. }
  2716. }
  2717. return len;
  2718. } else {
  2719. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2720. r = -EIO;
  2721. goto err;
  2722. }
  2723. BUG();
  2724. err:
  2725. DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
  2726. type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
  2727. return r;
  2728. }
  2729. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  2730. u8 *buf, int buflen)
  2731. {
  2732. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2733. int r;
  2734. r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
  2735. if (r)
  2736. goto err;
  2737. r = dsi_vc_send_bta_sync(dssdev, channel);
  2738. if (r)
  2739. goto err;
  2740. r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
  2741. DSS_DSI_CONTENT_DCS);
  2742. if (r < 0)
  2743. goto err;
  2744. if (r != buflen) {
  2745. r = -EIO;
  2746. goto err;
  2747. }
  2748. return 0;
  2749. err:
  2750. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
  2751. return r;
  2752. }
  2753. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2754. static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
  2755. u8 *reqdata, int reqlen, u8 *buf, int buflen)
  2756. {
  2757. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2758. int r;
  2759. r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
  2760. if (r)
  2761. return r;
  2762. r = dsi_vc_send_bta_sync(dssdev, channel);
  2763. if (r)
  2764. return r;
  2765. r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
  2766. DSS_DSI_CONTENT_GENERIC);
  2767. if (r < 0)
  2768. return r;
  2769. if (r != buflen) {
  2770. r = -EIO;
  2771. return r;
  2772. }
  2773. return 0;
  2774. }
  2775. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  2776. int buflen)
  2777. {
  2778. int r;
  2779. r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
  2780. if (r) {
  2781. DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
  2782. return r;
  2783. }
  2784. return 0;
  2785. }
  2786. EXPORT_SYMBOL(dsi_vc_generic_read_0);
  2787. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  2788. u8 *buf, int buflen)
  2789. {
  2790. int r;
  2791. r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
  2792. if (r) {
  2793. DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
  2794. return r;
  2795. }
  2796. return 0;
  2797. }
  2798. EXPORT_SYMBOL(dsi_vc_generic_read_1);
  2799. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  2800. u8 param1, u8 param2, u8 *buf, int buflen)
  2801. {
  2802. int r;
  2803. u8 reqdata[2];
  2804. reqdata[0] = param1;
  2805. reqdata[1] = param2;
  2806. r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
  2807. if (r) {
  2808. DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
  2809. return r;
  2810. }
  2811. return 0;
  2812. }
  2813. EXPORT_SYMBOL(dsi_vc_generic_read_2);
  2814. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  2815. u16 len)
  2816. {
  2817. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2818. return dsi_vc_send_short(dsidev, channel,
  2819. MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
  2820. }
  2821. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2822. static int dsi_enter_ulps(struct platform_device *dsidev)
  2823. {
  2824. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  2825. DECLARE_COMPLETION_ONSTACK(completion);
  2826. int r, i;
  2827. unsigned mask;
  2828. DSSDBGF();
  2829. WARN_ON(!dsi_bus_is_locked(dsidev));
  2830. WARN_ON(dsi->ulps_enabled);
  2831. if (dsi->ulps_enabled)
  2832. return 0;
  2833. /* DDR_CLK_ALWAYS_ON */
  2834. if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
  2835. dsi_if_enable(dsidev, 0);
  2836. REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
  2837. dsi_if_enable(dsidev, 1);
  2838. }
  2839. dsi_sync_vc(dsidev, 0);
  2840. dsi_sync_vc(dsidev, 1);
  2841. dsi_sync_vc(dsidev, 2);
  2842. dsi_sync_vc(dsidev, 3);
  2843. dsi_force_tx_stop_mode_io(dsidev);
  2844. dsi_vc_enable(dsidev, 0, false);
  2845. dsi_vc_enable(dsidev, 1, false);
  2846. dsi_vc_enable(dsidev, 2, false);
  2847. dsi_vc_enable(dsidev, 3, false);
  2848. if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
  2849. DSSERR("HS busy when enabling ULPS\n");
  2850. return -EIO;
  2851. }
  2852. if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
  2853. DSSERR("LP busy when enabling ULPS\n");
  2854. return -EIO;
  2855. }
  2856. r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
  2857. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2858. if (r)
  2859. return r;
  2860. mask = 0;
  2861. for (i = 0; i < dsi->num_lanes_supported; ++i) {
  2862. if (dsi->lanes[i].function == DSI_LANE_UNUSED)
  2863. continue;
  2864. mask |= 1 << i;
  2865. }
  2866. /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
  2867. /* LANEx_ULPS_SIG2 */
  2868. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
  2869. /* flush posted write and wait for SCP interface to finish the write */
  2870. dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
  2871. if (wait_for_completion_timeout(&completion,
  2872. msecs_to_jiffies(1000)) == 0) {
  2873. DSSERR("ULPS enable timeout\n");
  2874. r = -EIO;
  2875. goto err;
  2876. }
  2877. dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
  2878. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2879. /* Reset LANEx_ULPS_SIG2 */
  2880. REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
  2881. /* flush posted write and wait for SCP interface to finish the write */
  2882. dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
  2883. dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
  2884. dsi_if_enable(dsidev, false);
  2885. dsi->ulps_enabled = true;
  2886. return 0;
  2887. err:
  2888. dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
  2889. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2890. return r;
  2891. }
  2892. static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
  2893. unsigned ticks, bool x4, bool x16)
  2894. {
  2895. unsigned long fck;
  2896. unsigned long total_ticks;
  2897. u32 r;
  2898. BUG_ON(ticks > 0x1fff);
  2899. /* ticks in DSI_FCK */
  2900. fck = dsi_fclk_rate(dsidev);
  2901. r = dsi_read_reg(dsidev, DSI_TIMING2);
  2902. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2903. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2904. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2905. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2906. dsi_write_reg(dsidev, DSI_TIMING2, r);
  2907. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2908. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2909. total_ticks,
  2910. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2911. (total_ticks * 1000) / (fck / 1000 / 1000));
  2912. }
  2913. static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
  2914. bool x8, bool x16)
  2915. {
  2916. unsigned long fck;
  2917. unsigned long total_ticks;
  2918. u32 r;
  2919. BUG_ON(ticks > 0x1fff);
  2920. /* ticks in DSI_FCK */
  2921. fck = dsi_fclk_rate(dsidev);
  2922. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2923. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2924. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2925. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2926. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2927. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2928. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2929. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2930. total_ticks,
  2931. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2932. (total_ticks * 1000) / (fck / 1000 / 1000));
  2933. }
  2934. static void dsi_set_stop_state_counter(struct platform_device *dsidev,
  2935. unsigned ticks, bool x4, bool x16)
  2936. {
  2937. unsigned long fck;
  2938. unsigned long total_ticks;
  2939. u32 r;
  2940. BUG_ON(ticks > 0x1fff);
  2941. /* ticks in DSI_FCK */
  2942. fck = dsi_fclk_rate(dsidev);
  2943. r = dsi_read_reg(dsidev, DSI_TIMING1);
  2944. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2945. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2946. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2947. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2948. dsi_write_reg(dsidev, DSI_TIMING1, r);
  2949. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2950. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2951. total_ticks,
  2952. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2953. (total_ticks * 1000) / (fck / 1000 / 1000));
  2954. }
  2955. static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
  2956. unsigned ticks, bool x4, bool x16)
  2957. {
  2958. unsigned long fck;
  2959. unsigned long total_ticks;
  2960. u32 r;
  2961. BUG_ON(ticks > 0x1fff);
  2962. /* ticks in TxByteClkHS */
  2963. fck = dsi_get_txbyteclkhs(dsidev);
  2964. r = dsi_read_reg(dsidev, DSI_TIMING2);
  2965. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2966. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2967. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2968. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2969. dsi_write_reg(dsidev, DSI_TIMING2, r);
  2970. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2971. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2972. total_ticks,
  2973. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2974. (total_ticks * 1000) / (fck / 1000 / 1000));
  2975. }
  2976. static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
  2977. {
  2978. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  2979. int num_line_buffers;
  2980. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  2981. int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
  2982. unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
  2983. struct omap_video_timings *timings = &dssdev->panel.timings;
  2984. /*
  2985. * Don't use line buffers if width is greater than the video
  2986. * port's line buffer size
  2987. */
  2988. if (line_buf_size <= timings->x_res * bpp / 8)
  2989. num_line_buffers = 0;
  2990. else
  2991. num_line_buffers = 2;
  2992. } else {
  2993. /* Use maximum number of line buffers in command mode */
  2994. num_line_buffers = 2;
  2995. }
  2996. /* LINE_BUFFER */
  2997. REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
  2998. }
  2999. static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
  3000. {
  3001. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3002. int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
  3003. int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
  3004. int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
  3005. bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
  3006. bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
  3007. u32 r;
  3008. r = dsi_read_reg(dsidev, DSI_CTRL);
  3009. r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
  3010. r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
  3011. r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
  3012. r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
  3013. r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
  3014. r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
  3015. r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
  3016. dsi_write_reg(dsidev, DSI_CTRL, r);
  3017. }
  3018. static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
  3019. {
  3020. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3021. int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
  3022. int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
  3023. int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
  3024. int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
  3025. u32 r;
  3026. /*
  3027. * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
  3028. * 1 = Long blanking packets are sent in corresponding blanking periods
  3029. */
  3030. r = dsi_read_reg(dsidev, DSI_CTRL);
  3031. r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
  3032. r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
  3033. r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
  3034. r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
  3035. dsi_write_reg(dsidev, DSI_CTRL, r);
  3036. }
  3037. static int dsi_proto_config(struct omap_dss_device *dssdev)
  3038. {
  3039. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3040. u32 r;
  3041. int buswidth = 0;
  3042. dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
  3043. DSI_FIFO_SIZE_32,
  3044. DSI_FIFO_SIZE_32,
  3045. DSI_FIFO_SIZE_32);
  3046. dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
  3047. DSI_FIFO_SIZE_32,
  3048. DSI_FIFO_SIZE_32,
  3049. DSI_FIFO_SIZE_32);
  3050. /* XXX what values for the timeouts? */
  3051. dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
  3052. dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
  3053. dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
  3054. dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
  3055. switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
  3056. case 16:
  3057. buswidth = 0;
  3058. break;
  3059. case 18:
  3060. buswidth = 1;
  3061. break;
  3062. case 24:
  3063. buswidth = 2;
  3064. break;
  3065. default:
  3066. BUG();
  3067. }
  3068. r = dsi_read_reg(dsidev, DSI_CTRL);
  3069. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  3070. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  3071. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  3072. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  3073. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  3074. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  3075. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  3076. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  3077. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  3078. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  3079. /* DCS_CMD_CODE, 1=start, 0=continue */
  3080. r = FLD_MOD(r, 0, 25, 25);
  3081. }
  3082. dsi_write_reg(dsidev, DSI_CTRL, r);
  3083. dsi_config_vp_num_line_buffers(dssdev);
  3084. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3085. dsi_config_vp_sync_events(dssdev);
  3086. dsi_config_blanking_modes(dssdev);
  3087. }
  3088. dsi_vc_initial_config(dsidev, 0);
  3089. dsi_vc_initial_config(dsidev, 1);
  3090. dsi_vc_initial_config(dsidev, 2);
  3091. dsi_vc_initial_config(dsidev, 3);
  3092. return 0;
  3093. }
  3094. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  3095. {
  3096. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3097. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3098. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  3099. unsigned tclk_pre, tclk_post;
  3100. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  3101. unsigned ths_trail, ths_exit;
  3102. unsigned ddr_clk_pre, ddr_clk_post;
  3103. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  3104. unsigned ths_eot;
  3105. int ndl = dsi->num_lanes_used - 1;
  3106. u32 r;
  3107. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
  3108. ths_prepare = FLD_GET(r, 31, 24);
  3109. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  3110. ths_zero = ths_prepare_ths_zero - ths_prepare;
  3111. ths_trail = FLD_GET(r, 15, 8);
  3112. ths_exit = FLD_GET(r, 7, 0);
  3113. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
  3114. tlpx = FLD_GET(r, 22, 16) * 2;
  3115. tclk_trail = FLD_GET(r, 15, 8);
  3116. tclk_zero = FLD_GET(r, 7, 0);
  3117. r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
  3118. tclk_prepare = FLD_GET(r, 7, 0);
  3119. /* min 8*UI */
  3120. tclk_pre = 20;
  3121. /* min 60ns + 52*UI */
  3122. tclk_post = ns2ddr(dsidev, 60) + 26;
  3123. ths_eot = DIV_ROUND_UP(4, ndl);
  3124. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  3125. 4);
  3126. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  3127. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  3128. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  3129. r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
  3130. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  3131. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  3132. dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
  3133. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  3134. ddr_clk_pre,
  3135. ddr_clk_post);
  3136. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  3137. DIV_ROUND_UP(ths_prepare, 4) +
  3138. DIV_ROUND_UP(ths_zero + 3, 4);
  3139. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  3140. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  3141. FLD_VAL(exit_hs_mode_lat, 15, 0);
  3142. dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
  3143. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  3144. enter_hs_mode_lat, exit_hs_mode_lat);
  3145. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3146. /* TODO: Implement a video mode check_timings function */
  3147. int hsa = dssdev->panel.dsi_vm_data.hsa;
  3148. int hfp = dssdev->panel.dsi_vm_data.hfp;
  3149. int hbp = dssdev->panel.dsi_vm_data.hbp;
  3150. int vsa = dssdev->panel.dsi_vm_data.vsa;
  3151. int vfp = dssdev->panel.dsi_vm_data.vfp;
  3152. int vbp = dssdev->panel.dsi_vm_data.vbp;
  3153. int window_sync = dssdev->panel.dsi_vm_data.window_sync;
  3154. bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
  3155. struct omap_video_timings *timings = &dssdev->panel.timings;
  3156. int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
  3157. int tl, t_he, width_bytes;
  3158. t_he = hsync_end ?
  3159. ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
  3160. width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
  3161. /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
  3162. tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
  3163. DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
  3164. DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
  3165. hfp, hsync_end ? hsa : 0, tl);
  3166. DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
  3167. vsa, timings->y_res);
  3168. r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
  3169. r = FLD_MOD(r, hbp, 11, 0); /* HBP */
  3170. r = FLD_MOD(r, hfp, 23, 12); /* HFP */
  3171. r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
  3172. dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
  3173. r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
  3174. r = FLD_MOD(r, vbp, 7, 0); /* VBP */
  3175. r = FLD_MOD(r, vfp, 15, 8); /* VFP */
  3176. r = FLD_MOD(r, vsa, 23, 16); /* VSA */
  3177. r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
  3178. dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
  3179. r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
  3180. r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
  3181. r = FLD_MOD(r, tl, 31, 16); /* TL */
  3182. dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
  3183. }
  3184. }
  3185. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
  3186. {
  3187. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3188. int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
  3189. u8 data_type;
  3190. u16 word_count;
  3191. int r;
  3192. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3193. switch (dssdev->panel.dsi_pix_fmt) {
  3194. case OMAP_DSS_DSI_FMT_RGB888:
  3195. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  3196. break;
  3197. case OMAP_DSS_DSI_FMT_RGB666:
  3198. data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  3199. break;
  3200. case OMAP_DSS_DSI_FMT_RGB666_PACKED:
  3201. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  3202. break;
  3203. case OMAP_DSS_DSI_FMT_RGB565:
  3204. data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  3205. break;
  3206. default:
  3207. BUG();
  3208. };
  3209. dsi_if_enable(dsidev, false);
  3210. dsi_vc_enable(dsidev, channel, false);
  3211. /* MODE, 1 = video mode */
  3212. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
  3213. word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
  3214. dsi_vc_write_long_header(dsidev, channel, data_type,
  3215. word_count, 0);
  3216. dsi_vc_enable(dsidev, channel, true);
  3217. dsi_if_enable(dsidev, true);
  3218. }
  3219. r = dss_mgr_enable(dssdev->manager);
  3220. if (r) {
  3221. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3222. dsi_if_enable(dsidev, false);
  3223. dsi_vc_enable(dsidev, channel, false);
  3224. }
  3225. return r;
  3226. }
  3227. return 0;
  3228. }
  3229. EXPORT_SYMBOL(dsi_enable_video_output);
  3230. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
  3231. {
  3232. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3233. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
  3234. dsi_if_enable(dsidev, false);
  3235. dsi_vc_enable(dsidev, channel, false);
  3236. /* MODE, 0 = command mode */
  3237. REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
  3238. dsi_vc_enable(dsidev, channel, true);
  3239. dsi_if_enable(dsidev, true);
  3240. }
  3241. dss_mgr_disable(dssdev->manager);
  3242. }
  3243. EXPORT_SYMBOL(dsi_disable_video_output);
  3244. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
  3245. u16 w, u16 h)
  3246. {
  3247. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3248. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3249. unsigned bytespp;
  3250. unsigned bytespl;
  3251. unsigned bytespf;
  3252. unsigned total_len;
  3253. unsigned packet_payload;
  3254. unsigned packet_len;
  3255. u32 l;
  3256. int r;
  3257. const unsigned channel = dsi->update_channel;
  3258. const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
  3259. DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
  3260. dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
  3261. bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
  3262. bytespl = w * bytespp;
  3263. bytespf = bytespl * h;
  3264. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  3265. * number of lines in a packet. See errata about VP_CLK_RATIO */
  3266. if (bytespf < line_buf_size)
  3267. packet_payload = bytespf;
  3268. else
  3269. packet_payload = (line_buf_size) / bytespl * bytespl;
  3270. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  3271. total_len = (bytespf / packet_payload) * packet_len;
  3272. if (bytespf % packet_payload)
  3273. total_len += (bytespf % packet_payload) + 1;
  3274. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  3275. dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
  3276. dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
  3277. packet_len, 0);
  3278. if (dsi->te_enabled)
  3279. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  3280. else
  3281. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  3282. dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
  3283. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  3284. * because DSS interrupts are not capable of waking up the CPU and the
  3285. * framedone interrupt could be delayed for quite a long time. I think
  3286. * the same goes for any DSS interrupts, but for some reason I have not
  3287. * seen the problem anywhere else than here.
  3288. */
  3289. dispc_disable_sidle();
  3290. dsi_perf_mark_start(dsidev);
  3291. r = schedule_delayed_work(&dsi->framedone_timeout_work,
  3292. msecs_to_jiffies(250));
  3293. BUG_ON(r == 0);
  3294. dss_mgr_start_update(dssdev->manager);
  3295. if (dsi->te_enabled) {
  3296. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  3297. * for TE is longer than the timer allows */
  3298. REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  3299. dsi_vc_send_bta(dsidev, channel);
  3300. #ifdef DSI_CATCH_MISSING_TE
  3301. mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
  3302. #endif
  3303. }
  3304. }
  3305. #ifdef DSI_CATCH_MISSING_TE
  3306. static void dsi_te_timeout(unsigned long arg)
  3307. {
  3308. DSSERR("TE not received for 250ms!\n");
  3309. }
  3310. #endif
  3311. static void dsi_handle_framedone(struct platform_device *dsidev, int error)
  3312. {
  3313. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3314. /* SIDLEMODE back to smart-idle */
  3315. dispc_enable_sidle();
  3316. if (dsi->te_enabled) {
  3317. /* enable LP_RX_TO again after the TE */
  3318. REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  3319. }
  3320. dsi->framedone_callback(error, dsi->framedone_data);
  3321. if (!error)
  3322. dsi_perf_show(dsidev, "DISPC");
  3323. }
  3324. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  3325. {
  3326. struct dsi_data *dsi = container_of(work, struct dsi_data,
  3327. framedone_timeout_work.work);
  3328. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  3329. * 250ms which would conflict with this timeout work. What should be
  3330. * done is first cancel the transfer on the HW, and then cancel the
  3331. * possibly scheduled framedone work. However, cancelling the transfer
  3332. * on the HW is buggy, and would probably require resetting the whole
  3333. * DSI */
  3334. DSSERR("Framedone not received for 250ms!\n");
  3335. dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
  3336. }
  3337. static void dsi_framedone_irq_callback(void *data, u32 mask)
  3338. {
  3339. struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
  3340. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3341. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3342. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  3343. * turns itself off. However, DSI still has the pixels in its buffers,
  3344. * and is sending the data.
  3345. */
  3346. __cancel_delayed_work(&dsi->framedone_timeout_work);
  3347. dsi_handle_framedone(dsidev, 0);
  3348. }
  3349. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  3350. void (*callback)(int, void *), void *data)
  3351. {
  3352. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3353. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3354. u16 dw, dh;
  3355. dsi_perf_mark_setup(dsidev);
  3356. dsi->update_channel = channel;
  3357. dsi->framedone_callback = callback;
  3358. dsi->framedone_data = data;
  3359. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  3360. #ifdef DEBUG
  3361. dsi->update_bytes = dw * dh *
  3362. dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
  3363. #endif
  3364. dsi_update_screen_dispc(dssdev, dw, dh);
  3365. return 0;
  3366. }
  3367. EXPORT_SYMBOL(omap_dsi_update);
  3368. /* Display funcs */
  3369. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  3370. {
  3371. int r;
  3372. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
  3373. u16 dw, dh;
  3374. u32 irq;
  3375. struct omap_video_timings timings = {
  3376. .hsw = 1,
  3377. .hfp = 1,
  3378. .hbp = 1,
  3379. .vsw = 1,
  3380. .vfp = 0,
  3381. .vbp = 0,
  3382. };
  3383. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  3384. timings.x_res = dw;
  3385. timings.y_res = dh;
  3386. irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
  3387. DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
  3388. r = omap_dispc_register_isr(dsi_framedone_irq_callback,
  3389. (void *) dssdev, irq);
  3390. if (r) {
  3391. DSSERR("can't get FRAMEDONE irq\n");
  3392. return r;
  3393. }
  3394. dispc_mgr_enable_stallmode(dssdev->manager->id, true);
  3395. dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
  3396. dispc_mgr_set_timings(dssdev->manager->id, &timings);
  3397. } else {
  3398. dispc_mgr_enable_stallmode(dssdev->manager->id, false);
  3399. dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
  3400. dispc_mgr_set_timings(dssdev->manager->id,
  3401. &dssdev->panel.timings);
  3402. }
  3403. dispc_mgr_set_lcd_display_type(dssdev->manager->id,
  3404. OMAP_DSS_LCD_DISPLAY_TFT);
  3405. dispc_mgr_set_tft_data_lines(dssdev->manager->id,
  3406. dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
  3407. return 0;
  3408. }
  3409. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  3410. {
  3411. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
  3412. u32 irq;
  3413. irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
  3414. DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
  3415. omap_dispc_unregister_isr(dsi_framedone_irq_callback,
  3416. (void *) dssdev, irq);
  3417. }
  3418. }
  3419. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  3420. {
  3421. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3422. struct dsi_clock_info cinfo;
  3423. int r;
  3424. cinfo.regn = dssdev->clocks.dsi.regn;
  3425. cinfo.regm = dssdev->clocks.dsi.regm;
  3426. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  3427. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  3428. r = dsi_calc_clock_rates(dsidev, &cinfo);
  3429. if (r) {
  3430. DSSERR("Failed to calc dsi clocks\n");
  3431. return r;
  3432. }
  3433. r = dsi_pll_set_clock_div(dsidev, &cinfo);
  3434. if (r) {
  3435. DSSERR("Failed to set dsi clocks\n");
  3436. return r;
  3437. }
  3438. return 0;
  3439. }
  3440. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  3441. {
  3442. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3443. struct dispc_clock_info dispc_cinfo;
  3444. int r;
  3445. unsigned long long fck;
  3446. fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  3447. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  3448. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  3449. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  3450. if (r) {
  3451. DSSERR("Failed to calc dispc clocks\n");
  3452. return r;
  3453. }
  3454. r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  3455. if (r) {
  3456. DSSERR("Failed to set dispc clocks\n");
  3457. return r;
  3458. }
  3459. return 0;
  3460. }
  3461. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  3462. {
  3463. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3464. int dsi_module = dsi_get_dsidev_id(dsidev);
  3465. int r;
  3466. r = dsi_parse_lane_config(dssdev);
  3467. if (r) {
  3468. DSSERR("illegal lane config");
  3469. goto err0;
  3470. }
  3471. r = dsi_pll_init(dsidev, true, true);
  3472. if (r)
  3473. goto err0;
  3474. r = dsi_configure_dsi_clocks(dssdev);
  3475. if (r)
  3476. goto err1;
  3477. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  3478. dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
  3479. dss_select_lcd_clk_source(dssdev->manager->id,
  3480. dssdev->clocks.dispc.channel.lcd_clk_src);
  3481. DSSDBG("PLL OK\n");
  3482. r = dsi_configure_dispc_clocks(dssdev);
  3483. if (r)
  3484. goto err2;
  3485. r = dsi_cio_init(dssdev);
  3486. if (r)
  3487. goto err2;
  3488. _dsi_print_reset_status(dsidev);
  3489. dsi_proto_timings(dssdev);
  3490. dsi_set_lp_clk_divisor(dssdev);
  3491. if (1)
  3492. _dsi_print_reset_status(dsidev);
  3493. r = dsi_proto_config(dssdev);
  3494. if (r)
  3495. goto err3;
  3496. /* enable interface */
  3497. dsi_vc_enable(dsidev, 0, 1);
  3498. dsi_vc_enable(dsidev, 1, 1);
  3499. dsi_vc_enable(dsidev, 2, 1);
  3500. dsi_vc_enable(dsidev, 3, 1);
  3501. dsi_if_enable(dsidev, 1);
  3502. dsi_force_tx_stop_mode_io(dsidev);
  3503. return 0;
  3504. err3:
  3505. dsi_cio_uninit(dssdev);
  3506. err2:
  3507. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3508. dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
  3509. dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
  3510. err1:
  3511. dsi_pll_uninit(dsidev, true);
  3512. err0:
  3513. return r;
  3514. }
  3515. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
  3516. bool disconnect_lanes, bool enter_ulps)
  3517. {
  3518. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3519. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3520. int dsi_module = dsi_get_dsidev_id(dsidev);
  3521. if (enter_ulps && !dsi->ulps_enabled)
  3522. dsi_enter_ulps(dsidev);
  3523. /* disable interface */
  3524. dsi_if_enable(dsidev, 0);
  3525. dsi_vc_enable(dsidev, 0, 0);
  3526. dsi_vc_enable(dsidev, 1, 0);
  3527. dsi_vc_enable(dsidev, 2, 0);
  3528. dsi_vc_enable(dsidev, 3, 0);
  3529. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3530. dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
  3531. dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
  3532. dsi_cio_uninit(dssdev);
  3533. dsi_pll_uninit(dsidev, disconnect_lanes);
  3534. }
  3535. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  3536. {
  3537. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3538. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3539. int r = 0;
  3540. DSSDBG("dsi_display_enable\n");
  3541. WARN_ON(!dsi_bus_is_locked(dsidev));
  3542. mutex_lock(&dsi->lock);
  3543. if (dssdev->manager == NULL) {
  3544. DSSERR("failed to enable display: no manager\n");
  3545. r = -ENODEV;
  3546. goto err_start_dev;
  3547. }
  3548. r = omap_dss_start_device(dssdev);
  3549. if (r) {
  3550. DSSERR("failed to start device\n");
  3551. goto err_start_dev;
  3552. }
  3553. r = dsi_runtime_get(dsidev);
  3554. if (r)
  3555. goto err_get_dsi;
  3556. dsi_enable_pll_clock(dsidev, 1);
  3557. _dsi_initialize_irq(dsidev);
  3558. r = dsi_display_init_dispc(dssdev);
  3559. if (r)
  3560. goto err_init_dispc;
  3561. r = dsi_display_init_dsi(dssdev);
  3562. if (r)
  3563. goto err_init_dsi;
  3564. mutex_unlock(&dsi->lock);
  3565. return 0;
  3566. err_init_dsi:
  3567. dsi_display_uninit_dispc(dssdev);
  3568. err_init_dispc:
  3569. dsi_enable_pll_clock(dsidev, 0);
  3570. dsi_runtime_put(dsidev);
  3571. err_get_dsi:
  3572. omap_dss_stop_device(dssdev);
  3573. err_start_dev:
  3574. mutex_unlock(&dsi->lock);
  3575. DSSDBG("dsi_display_enable FAILED\n");
  3576. return r;
  3577. }
  3578. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  3579. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  3580. bool disconnect_lanes, bool enter_ulps)
  3581. {
  3582. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3583. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3584. DSSDBG("dsi_display_disable\n");
  3585. WARN_ON(!dsi_bus_is_locked(dsidev));
  3586. mutex_lock(&dsi->lock);
  3587. dsi_sync_vc(dsidev, 0);
  3588. dsi_sync_vc(dsidev, 1);
  3589. dsi_sync_vc(dsidev, 2);
  3590. dsi_sync_vc(dsidev, 3);
  3591. dsi_display_uninit_dispc(dssdev);
  3592. dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
  3593. dsi_runtime_put(dsidev);
  3594. dsi_enable_pll_clock(dsidev, 0);
  3595. omap_dss_stop_device(dssdev);
  3596. mutex_unlock(&dsi->lock);
  3597. }
  3598. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  3599. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  3600. {
  3601. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3602. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3603. dsi->te_enabled = enable;
  3604. return 0;
  3605. }
  3606. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  3607. int dsi_init_display(struct omap_dss_device *dssdev)
  3608. {
  3609. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3610. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3611. DSSDBG("DSI init\n");
  3612. if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
  3613. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
  3614. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
  3615. }
  3616. if (dsi->vdds_dsi_reg == NULL) {
  3617. struct regulator *vdds_dsi;
  3618. vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
  3619. if (IS_ERR(vdds_dsi)) {
  3620. DSSERR("can't get VDDS_DSI regulator\n");
  3621. return PTR_ERR(vdds_dsi);
  3622. }
  3623. dsi->vdds_dsi_reg = vdds_dsi;
  3624. }
  3625. return 0;
  3626. }
  3627. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  3628. {
  3629. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3630. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3631. int i;
  3632. for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
  3633. if (!dsi->vc[i].dssdev) {
  3634. dsi->vc[i].dssdev = dssdev;
  3635. *channel = i;
  3636. return 0;
  3637. }
  3638. }
  3639. DSSERR("cannot get VC for display %s", dssdev->name);
  3640. return -ENOSPC;
  3641. }
  3642. EXPORT_SYMBOL(omap_dsi_request_vc);
  3643. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  3644. {
  3645. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3646. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3647. if (vc_id < 0 || vc_id > 3) {
  3648. DSSERR("VC ID out of range\n");
  3649. return -EINVAL;
  3650. }
  3651. if (channel < 0 || channel > 3) {
  3652. DSSERR("Virtual Channel out of range\n");
  3653. return -EINVAL;
  3654. }
  3655. if (dsi->vc[channel].dssdev != dssdev) {
  3656. DSSERR("Virtual Channel not allocated to display %s\n",
  3657. dssdev->name);
  3658. return -EINVAL;
  3659. }
  3660. dsi->vc[channel].vc_id = vc_id;
  3661. return 0;
  3662. }
  3663. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  3664. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  3665. {
  3666. struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
  3667. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3668. if ((channel >= 0 && channel <= 3) &&
  3669. dsi->vc[channel].dssdev == dssdev) {
  3670. dsi->vc[channel].dssdev = NULL;
  3671. dsi->vc[channel].vc_id = 0;
  3672. }
  3673. }
  3674. EXPORT_SYMBOL(omap_dsi_release_vc);
  3675. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  3676. {
  3677. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
  3678. DSSERR("%s (%s) not active\n",
  3679. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  3680. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  3681. }
  3682. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  3683. {
  3684. if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
  3685. DSSERR("%s (%s) not active\n",
  3686. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  3687. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  3688. }
  3689. static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
  3690. {
  3691. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3692. dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  3693. dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  3694. dsi->regm_dispc_max =
  3695. dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  3696. dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  3697. dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  3698. dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  3699. dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  3700. }
  3701. static int dsi_get_clocks(struct platform_device *dsidev)
  3702. {
  3703. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3704. struct clk *clk;
  3705. clk = clk_get(&dsidev->dev, "fck");
  3706. if (IS_ERR(clk)) {
  3707. DSSERR("can't get fck\n");
  3708. return PTR_ERR(clk);
  3709. }
  3710. dsi->dss_clk = clk;
  3711. clk = clk_get(&dsidev->dev, "sys_clk");
  3712. if (IS_ERR(clk)) {
  3713. DSSERR("can't get sys_clk\n");
  3714. clk_put(dsi->dss_clk);
  3715. dsi->dss_clk = NULL;
  3716. return PTR_ERR(clk);
  3717. }
  3718. dsi->sys_clk = clk;
  3719. return 0;
  3720. }
  3721. static void dsi_put_clocks(struct platform_device *dsidev)
  3722. {
  3723. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3724. if (dsi->dss_clk)
  3725. clk_put(dsi->dss_clk);
  3726. if (dsi->sys_clk)
  3727. clk_put(dsi->sys_clk);
  3728. }
  3729. /* DSI1 HW IP initialisation */
  3730. static int omap_dsihw_probe(struct platform_device *dsidev)
  3731. {
  3732. struct omap_display_platform_data *dss_plat_data;
  3733. struct omap_dss_board_info *board_info;
  3734. u32 rev;
  3735. int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
  3736. struct resource *dsi_mem;
  3737. struct dsi_data *dsi;
  3738. dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
  3739. if (!dsi)
  3740. return -ENOMEM;
  3741. dsi->pdev = dsidev;
  3742. dsi_pdev_map[dsi_module] = dsidev;
  3743. dev_set_drvdata(&dsidev->dev, dsi);
  3744. dss_plat_data = dsidev->dev.platform_data;
  3745. board_info = dss_plat_data->board_data;
  3746. dsi->enable_pads = board_info->dsi_enable_pads;
  3747. dsi->disable_pads = board_info->dsi_disable_pads;
  3748. spin_lock_init(&dsi->irq_lock);
  3749. spin_lock_init(&dsi->errors_lock);
  3750. dsi->errors = 0;
  3751. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3752. spin_lock_init(&dsi->irq_stats_lock);
  3753. dsi->irq_stats.last_reset = jiffies;
  3754. #endif
  3755. mutex_init(&dsi->lock);
  3756. sema_init(&dsi->bus_lock, 1);
  3757. INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
  3758. dsi_framedone_timeout_work_callback);
  3759. #ifdef DSI_CATCH_MISSING_TE
  3760. init_timer(&dsi->te_timer);
  3761. dsi->te_timer.function = dsi_te_timeout;
  3762. dsi->te_timer.data = 0;
  3763. #endif
  3764. dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
  3765. if (!dsi_mem) {
  3766. DSSERR("can't get IORESOURCE_MEM DSI\n");
  3767. return -EINVAL;
  3768. }
  3769. dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
  3770. resource_size(dsi_mem));
  3771. if (!dsi->base) {
  3772. DSSERR("can't ioremap DSI\n");
  3773. return -ENOMEM;
  3774. }
  3775. dsi->irq = platform_get_irq(dsi->pdev, 0);
  3776. if (dsi->irq < 0) {
  3777. DSSERR("platform_get_irq failed\n");
  3778. return -ENODEV;
  3779. }
  3780. r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
  3781. IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
  3782. if (r < 0) {
  3783. DSSERR("request_irq failed\n");
  3784. return r;
  3785. }
  3786. /* DSI VCs initialization */
  3787. for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
  3788. dsi->vc[i].source = DSI_VC_SOURCE_L4;
  3789. dsi->vc[i].dssdev = NULL;
  3790. dsi->vc[i].vc_id = 0;
  3791. }
  3792. dsi_calc_clock_param_ranges(dsidev);
  3793. r = dsi_get_clocks(dsidev);
  3794. if (r)
  3795. return r;
  3796. pm_runtime_enable(&dsidev->dev);
  3797. r = dsi_runtime_get(dsidev);
  3798. if (r)
  3799. goto err_runtime_get;
  3800. rev = dsi_read_reg(dsidev, DSI_REVISION);
  3801. dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
  3802. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3803. /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
  3804. * of data to 3 by default */
  3805. if (dss_has_feature(FEAT_DSI_GNQ))
  3806. /* NB_DATA_LANES */
  3807. dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
  3808. else
  3809. dsi->num_lanes_supported = 3;
  3810. dsi_runtime_put(dsidev);
  3811. return 0;
  3812. err_runtime_get:
  3813. pm_runtime_disable(&dsidev->dev);
  3814. dsi_put_clocks(dsidev);
  3815. return r;
  3816. }
  3817. static int omap_dsihw_remove(struct platform_device *dsidev)
  3818. {
  3819. struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
  3820. WARN_ON(dsi->scp_clk_refcount > 0);
  3821. pm_runtime_disable(&dsidev->dev);
  3822. dsi_put_clocks(dsidev);
  3823. if (dsi->vdds_dsi_reg != NULL) {
  3824. if (dsi->vdds_dsi_enabled) {
  3825. regulator_disable(dsi->vdds_dsi_reg);
  3826. dsi->vdds_dsi_enabled = false;
  3827. }
  3828. regulator_put(dsi->vdds_dsi_reg);
  3829. dsi->vdds_dsi_reg = NULL;
  3830. }
  3831. return 0;
  3832. }
  3833. static int dsi_runtime_suspend(struct device *dev)
  3834. {
  3835. dispc_runtime_put();
  3836. dss_runtime_put();
  3837. return 0;
  3838. }
  3839. static int dsi_runtime_resume(struct device *dev)
  3840. {
  3841. int r;
  3842. r = dss_runtime_get();
  3843. if (r)
  3844. goto err_get_dss;
  3845. r = dispc_runtime_get();
  3846. if (r)
  3847. goto err_get_dispc;
  3848. return 0;
  3849. err_get_dispc:
  3850. dss_runtime_put();
  3851. err_get_dss:
  3852. return r;
  3853. }
  3854. static const struct dev_pm_ops dsi_pm_ops = {
  3855. .runtime_suspend = dsi_runtime_suspend,
  3856. .runtime_resume = dsi_runtime_resume,
  3857. };
  3858. static struct platform_driver omap_dsihw_driver = {
  3859. .probe = omap_dsihw_probe,
  3860. .remove = omap_dsihw_remove,
  3861. .driver = {
  3862. .name = "omapdss_dsi",
  3863. .owner = THIS_MODULE,
  3864. .pm = &dsi_pm_ops,
  3865. },
  3866. };
  3867. int dsi_init_platform_driver(void)
  3868. {
  3869. return platform_driver_register(&omap_dsihw_driver);
  3870. }
  3871. void dsi_uninit_platform_driver(void)
  3872. {
  3873. return platform_driver_unregister(&omap_dsihw_driver);
  3874. }