platsmp.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/smp_scu.h>
  21. #include <mach/hardware.h>
  22. /*
  23. * control for which core is the next to come out of the secondary
  24. * boot "holding pen"
  25. */
  26. volatile int __cpuinitdata pen_release = -1;
  27. /*
  28. * Write pen_release in a way that is guaranteed to be visible to all
  29. * observers, irrespective of whether they're taking part in coherency
  30. * or not. This is necessary for the hotplug code to work reliably.
  31. */
  32. static void write_pen_release(int val)
  33. {
  34. pen_release = val;
  35. smp_wmb();
  36. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  37. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  38. }
  39. static DEFINE_SPINLOCK(boot_lock);
  40. void __cpuinit platform_secondary_init(unsigned int cpu)
  41. {
  42. /*
  43. * if any interrupts are already enabled for the primary
  44. * core (e.g. timer irq), then they will not have been enabled
  45. * for us: do so
  46. */
  47. gic_secondary_init(0);
  48. /*
  49. * let the primary processor know we're out of the
  50. * pen, then head off into the C entry point
  51. */
  52. write_pen_release(-1);
  53. /*
  54. * Synchronise with the boot thread.
  55. */
  56. spin_lock(&boot_lock);
  57. spin_unlock(&boot_lock);
  58. }
  59. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  60. {
  61. unsigned long timeout;
  62. /*
  63. * set synchronisation state between this boot processor
  64. * and the secondary one
  65. */
  66. spin_lock(&boot_lock);
  67. /*
  68. * The secondary processor is waiting to be released from
  69. * the holding pen - release it, then wait for it to flag
  70. * that it has been released by resetting pen_release.
  71. */
  72. write_pen_release(cpu);
  73. smp_cross_call(cpumask_of(cpu), 1);
  74. timeout = jiffies + (1 * HZ);
  75. while (time_before(jiffies, timeout)) {
  76. if (pen_release == -1)
  77. break;
  78. }
  79. /*
  80. * now the secondary core is starting up let it run its
  81. * calibrations, then wait for it to finish
  82. */
  83. spin_unlock(&boot_lock);
  84. return pen_release != -1 ? -ENOSYS : 0;
  85. }
  86. static void __init wakeup_secondary(void)
  87. {
  88. /*
  89. * write the address of secondary startup into the backup ram register
  90. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  91. * backup ram register at offset 0x1FF0, which is what boot rom code
  92. * is waiting for. This would wake up the secondary core from WFE
  93. */
  94. #define U8500_CPU1_JUMPADDR_OFFSET 0x1FF4
  95. __raw_writel(virt_to_phys(u8500_secondary_startup),
  96. __io_address(UX500_BACKUPRAM0_BASE) +
  97. U8500_CPU1_JUMPADDR_OFFSET);
  98. #define U8500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  99. __raw_writel(0xA1FEED01,
  100. __io_address(UX500_BACKUPRAM0_BASE) +
  101. U8500_CPU1_WAKEMAGIC_OFFSET);
  102. /* make sure write buffer is drained */
  103. mb();
  104. }
  105. /*
  106. * Initialise the CPU possible map early - this describes the CPUs
  107. * which may be present or become present in the system.
  108. */
  109. void __init smp_init_cpus(void)
  110. {
  111. unsigned int i, ncores;
  112. ncores = scu_get_core_count(__io_address(UX500_SCU_BASE));
  113. /* sanity check */
  114. if (ncores > NR_CPUS) {
  115. printk(KERN_WARNING
  116. "U8500: no. of cores (%d) greater than configured "
  117. "maximum of %d - clipping\n",
  118. ncores, NR_CPUS);
  119. ncores = NR_CPUS;
  120. }
  121. for (i = 0; i < ncores; i++)
  122. set_cpu_possible(i, true);
  123. }
  124. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  125. {
  126. int i;
  127. /*
  128. * Initialise the present map, which describes the set of CPUs
  129. * actually populated at the present time.
  130. */
  131. for (i = 0; i < max_cpus; i++)
  132. set_cpu_present(i, true);
  133. scu_enable(__io_address(UX500_SCU_BASE));
  134. wakeup_secondary();
  135. }