timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "powerdomain.h"
  55. #define REALTIME_COUNTER_BASE 0x48243200
  56. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  57. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  58. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  59. /* Clockevent code */
  60. static struct omap_dm_timer clkev;
  61. static struct clock_event_device clockevent_gpt;
  62. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  63. {
  64. struct clock_event_device *evt = &clockevent_gpt;
  65. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  66. evt->event_handler(evt);
  67. return IRQ_HANDLED;
  68. }
  69. static struct irqaction omap2_gp_timer_irq = {
  70. .name = "gp_timer",
  71. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  72. .handler = omap2_gp_timer_interrupt,
  73. };
  74. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  75. struct clock_event_device *evt)
  76. {
  77. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  78. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  79. return 0;
  80. }
  81. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  82. struct clock_event_device *evt)
  83. {
  84. u32 period;
  85. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  86. switch (mode) {
  87. case CLOCK_EVT_MODE_PERIODIC:
  88. period = clkev.rate / HZ;
  89. period -= 1;
  90. /* Looks like we need to first set the load value separately */
  91. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  92. 0xffffffff - period, OMAP_TIMER_POSTED);
  93. __omap_dm_timer_load_start(&clkev,
  94. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  95. 0xffffffff - period, OMAP_TIMER_POSTED);
  96. break;
  97. case CLOCK_EVT_MODE_ONESHOT:
  98. break;
  99. case CLOCK_EVT_MODE_UNUSED:
  100. case CLOCK_EVT_MODE_SHUTDOWN:
  101. case CLOCK_EVT_MODE_RESUME:
  102. break;
  103. }
  104. }
  105. static struct clock_event_device clockevent_gpt = {
  106. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  107. .rating = 300,
  108. .set_next_event = omap2_gp_timer_set_next_event,
  109. .set_mode = omap2_gp_timer_set_mode,
  110. };
  111. static struct property device_disabled = {
  112. .name = "status",
  113. .length = sizeof("disabled"),
  114. .value = "disabled",
  115. };
  116. static struct of_device_id omap_timer_match[] __initdata = {
  117. { .compatible = "ti,omap2-timer", },
  118. { }
  119. };
  120. /**
  121. * omap_get_timer_dt - get a timer using device-tree
  122. * @match - device-tree match structure for matching a device type
  123. * @property - optional timer property to match
  124. *
  125. * Helper function to get a timer during early boot using device-tree for use
  126. * as kernel system timer. Optionally, the property argument can be used to
  127. * select a timer with a specific property. Once a timer is found then mark
  128. * the timer node in device-tree as disabled, to prevent the kernel from
  129. * registering this timer as a platform device and so no one else can use it.
  130. */
  131. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  132. const char *property)
  133. {
  134. struct device_node *np;
  135. for_each_matching_node(np, match) {
  136. if (!of_device_is_available(np))
  137. continue;
  138. if (property && !of_get_property(np, property, NULL))
  139. continue;
  140. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  141. of_get_property(np, "ti,timer-dsp", NULL) ||
  142. of_get_property(np, "ti,timer-pwm", NULL) ||
  143. of_get_property(np, "ti,timer-secure", NULL)))
  144. continue;
  145. of_add_property(np, &device_disabled);
  146. return np;
  147. }
  148. return NULL;
  149. }
  150. /**
  151. * omap_dmtimer_init - initialisation function when device tree is used
  152. *
  153. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  154. * be used by the kernel as they are reserved. Therefore, to prevent the
  155. * kernel registering these devices remove them dynamically from the device
  156. * tree on boot.
  157. */
  158. static void __init omap_dmtimer_init(void)
  159. {
  160. struct device_node *np;
  161. if (!cpu_is_omap34xx())
  162. return;
  163. /* If we are a secure device, remove any secure timer nodes */
  164. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  165. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  166. if (np)
  167. of_node_put(np);
  168. }
  169. }
  170. /**
  171. * omap_dm_timer_get_errata - get errata flags for a timer
  172. *
  173. * Get the timer errata flags that are specific to the OMAP device being used.
  174. */
  175. static u32 __init omap_dm_timer_get_errata(void)
  176. {
  177. if (cpu_is_omap24xx())
  178. return 0;
  179. return OMAP_TIMER_ERRATA_I103_I767;
  180. }
  181. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  182. const char *fck_source,
  183. const char *property,
  184. const char **timer_name,
  185. int posted)
  186. {
  187. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  188. const char *oh_name;
  189. struct device_node *np;
  190. struct omap_hwmod *oh;
  191. struct resource irq, mem;
  192. struct clk *src;
  193. int r = 0;
  194. if (of_have_populated_dt()) {
  195. np = omap_get_timer_dt(omap_timer_match, property);
  196. if (!np)
  197. return -ENODEV;
  198. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  199. if (!oh_name)
  200. return -ENODEV;
  201. timer->irq = irq_of_parse_and_map(np, 0);
  202. if (!timer->irq)
  203. return -ENXIO;
  204. timer->io_base = of_iomap(np, 0);
  205. of_node_put(np);
  206. } else {
  207. if (omap_dm_timer_reserve_systimer(timer->id))
  208. return -ENODEV;
  209. sprintf(name, "timer%d", timer->id);
  210. oh_name = name;
  211. }
  212. oh = omap_hwmod_lookup(oh_name);
  213. if (!oh)
  214. return -ENODEV;
  215. *timer_name = oh->name;
  216. if (!of_have_populated_dt()) {
  217. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  218. &irq);
  219. if (r)
  220. return -ENXIO;
  221. timer->irq = irq.start;
  222. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  223. &mem);
  224. if (r)
  225. return -ENXIO;
  226. /* Static mapping, never released */
  227. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  228. }
  229. if (!timer->io_base)
  230. return -ENXIO;
  231. /* After the dmtimer is using hwmod these clocks won't be needed */
  232. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  233. if (IS_ERR(timer->fclk))
  234. return PTR_ERR(timer->fclk);
  235. src = clk_get(NULL, fck_source);
  236. if (IS_ERR(src))
  237. return PTR_ERR(src);
  238. if (clk_get_parent(timer->fclk) != src) {
  239. r = clk_set_parent(timer->fclk, src);
  240. if (r < 0) {
  241. pr_warn("%s: %s cannot set source\n", __func__,
  242. oh->name);
  243. clk_put(src);
  244. return r;
  245. }
  246. }
  247. clk_put(src);
  248. omap_hwmod_setup_one(oh_name);
  249. omap_hwmod_enable(oh);
  250. __omap_dm_timer_init_regs(timer);
  251. if (posted)
  252. __omap_dm_timer_enable_posted(timer);
  253. /* Check that the intended posted configuration matches the actual */
  254. if (posted != timer->posted)
  255. return -EINVAL;
  256. timer->rate = clk_get_rate(timer->fclk);
  257. timer->reserved = 1;
  258. return r;
  259. }
  260. static void __init omap2_gp_clockevent_init(int gptimer_id,
  261. const char *fck_source,
  262. const char *property)
  263. {
  264. int res;
  265. clkev.id = gptimer_id;
  266. clkev.errata = omap_dm_timer_get_errata();
  267. /*
  268. * For clock-event timers we never read the timer counter and
  269. * so we are not impacted by errata i103 and i767. Therefore,
  270. * we can safely ignore this errata for clock-event timers.
  271. */
  272. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  273. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  274. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  275. BUG_ON(res);
  276. omap2_gp_timer_irq.dev_id = &clkev;
  277. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  278. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  279. clockevent_gpt.cpumask = cpu_possible_mask;
  280. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  281. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  282. 3, /* Timer internal resynch latency */
  283. 0xffffffff);
  284. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  285. clkev.rate);
  286. }
  287. /* Clocksource code */
  288. static struct omap_dm_timer clksrc;
  289. static bool use_gptimer_clksrc;
  290. /*
  291. * clocksource
  292. */
  293. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  294. {
  295. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  296. OMAP_TIMER_NONPOSTED);
  297. }
  298. static struct clocksource clocksource_gpt = {
  299. .rating = 300,
  300. .read = clocksource_read_cycles,
  301. .mask = CLOCKSOURCE_MASK(32),
  302. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  303. };
  304. static u32 notrace dmtimer_read_sched_clock(void)
  305. {
  306. if (clksrc.reserved)
  307. return __omap_dm_timer_read_counter(&clksrc,
  308. OMAP_TIMER_NONPOSTED);
  309. return 0;
  310. }
  311. static struct of_device_id omap_counter_match[] __initdata = {
  312. { .compatible = "ti,omap-counter32k", },
  313. { }
  314. };
  315. /* Setup free-running counter for clocksource */
  316. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  317. {
  318. int ret;
  319. struct device_node *np = NULL;
  320. struct omap_hwmod *oh;
  321. void __iomem *vbase;
  322. const char *oh_name = "counter_32k";
  323. /*
  324. * If device-tree is present, then search the DT blob
  325. * to see if the 32kHz counter is supported.
  326. */
  327. if (of_have_populated_dt()) {
  328. np = omap_get_timer_dt(omap_counter_match, NULL);
  329. if (!np)
  330. return -ENODEV;
  331. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  332. if (!oh_name)
  333. return -ENODEV;
  334. }
  335. /*
  336. * First check hwmod data is available for sync32k counter
  337. */
  338. oh = omap_hwmod_lookup(oh_name);
  339. if (!oh || oh->slaves_cnt == 0)
  340. return -ENODEV;
  341. omap_hwmod_setup_one(oh_name);
  342. if (np) {
  343. vbase = of_iomap(np, 0);
  344. of_node_put(np);
  345. } else {
  346. vbase = omap_hwmod_get_mpu_rt_va(oh);
  347. }
  348. if (!vbase) {
  349. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  350. return -ENXIO;
  351. }
  352. ret = omap_hwmod_enable(oh);
  353. if (ret) {
  354. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  355. __func__, ret);
  356. return ret;
  357. }
  358. ret = omap_init_clocksource_32k(vbase);
  359. if (ret) {
  360. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  361. __func__, ret);
  362. omap_hwmod_idle(oh);
  363. }
  364. return ret;
  365. }
  366. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  367. const char *fck_source,
  368. const char *property)
  369. {
  370. int res;
  371. clksrc.id = gptimer_id;
  372. clksrc.errata = omap_dm_timer_get_errata();
  373. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  374. &clocksource_gpt.name,
  375. OMAP_TIMER_NONPOSTED);
  376. BUG_ON(res);
  377. __omap_dm_timer_load_start(&clksrc,
  378. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  379. OMAP_TIMER_NONPOSTED);
  380. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  381. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  382. pr_err("Could not register clocksource %s\n",
  383. clocksource_gpt.name);
  384. else
  385. pr_info("OMAP clocksource: %s at %lu Hz\n",
  386. clocksource_gpt.name, clksrc.rate);
  387. }
  388. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  389. /*
  390. * The realtime counter also called master counter, is a free-running
  391. * counter, which is related to real time. It produces the count used
  392. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  393. * at a rate of 6.144 MHz. Because the device operates on different clocks
  394. * in different power modes, the master counter shifts operation between
  395. * clocks, adjusting the increment per clock in hardware accordingly to
  396. * maintain a constant count rate.
  397. */
  398. static void __init realtime_counter_init(void)
  399. {
  400. void __iomem *base;
  401. static struct clk *sys_clk;
  402. unsigned long rate;
  403. unsigned int reg, num, den;
  404. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  405. if (!base) {
  406. pr_err("%s: ioremap failed\n", __func__);
  407. return;
  408. }
  409. sys_clk = clk_get(NULL, "sys_clkin");
  410. if (IS_ERR(sys_clk)) {
  411. pr_err("%s: failed to get system clock handle\n", __func__);
  412. iounmap(base);
  413. return;
  414. }
  415. rate = clk_get_rate(sys_clk);
  416. /* Numerator/denumerator values refer TRM Realtime Counter section */
  417. switch (rate) {
  418. case 1200000:
  419. num = 64;
  420. den = 125;
  421. break;
  422. case 1300000:
  423. num = 768;
  424. den = 1625;
  425. break;
  426. case 19200000:
  427. num = 8;
  428. den = 25;
  429. break;
  430. case 2600000:
  431. num = 384;
  432. den = 1625;
  433. break;
  434. case 2700000:
  435. num = 256;
  436. den = 1125;
  437. break;
  438. case 38400000:
  439. default:
  440. /* Program it for 38.4 MHz */
  441. num = 4;
  442. den = 25;
  443. break;
  444. }
  445. /* Program numerator and denumerator registers */
  446. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  447. NUMERATOR_DENUMERATOR_MASK;
  448. reg |= num;
  449. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  450. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  451. NUMERATOR_DENUMERATOR_MASK;
  452. reg |= den;
  453. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  454. iounmap(base);
  455. }
  456. #else
  457. static inline void __init realtime_counter_init(void)
  458. {}
  459. #endif
  460. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  461. clksrc_nr, clksrc_src, clksrc_prop) \
  462. void __init omap##name##_gptimer_timer_init(void) \
  463. { \
  464. omap_dmtimer_init(); \
  465. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  466. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  467. clksrc_prop); \
  468. }
  469. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  470. clksrc_nr, clksrc_src, clksrc_prop) \
  471. void __init omap##name##_sync32k_timer_init(void) \
  472. { \
  473. omap_dmtimer_init(); \
  474. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  475. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  476. if (use_gptimer_clksrc) \
  477. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  478. clksrc_prop); \
  479. else \
  480. omap2_sync32k_clocksource_init(); \
  481. }
  482. #ifdef CONFIG_ARCH_OMAP2
  483. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  484. 2, "timer_sys_ck", NULL);
  485. #endif /* CONFIG_ARCH_OMAP2 */
  486. #ifdef CONFIG_ARCH_OMAP3
  487. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  488. 2, "timer_sys_ck", NULL);
  489. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  490. 2, "timer_sys_ck", NULL);
  491. #endif /* CONFIG_ARCH_OMAP3 */
  492. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
  493. OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
  494. 1, "timer_sys_ck", "ti,timer-alwon");
  495. #endif
  496. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5)
  497. static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  498. 2, "sys_clkin_ck", NULL);
  499. #endif
  500. #ifdef CONFIG_ARCH_OMAP4
  501. #ifdef CONFIG_LOCAL_TIMERS
  502. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  503. void __init omap4_local_timer_init(void)
  504. {
  505. omap4_sync32k_timer_init();
  506. /* Local timers are not supprted on OMAP4430 ES1.0 */
  507. if (omap_rev() != OMAP4430_REV_ES1_0) {
  508. int err;
  509. if (of_have_populated_dt()) {
  510. clocksource_of_init();
  511. return;
  512. }
  513. err = twd_local_timer_register(&twd_local_timer);
  514. if (err)
  515. pr_err("twd_local_timer_register failed %d\n", err);
  516. }
  517. }
  518. #else /* CONFIG_LOCAL_TIMERS */
  519. void __init omap4_local_timer_init(void)
  520. {
  521. omap4_sync32k_timer_init();
  522. }
  523. #endif /* CONFIG_LOCAL_TIMERS */
  524. #endif /* CONFIG_ARCH_OMAP4 */
  525. #ifdef CONFIG_SOC_OMAP5
  526. void __init omap5_realtime_timer_init(void)
  527. {
  528. omap4_sync32k_timer_init();
  529. realtime_counter_init();
  530. clocksource_of_init();
  531. }
  532. #endif /* CONFIG_SOC_OMAP5 */
  533. /**
  534. * omap_timer_init - build and register timer device with an
  535. * associated timer hwmod
  536. * @oh: timer hwmod pointer to be used to build timer device
  537. * @user: parameter that can be passed from calling hwmod API
  538. *
  539. * Called by omap_hwmod_for_each_by_class to register each of the timer
  540. * devices present in the system. The number of timer devices is known
  541. * by parsing through the hwmod database for a given class name. At the
  542. * end of function call memory is allocated for timer device and it is
  543. * registered to the framework ready to be proved by the driver.
  544. */
  545. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  546. {
  547. int id;
  548. int ret = 0;
  549. char *name = "omap_timer";
  550. struct dmtimer_platform_data *pdata;
  551. struct platform_device *pdev;
  552. struct omap_timer_capability_dev_attr *timer_dev_attr;
  553. pr_debug("%s: %s\n", __func__, oh->name);
  554. /* on secure device, do not register secure timer */
  555. timer_dev_attr = oh->dev_attr;
  556. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  557. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  558. return ret;
  559. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  560. if (!pdata) {
  561. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  562. return -ENOMEM;
  563. }
  564. /*
  565. * Extract the IDs from name field in hwmod database
  566. * and use the same for constructing ids' for the
  567. * timer devices. In a way, we are avoiding usage of
  568. * static variable witin the function to do the same.
  569. * CAUTION: We have to be careful and make sure the
  570. * name in hwmod database does not change in which case
  571. * we might either make corresponding change here or
  572. * switch back static variable mechanism.
  573. */
  574. sscanf(oh->name, "timer%2d", &id);
  575. if (timer_dev_attr)
  576. pdata->timer_capability = timer_dev_attr->timer_capability;
  577. pdata->timer_errata = omap_dm_timer_get_errata();
  578. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  579. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  580. if (IS_ERR(pdev)) {
  581. pr_err("%s: Can't build omap_device for %s: %s.\n",
  582. __func__, name, oh->name);
  583. ret = -EINVAL;
  584. }
  585. kfree(pdata);
  586. return ret;
  587. }
  588. /**
  589. * omap2_dm_timer_init - top level regular device initialization
  590. *
  591. * Uses dedicated hwmod api to parse through hwmod database for
  592. * given class name and then build and register the timer device.
  593. */
  594. static int __init omap2_dm_timer_init(void)
  595. {
  596. int ret;
  597. /* If dtb is there, the devices will be created dynamically */
  598. if (of_have_populated_dt())
  599. return -ENODEV;
  600. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  601. if (unlikely(ret)) {
  602. pr_err("%s: device registration failed.\n", __func__);
  603. return -EINVAL;
  604. }
  605. return 0;
  606. }
  607. omap_arch_initcall(omap2_dm_timer_init);
  608. /**
  609. * omap2_override_clocksource - clocksource override with user configuration
  610. *
  611. * Allows user to override default clocksource, using kernel parameter
  612. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  613. *
  614. * Note that, here we are using same standard kernel parameter "clocksource=",
  615. * and not introducing any OMAP specific interface.
  616. */
  617. static int __init omap2_override_clocksource(char *str)
  618. {
  619. if (!str)
  620. return 0;
  621. /*
  622. * For OMAP architecture, we only have two options
  623. * - sync_32k (default)
  624. * - gp_timer (sys_clk based)
  625. */
  626. if (!strcmp(str, "gp_timer"))
  627. use_gptimer_clksrc = true;
  628. return 0;
  629. }
  630. early_param("clocksource", omap2_override_clocksource);