dis.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * arch/s390/kernel/dis.c
  3. *
  4. * Disassemble s390 instructions.
  5. *
  6. * Copyright IBM Corp. 2007
  7. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  8. */
  9. #include <linux/sched.h>
  10. #include <linux/kernel.h>
  11. #include <linux/string.h>
  12. #include <linux/errno.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/timer.h>
  15. #include <linux/mm.h>
  16. #include <linux/smp.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/module.h>
  21. #include <linux/kallsyms.h>
  22. #include <linux/reboot.h>
  23. #include <linux/kprobes.h>
  24. #include <linux/kdebug.h>
  25. #include <asm/system.h>
  26. #include <asm/uaccess.h>
  27. #include <asm/io.h>
  28. #include <asm/atomic.h>
  29. #include <asm/mathemu.h>
  30. #include <asm/cpcmd.h>
  31. #include <asm/s390_ext.h>
  32. #include <asm/lowcore.h>
  33. #include <asm/debug.h>
  34. #ifndef CONFIG_64BIT
  35. #define ONELONG "%08lx: "
  36. #else /* CONFIG_64BIT */
  37. #define ONELONG "%016lx: "
  38. #endif /* CONFIG_64BIT */
  39. #define OPERAND_GPR 0x1 /* Operand printed as %rx */
  40. #define OPERAND_FPR 0x2 /* Operand printed as %fx */
  41. #define OPERAND_AR 0x4 /* Operand printed as %ax */
  42. #define OPERAND_CR 0x8 /* Operand printed as %cx */
  43. #define OPERAND_DISP 0x10 /* Operand printed as displacement */
  44. #define OPERAND_BASE 0x20 /* Operand printed as base register */
  45. #define OPERAND_INDEX 0x40 /* Operand printed as index register */
  46. #define OPERAND_PCREL 0x80 /* Operand printed as pc-relative symbol */
  47. #define OPERAND_SIGNED 0x100 /* Operand printed as signed value */
  48. #define OPERAND_LENGTH 0x200 /* Operand printed as length (+1) */
  49. enum {
  50. UNUSED, /* Indicates the end of the operand list */
  51. R_8, /* GPR starting at position 8 */
  52. R_12, /* GPR starting at position 12 */
  53. R_16, /* GPR starting at position 16 */
  54. R_20, /* GPR starting at position 20 */
  55. R_24, /* GPR starting at position 24 */
  56. R_28, /* GPR starting at position 28 */
  57. R_32, /* GPR starting at position 32 */
  58. F_8, /* FPR starting at position 8 */
  59. F_12, /* FPR starting at position 12 */
  60. F_16, /* FPR starting at position 16 */
  61. F_20, /* FPR starting at position 16 */
  62. F_24, /* FPR starting at position 24 */
  63. F_28, /* FPR starting at position 28 */
  64. F_32, /* FPR starting at position 32 */
  65. A_8, /* Access reg. starting at position 8 */
  66. A_12, /* Access reg. starting at position 12 */
  67. A_24, /* Access reg. starting at position 24 */
  68. A_28, /* Access reg. starting at position 28 */
  69. C_8, /* Control reg. starting at position 8 */
  70. C_12, /* Control reg. starting at position 12 */
  71. B_16, /* Base register starting at position 16 */
  72. B_32, /* Base register starting at position 32 */
  73. X_12, /* Index register starting at position 12 */
  74. D_20, /* Displacement starting at position 20 */
  75. D_36, /* Displacement starting at position 36 */
  76. D20_20, /* 20 bit displacement starting at 20 */
  77. L4_8, /* 4 bit length starting at position 8 */
  78. L4_12, /* 4 bit length starting at position 12 */
  79. L8_8, /* 8 bit length starting at position 8 */
  80. U4_8, /* 4 bit unsigned value starting at 8 */
  81. U4_12, /* 4 bit unsigned value starting at 12 */
  82. U4_16, /* 4 bit unsigned value starting at 16 */
  83. U4_20, /* 4 bit unsigned value starting at 20 */
  84. U8_8, /* 8 bit unsigned value starting at 8 */
  85. U8_16, /* 8 bit unsigned value starting at 16 */
  86. I16_16, /* 16 bit signed value starting at 16 */
  87. U16_16, /* 16 bit unsigned value starting at 16 */
  88. J16_16, /* PC relative jump offset at 16 */
  89. J32_16, /* PC relative long offset at 16 */
  90. I32_16, /* 32 bit signed value starting at 16 */
  91. U32_16, /* 32 bit unsigned value starting at 16 */
  92. M_16, /* 4 bit optional mask starting at 16 */
  93. RO_28, /* optional GPR starting at position 28 */
  94. };
  95. /*
  96. * Enumeration of the different instruction formats.
  97. * For details consult the principles of operation.
  98. */
  99. enum {
  100. INSTR_INVALID,
  101. INSTR_E, INSTR_RIE_RRP, INSTR_RIL_RI, INSTR_RIL_RP, INSTR_RIL_RU,
  102. INSTR_RIL_UP, INSTR_RI_RI, INSTR_RI_RP, INSTR_RI_RU, INSTR_RI_UP,
  103. INSTR_RRE_00, INSTR_RRE_0R, INSTR_RRE_AA, INSTR_RRE_AR, INSTR_RRE_F0,
  104. INSTR_RRE_FF, INSTR_RRE_R0, INSTR_RRE_RA, INSTR_RRE_RF, INSTR_RRE_RR,
  105. INSTR_RRE_RR_OPT, INSTR_RRF_F0FF, INSTR_RRF_FUFF, INSTR_RRF_M0RR,
  106. INSTR_RRF_R0RR, INSTR_RRF_RURR, INSTR_RRF_U0FF, INSTR_RRF_U0RF,
  107. INSTR_RR_FF, INSTR_RR_R0, INSTR_RR_RR, INSTR_RR_U0, INSTR_RR_UR,
  108. INSTR_RSE_CCRD, INSTR_RSE_RRRD, INSTR_RSE_RURD, INSTR_RSI_RRP,
  109. INSTR_RSL_R0RD, INSTR_RSY_AARD, INSTR_RSY_CCRD, INSTR_RSY_RRRD,
  110. INSTR_RSY_RURD, INSTR_RS_AARD, INSTR_RS_CCRD, INSTR_RS_R0RD,
  111. INSTR_RS_RRRD, INSTR_RS_RURD, INSTR_RXE_FRRD, INSTR_RXE_RRRD,
  112. INSTR_RXF_FRRDF, INSTR_RXY_FRRD, INSTR_RXY_RRRD, INSTR_RX_FRRD,
  113. INSTR_RX_RRRD, INSTR_RX_URRD, INSTR_SIY_URD, INSTR_SI_URD,
  114. INSTR_SSE_RDRD, INSTR_SSF_RRDRD, INSTR_SS_L0RDRD, INSTR_SS_LIRDRD,
  115. INSTR_SS_LLRDRD, INSTR_SS_RRRDRD, INSTR_SS_RRRDRD2, INSTR_SS_RRRDRD3,
  116. INSTR_S_00, INSTR_S_RD,
  117. };
  118. struct operand {
  119. int bits; /* The number of bits in the operand. */
  120. int shift; /* The number of bits to shift. */
  121. int flags; /* One bit syntax flags. */
  122. };
  123. struct insn {
  124. const char name[5];
  125. unsigned char opfrag;
  126. unsigned char format;
  127. };
  128. static const struct operand operands[] =
  129. {
  130. [UNUSED] = { 0, 0, 0 },
  131. [R_8] = { 4, 8, OPERAND_GPR },
  132. [R_12] = { 4, 12, OPERAND_GPR },
  133. [R_16] = { 4, 16, OPERAND_GPR },
  134. [R_20] = { 4, 20, OPERAND_GPR },
  135. [R_24] = { 4, 24, OPERAND_GPR },
  136. [R_28] = { 4, 28, OPERAND_GPR },
  137. [R_32] = { 4, 32, OPERAND_GPR },
  138. [F_8] = { 4, 8, OPERAND_FPR },
  139. [F_12] = { 4, 12, OPERAND_FPR },
  140. [F_16] = { 4, 16, OPERAND_FPR },
  141. [F_20] = { 4, 16, OPERAND_FPR },
  142. [F_24] = { 4, 24, OPERAND_FPR },
  143. [F_28] = { 4, 28, OPERAND_FPR },
  144. [F_32] = { 4, 32, OPERAND_FPR },
  145. [A_8] = { 4, 8, OPERAND_AR },
  146. [A_12] = { 4, 12, OPERAND_AR },
  147. [A_24] = { 4, 24, OPERAND_AR },
  148. [A_28] = { 4, 28, OPERAND_AR },
  149. [C_8] = { 4, 8, OPERAND_CR },
  150. [C_12] = { 4, 12, OPERAND_CR },
  151. [B_16] = { 4, 16, OPERAND_BASE | OPERAND_GPR },
  152. [B_32] = { 4, 32, OPERAND_BASE | OPERAND_GPR },
  153. [X_12] = { 4, 12, OPERAND_INDEX | OPERAND_GPR },
  154. [D_20] = { 12, 20, OPERAND_DISP },
  155. [D_36] = { 12, 36, OPERAND_DISP },
  156. [D20_20] = { 20, 20, OPERAND_DISP | OPERAND_SIGNED },
  157. [L4_8] = { 4, 8, OPERAND_LENGTH },
  158. [L4_12] = { 4, 12, OPERAND_LENGTH },
  159. [L8_8] = { 8, 8, OPERAND_LENGTH },
  160. [U4_8] = { 4, 8, 0 },
  161. [U4_12] = { 4, 12, 0 },
  162. [U4_16] = { 4, 16, 0 },
  163. [U4_20] = { 4, 20, 0 },
  164. [U8_8] = { 8, 8, 0 },
  165. [U8_16] = { 8, 16, 0 },
  166. [I16_16] = { 16, 16, OPERAND_SIGNED },
  167. [U16_16] = { 16, 16, 0 },
  168. [J16_16] = { 16, 16, OPERAND_PCREL },
  169. [J32_16] = { 32, 16, OPERAND_PCREL },
  170. [I32_16] = { 32, 16, OPERAND_SIGNED },
  171. [U32_16] = { 32, 16, 0 },
  172. [M_16] = { 4, 16, 0 },
  173. [RO_28] = { 4, 28, OPERAND_GPR }
  174. };
  175. static const unsigned char formats[][7] = {
  176. [INSTR_E] = { 0xff, 0,0,0,0,0,0 }, /* e.g. pr */
  177. [INSTR_RIE_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 }, /* e.g. brxhg */
  178. [INSTR_RIL_RP] = { 0x0f, R_8,J32_16,0,0,0,0 }, /* e.g. brasl */
  179. [INSTR_RIL_UP] = { 0x0f, U4_8,J32_16,0,0,0,0 }, /* e.g. brcl */
  180. [INSTR_RIL_RI] = { 0x0f, R_8,I32_16,0,0,0,0 }, /* e.g. afi */
  181. [INSTR_RIL_RU] = { 0x0f, R_8,U32_16,0,0,0,0 }, /* e.g. alfi */
  182. [INSTR_RI_RI] = { 0x0f, R_8,I16_16,0,0,0,0 }, /* e.g. ahi */
  183. [INSTR_RI_RP] = { 0x0f, R_8,J16_16,0,0,0,0 }, /* e.g. brct */
  184. [INSTR_RI_RU] = { 0x0f, R_8,U16_16,0,0,0,0 }, /* e.g. tml */
  185. [INSTR_RI_UP] = { 0x0f, U4_8,J16_16,0,0,0,0 }, /* e.g. brc */
  186. [INSTR_RRE_00] = { 0xff, 0,0,0,0,0,0 }, /* e.g. palb */
  187. [INSTR_RRE_0R] = { 0xff, R_28,0,0,0,0,0 }, /* e.g. tb */
  188. [INSTR_RRE_AA] = { 0xff, A_24,A_28,0,0,0,0 }, /* e.g. cpya */
  189. [INSTR_RRE_AR] = { 0xff, A_24,R_28,0,0,0,0 }, /* e.g. sar */
  190. [INSTR_RRE_F0] = { 0xff, F_24,0,0,0,0,0 }, /* e.g. sqer */
  191. [INSTR_RRE_FF] = { 0xff, F_24,F_28,0,0,0,0 }, /* e.g. debr */
  192. [INSTR_RRE_R0] = { 0xff, R_24,0,0,0,0,0 }, /* e.g. ipm */
  193. [INSTR_RRE_RA] = { 0xff, R_24,A_28,0,0,0,0 }, /* e.g. ear */
  194. [INSTR_RRE_RF] = { 0xff, R_24,F_28,0,0,0,0 }, /* e.g. cefbr */
  195. [INSTR_RRE_RR] = { 0xff, R_24,R_28,0,0,0,0 }, /* e.g. lura */
  196. [INSTR_RRE_RR_OPT]= { 0xff, R_24,RO_28,0,0,0,0 }, /* efpc, sfpc */
  197. [INSTR_RRF_F0FF] = { 0xff, F_16,F_24,F_28,0,0,0 }, /* e.g. madbr */
  198. [INSTR_RRF_FUFF] = { 0xff, F_24,F_16,F_28,U4_20,0,0 },/* e.g. didbr */
  199. [INSTR_RRF_RURR] = { 0xff, R_24,R_28,R_16,U4_20,0,0 },/* e.g. .insn */
  200. [INSTR_RRF_R0RR] = { 0xff, R_24,R_16,R_28,0,0,0 }, /* e.g. idte */
  201. [INSTR_RRF_U0FF] = { 0xff, F_24,U4_16,F_28,0,0,0 }, /* e.g. fixr */
  202. [INSTR_RRF_U0RF] = { 0xff, R_24,U4_16,F_28,0,0,0 }, /* e.g. cfebr */
  203. [INSTR_RRF_M0RR] = { 0xff, R_24,R_28,M_16,0,0,0 }, /* e.g. sske */
  204. [INSTR_RR_FF] = { 0xff, F_8,F_12,0,0,0,0 }, /* e.g. adr */
  205. [INSTR_RR_R0] = { 0xff, R_8, 0,0,0,0,0 }, /* e.g. spm */
  206. [INSTR_RR_RR] = { 0xff, R_8,R_12,0,0,0,0 }, /* e.g. lr */
  207. [INSTR_RR_U0] = { 0xff, U8_8, 0,0,0,0,0 }, /* e.g. svc */
  208. [INSTR_RR_UR] = { 0xff, U4_8,R_12,0,0,0,0 }, /* e.g. bcr */
  209. [INSTR_RSE_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 }, /* e.g. lmh */
  210. [INSTR_RSE_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 }, /* e.g. lmh */
  211. [INSTR_RSE_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 }, /* e.g. icmh */
  212. [INSTR_RSL_R0RD] = { 0xff, R_8,D_20,B_16,0,0,0 }, /* e.g. tp */
  213. [INSTR_RSI_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 }, /* e.g. brxh */
  214. [INSTR_RSY_RRRD] = { 0xff, R_8,R_12,D20_20,B_16,0,0 },/* e.g. stmy */
  215. [INSTR_RSY_RURD] = { 0xff, R_8,U4_12,D20_20,B_16,0,0 },
  216. /* e.g. icmh */
  217. [INSTR_RSY_AARD] = { 0xff, A_8,A_12,D20_20,B_16,0,0 },/* e.g. lamy */
  218. [INSTR_RSY_CCRD] = { 0xff, C_8,C_12,D20_20,B_16,0,0 },/* e.g. lamy */
  219. [INSTR_RS_AARD] = { 0xff, A_8,A_12,D_20,B_16,0,0 }, /* e.g. lam */
  220. [INSTR_RS_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 }, /* e.g. lctl */
  221. [INSTR_RS_R0RD] = { 0xff, R_8,D_20,B_16,0,0,0 }, /* e.g. sll */
  222. [INSTR_RS_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 }, /* e.g. cs */
  223. [INSTR_RS_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 }, /* e.g. icm */
  224. [INSTR_RXE_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 }, /* e.g. axbr */
  225. [INSTR_RXE_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 }, /* e.g. lg */
  226. [INSTR_RXF_FRRDF] = { 0xff, F_32,F_8,D_20,X_12,B_16,0 },
  227. /* e.g. madb */
  228. [INSTR_RXY_RRRD] = { 0xff, R_8,D20_20,X_12,B_16,0,0 },/* e.g. ly */
  229. [INSTR_RXY_FRRD] = { 0xff, F_8,D20_20,X_12,B_16,0,0 },/* e.g. ley */
  230. [INSTR_RX_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 }, /* e.g. ae */
  231. [INSTR_RX_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 }, /* e.g. l */
  232. [INSTR_RX_URRD] = { 0xff, U4_8,D_20,X_12,B_16,0,0 }, /* e.g. bc */
  233. [INSTR_SI_URD] = { 0xff, D_20,B_16,U8_8,0,0,0 }, /* e.g. cli */
  234. [INSTR_SIY_URD] = { 0xff, D20_20,B_16,U8_8,0,0,0 }, /* e.g. tmy */
  235. [INSTR_SSE_RDRD] = { 0xff, D_20,B_16,D_36,B_32,0,0 }, /* e.g. mvsdk */
  236. [INSTR_SS_L0RDRD] = { 0xff, D_20,L8_8,B_16,D_36,B_32,0 },
  237. /* e.g. mvc */
  238. [INSTR_SS_LIRDRD] = { 0xff, D_20,L4_8,B_16,D_36,B_32,U4_12 },
  239. /* e.g. srp */
  240. [INSTR_SS_LLRDRD] = { 0xff, D_20,L4_8,B_16,D_36,L4_12,B_32 },
  241. /* e.g. pack */
  242. [INSTR_SS_RRRDRD] = { 0xff, D_20,R_8,B_16,D_36,B_32,R_12 },
  243. /* e.g. mvck */
  244. [INSTR_SS_RRRDRD2]= { 0xff, R_8,D_20,B_16,R_12,D_36,B_32 },
  245. /* e.g. plo */
  246. [INSTR_SS_RRRDRD3]= { 0xff, R_8,R_12,D_20,B_16,D_36,B_32 },
  247. /* e.g. lmd */
  248. [INSTR_S_00] = { 0xff, 0,0,0,0,0,0 }, /* e.g. hsch */
  249. [INSTR_S_RD] = { 0xff, D_20,B_16,0,0,0,0 }, /* e.g. lpsw */
  250. [INSTR_SSF_RRDRD] = { 0x00, D_20,B_16,D_36,B_32,R_8,0 },
  251. /* e.g. mvcos */
  252. };
  253. static struct insn opcode[] = {
  254. #ifdef CONFIG_64BIT
  255. { "lmd", 0xef, INSTR_SS_RRRDRD3 },
  256. #endif
  257. { "spm", 0x04, INSTR_RR_R0 },
  258. { "balr", 0x05, INSTR_RR_RR },
  259. { "bctr", 0x06, INSTR_RR_RR },
  260. { "bcr", 0x07, INSTR_RR_UR },
  261. { "svc", 0x0a, INSTR_RR_U0 },
  262. { "bsm", 0x0b, INSTR_RR_RR },
  263. { "bassm", 0x0c, INSTR_RR_RR },
  264. { "basr", 0x0d, INSTR_RR_RR },
  265. { "mvcl", 0x0e, INSTR_RR_RR },
  266. { "clcl", 0x0f, INSTR_RR_RR },
  267. { "lpr", 0x10, INSTR_RR_RR },
  268. { "lnr", 0x11, INSTR_RR_RR },
  269. { "ltr", 0x12, INSTR_RR_RR },
  270. { "lcr", 0x13, INSTR_RR_RR },
  271. { "nr", 0x14, INSTR_RR_RR },
  272. { "clr", 0x15, INSTR_RR_RR },
  273. { "or", 0x16, INSTR_RR_RR },
  274. { "xr", 0x17, INSTR_RR_RR },
  275. { "lr", 0x18, INSTR_RR_RR },
  276. { "cr", 0x19, INSTR_RR_RR },
  277. { "ar", 0x1a, INSTR_RR_RR },
  278. { "sr", 0x1b, INSTR_RR_RR },
  279. { "mr", 0x1c, INSTR_RR_RR },
  280. { "dr", 0x1d, INSTR_RR_RR },
  281. { "alr", 0x1e, INSTR_RR_RR },
  282. { "slr", 0x1f, INSTR_RR_RR },
  283. { "lpdr", 0x20, INSTR_RR_FF },
  284. { "lndr", 0x21, INSTR_RR_FF },
  285. { "ltdr", 0x22, INSTR_RR_FF },
  286. { "lcdr", 0x23, INSTR_RR_FF },
  287. { "hdr", 0x24, INSTR_RR_FF },
  288. { "ldxr", 0x25, INSTR_RR_FF },
  289. { "lrdr", 0x25, INSTR_RR_FF },
  290. { "mxr", 0x26, INSTR_RR_FF },
  291. { "mxdr", 0x27, INSTR_RR_FF },
  292. { "ldr", 0x28, INSTR_RR_FF },
  293. { "cdr", 0x29, INSTR_RR_FF },
  294. { "adr", 0x2a, INSTR_RR_FF },
  295. { "sdr", 0x2b, INSTR_RR_FF },
  296. { "mdr", 0x2c, INSTR_RR_FF },
  297. { "ddr", 0x2d, INSTR_RR_FF },
  298. { "awr", 0x2e, INSTR_RR_FF },
  299. { "swr", 0x2f, INSTR_RR_FF },
  300. { "lper", 0x30, INSTR_RR_FF },
  301. { "lner", 0x31, INSTR_RR_FF },
  302. { "lter", 0x32, INSTR_RR_FF },
  303. { "lcer", 0x33, INSTR_RR_FF },
  304. { "her", 0x34, INSTR_RR_FF },
  305. { "ledr", 0x35, INSTR_RR_FF },
  306. { "lrer", 0x35, INSTR_RR_FF },
  307. { "axr", 0x36, INSTR_RR_FF },
  308. { "sxr", 0x37, INSTR_RR_FF },
  309. { "ler", 0x38, INSTR_RR_FF },
  310. { "cer", 0x39, INSTR_RR_FF },
  311. { "aer", 0x3a, INSTR_RR_FF },
  312. { "ser", 0x3b, INSTR_RR_FF },
  313. { "mder", 0x3c, INSTR_RR_FF },
  314. { "mer", 0x3c, INSTR_RR_FF },
  315. { "der", 0x3d, INSTR_RR_FF },
  316. { "aur", 0x3e, INSTR_RR_FF },
  317. { "sur", 0x3f, INSTR_RR_FF },
  318. { "sth", 0x40, INSTR_RX_RRRD },
  319. { "la", 0x41, INSTR_RX_RRRD },
  320. { "stc", 0x42, INSTR_RX_RRRD },
  321. { "ic", 0x43, INSTR_RX_RRRD },
  322. { "ex", 0x44, INSTR_RX_RRRD },
  323. { "bal", 0x45, INSTR_RX_RRRD },
  324. { "bct", 0x46, INSTR_RX_RRRD },
  325. { "bc", 0x47, INSTR_RX_URRD },
  326. { "lh", 0x48, INSTR_RX_RRRD },
  327. { "ch", 0x49, INSTR_RX_RRRD },
  328. { "ah", 0x4a, INSTR_RX_RRRD },
  329. { "sh", 0x4b, INSTR_RX_RRRD },
  330. { "mh", 0x4c, INSTR_RX_RRRD },
  331. { "bas", 0x4d, INSTR_RX_RRRD },
  332. { "cvd", 0x4e, INSTR_RX_RRRD },
  333. { "cvb", 0x4f, INSTR_RX_RRRD },
  334. { "st", 0x50, INSTR_RX_RRRD },
  335. { "lae", 0x51, INSTR_RX_RRRD },
  336. { "n", 0x54, INSTR_RX_RRRD },
  337. { "cl", 0x55, INSTR_RX_RRRD },
  338. { "o", 0x56, INSTR_RX_RRRD },
  339. { "x", 0x57, INSTR_RX_RRRD },
  340. { "l", 0x58, INSTR_RX_RRRD },
  341. { "c", 0x59, INSTR_RX_RRRD },
  342. { "a", 0x5a, INSTR_RX_RRRD },
  343. { "s", 0x5b, INSTR_RX_RRRD },
  344. { "m", 0x5c, INSTR_RX_RRRD },
  345. { "d", 0x5d, INSTR_RX_RRRD },
  346. { "al", 0x5e, INSTR_RX_RRRD },
  347. { "sl", 0x5f, INSTR_RX_RRRD },
  348. { "std", 0x60, INSTR_RX_FRRD },
  349. { "mxd", 0x67, INSTR_RX_FRRD },
  350. { "ld", 0x68, INSTR_RX_FRRD },
  351. { "cd", 0x69, INSTR_RX_FRRD },
  352. { "ad", 0x6a, INSTR_RX_FRRD },
  353. { "sd", 0x6b, INSTR_RX_FRRD },
  354. { "md", 0x6c, INSTR_RX_FRRD },
  355. { "dd", 0x6d, INSTR_RX_FRRD },
  356. { "aw", 0x6e, INSTR_RX_FRRD },
  357. { "sw", 0x6f, INSTR_RX_FRRD },
  358. { "ste", 0x70, INSTR_RX_FRRD },
  359. { "ms", 0x71, INSTR_RX_RRRD },
  360. { "le", 0x78, INSTR_RX_FRRD },
  361. { "ce", 0x79, INSTR_RX_FRRD },
  362. { "ae", 0x7a, INSTR_RX_FRRD },
  363. { "se", 0x7b, INSTR_RX_FRRD },
  364. { "mde", 0x7c, INSTR_RX_FRRD },
  365. { "me", 0x7c, INSTR_RX_FRRD },
  366. { "de", 0x7d, INSTR_RX_FRRD },
  367. { "au", 0x7e, INSTR_RX_FRRD },
  368. { "su", 0x7f, INSTR_RX_FRRD },
  369. { "ssm", 0x80, INSTR_S_RD },
  370. { "lpsw", 0x82, INSTR_S_RD },
  371. { "diag", 0x83, INSTR_RS_RRRD },
  372. { "brxh", 0x84, INSTR_RSI_RRP },
  373. { "brxle", 0x85, INSTR_RSI_RRP },
  374. { "bxh", 0x86, INSTR_RS_RRRD },
  375. { "bxle", 0x87, INSTR_RS_RRRD },
  376. { "srl", 0x88, INSTR_RS_R0RD },
  377. { "sll", 0x89, INSTR_RS_R0RD },
  378. { "sra", 0x8a, INSTR_RS_R0RD },
  379. { "sla", 0x8b, INSTR_RS_R0RD },
  380. { "srdl", 0x8c, INSTR_RS_R0RD },
  381. { "sldl", 0x8d, INSTR_RS_R0RD },
  382. { "srda", 0x8e, INSTR_RS_R0RD },
  383. { "slda", 0x8f, INSTR_RS_R0RD },
  384. { "stm", 0x90, INSTR_RS_RRRD },
  385. { "tm", 0x91, INSTR_SI_URD },
  386. { "mvi", 0x92, INSTR_SI_URD },
  387. { "ts", 0x93, INSTR_S_RD },
  388. { "ni", 0x94, INSTR_SI_URD },
  389. { "cli", 0x95, INSTR_SI_URD },
  390. { "oi", 0x96, INSTR_SI_URD },
  391. { "xi", 0x97, INSTR_SI_URD },
  392. { "lm", 0x98, INSTR_RS_RRRD },
  393. { "trace", 0x99, INSTR_RS_RRRD },
  394. { "lam", 0x9a, INSTR_RS_AARD },
  395. { "stam", 0x9b, INSTR_RS_AARD },
  396. { "mvcle", 0xa8, INSTR_RS_RRRD },
  397. { "clcle", 0xa9, INSTR_RS_RRRD },
  398. { "stnsm", 0xac, INSTR_SI_URD },
  399. { "stosm", 0xad, INSTR_SI_URD },
  400. { "sigp", 0xae, INSTR_RS_RRRD },
  401. { "mc", 0xaf, INSTR_SI_URD },
  402. { "lra", 0xb1, INSTR_RX_RRRD },
  403. { "stctl", 0xb6, INSTR_RS_CCRD },
  404. { "lctl", 0xb7, INSTR_RS_CCRD },
  405. { "cs", 0xba, INSTR_RS_RRRD },
  406. { "cds", 0xbb, INSTR_RS_RRRD },
  407. { "clm", 0xbd, INSTR_RS_RURD },
  408. { "stcm", 0xbe, INSTR_RS_RURD },
  409. { "icm", 0xbf, INSTR_RS_RURD },
  410. { "mvn", 0xd1, INSTR_SS_L0RDRD },
  411. { "mvc", 0xd2, INSTR_SS_L0RDRD },
  412. { "mvz", 0xd3, INSTR_SS_L0RDRD },
  413. { "nc", 0xd4, INSTR_SS_L0RDRD },
  414. { "clc", 0xd5, INSTR_SS_L0RDRD },
  415. { "oc", 0xd6, INSTR_SS_L0RDRD },
  416. { "xc", 0xd7, INSTR_SS_L0RDRD },
  417. { "mvck", 0xd9, INSTR_SS_RRRDRD },
  418. { "mvcp", 0xda, INSTR_SS_RRRDRD },
  419. { "mvcs", 0xdb, INSTR_SS_RRRDRD },
  420. { "tr", 0xdc, INSTR_SS_L0RDRD },
  421. { "trt", 0xdd, INSTR_SS_L0RDRD },
  422. { "ed", 0xde, INSTR_SS_L0RDRD },
  423. { "edmk", 0xdf, INSTR_SS_L0RDRD },
  424. { "pku", 0xe1, INSTR_SS_L0RDRD },
  425. { "unpku", 0xe2, INSTR_SS_L0RDRD },
  426. { "mvcin", 0xe8, INSTR_SS_L0RDRD },
  427. { "pka", 0xe9, INSTR_SS_L0RDRD },
  428. { "unpka", 0xea, INSTR_SS_L0RDRD },
  429. { "plo", 0xee, INSTR_SS_RRRDRD2 },
  430. { "srp", 0xf0, INSTR_SS_LIRDRD },
  431. { "mvo", 0xf1, INSTR_SS_LLRDRD },
  432. { "pack", 0xf2, INSTR_SS_LLRDRD },
  433. { "unpk", 0xf3, INSTR_SS_LLRDRD },
  434. { "zap", 0xf8, INSTR_SS_LLRDRD },
  435. { "cp", 0xf9, INSTR_SS_LLRDRD },
  436. { "ap", 0xfa, INSTR_SS_LLRDRD },
  437. { "sp", 0xfb, INSTR_SS_LLRDRD },
  438. { "mp", 0xfc, INSTR_SS_LLRDRD },
  439. { "dp", 0xfd, INSTR_SS_LLRDRD },
  440. { "", 0, INSTR_INVALID }
  441. };
  442. static struct insn opcode_01[] = {
  443. #ifdef CONFIG_64BIT
  444. { "sam64", 0x0e, INSTR_E },
  445. #endif
  446. { "pr", 0x01, INSTR_E },
  447. { "upt", 0x02, INSTR_E },
  448. { "sckpf", 0x07, INSTR_E },
  449. { "tam", 0x0b, INSTR_E },
  450. { "sam24", 0x0c, INSTR_E },
  451. { "sam31", 0x0d, INSTR_E },
  452. { "trap2", 0xff, INSTR_E },
  453. { "", 0, INSTR_INVALID }
  454. };
  455. static struct insn opcode_a5[] = {
  456. #ifdef CONFIG_64BIT
  457. { "iihh", 0x00, INSTR_RI_RU },
  458. { "iihl", 0x01, INSTR_RI_RU },
  459. { "iilh", 0x02, INSTR_RI_RU },
  460. { "iill", 0x03, INSTR_RI_RU },
  461. { "nihh", 0x04, INSTR_RI_RU },
  462. { "nihl", 0x05, INSTR_RI_RU },
  463. { "nilh", 0x06, INSTR_RI_RU },
  464. { "nill", 0x07, INSTR_RI_RU },
  465. { "oihh", 0x08, INSTR_RI_RU },
  466. { "oihl", 0x09, INSTR_RI_RU },
  467. { "oilh", 0x0a, INSTR_RI_RU },
  468. { "oill", 0x0b, INSTR_RI_RU },
  469. { "llihh", 0x0c, INSTR_RI_RU },
  470. { "llihl", 0x0d, INSTR_RI_RU },
  471. { "llilh", 0x0e, INSTR_RI_RU },
  472. { "llill", 0x0f, INSTR_RI_RU },
  473. #endif
  474. { "", 0, INSTR_INVALID }
  475. };
  476. static struct insn opcode_a7[] = {
  477. #ifdef CONFIG_64BIT
  478. { "tmhh", 0x02, INSTR_RI_RU },
  479. { "tmhl", 0x03, INSTR_RI_RU },
  480. { "brctg", 0x07, INSTR_RI_RP },
  481. { "lghi", 0x09, INSTR_RI_RI },
  482. { "aghi", 0x0b, INSTR_RI_RI },
  483. { "mghi", 0x0d, INSTR_RI_RI },
  484. { "cghi", 0x0f, INSTR_RI_RI },
  485. #endif
  486. { "tmlh", 0x00, INSTR_RI_RU },
  487. { "tmll", 0x01, INSTR_RI_RU },
  488. { "brc", 0x04, INSTR_RI_UP },
  489. { "bras", 0x05, INSTR_RI_RP },
  490. { "brct", 0x06, INSTR_RI_RP },
  491. { "lhi", 0x08, INSTR_RI_RI },
  492. { "ahi", 0x0a, INSTR_RI_RI },
  493. { "mhi", 0x0c, INSTR_RI_RI },
  494. { "chi", 0x0e, INSTR_RI_RI },
  495. { "", 0, INSTR_INVALID }
  496. };
  497. static struct insn opcode_b2[] = {
  498. #ifdef CONFIG_64BIT
  499. { "sske", 0x2b, INSTR_RRF_M0RR },
  500. { "stckf", 0x7c, INSTR_S_RD },
  501. { "cu21", 0xa6, INSTR_RRF_M0RR },
  502. { "cuutf", 0xa6, INSTR_RRF_M0RR },
  503. { "cu12", 0xa7, INSTR_RRF_M0RR },
  504. { "cutfu", 0xa7, INSTR_RRF_M0RR },
  505. { "stfle", 0xb0, INSTR_S_RD },
  506. { "lpswe", 0xb2, INSTR_S_RD },
  507. #endif
  508. { "stidp", 0x02, INSTR_S_RD },
  509. { "sck", 0x04, INSTR_S_RD },
  510. { "stck", 0x05, INSTR_S_RD },
  511. { "sckc", 0x06, INSTR_S_RD },
  512. { "stckc", 0x07, INSTR_S_RD },
  513. { "spt", 0x08, INSTR_S_RD },
  514. { "stpt", 0x09, INSTR_S_RD },
  515. { "spka", 0x0a, INSTR_S_RD },
  516. { "ipk", 0x0b, INSTR_S_00 },
  517. { "ptlb", 0x0d, INSTR_S_00 },
  518. { "spx", 0x10, INSTR_S_RD },
  519. { "stpx", 0x11, INSTR_S_RD },
  520. { "stap", 0x12, INSTR_S_RD },
  521. { "sie", 0x14, INSTR_S_RD },
  522. { "pc", 0x18, INSTR_S_RD },
  523. { "sac", 0x19, INSTR_S_RD },
  524. { "cfc", 0x1a, INSTR_S_RD },
  525. { "ipte", 0x21, INSTR_RRE_RR },
  526. { "ipm", 0x22, INSTR_RRE_R0 },
  527. { "ivsk", 0x23, INSTR_RRE_RR },
  528. { "iac", 0x24, INSTR_RRE_R0 },
  529. { "ssar", 0x25, INSTR_RRE_R0 },
  530. { "epar", 0x26, INSTR_RRE_R0 },
  531. { "esar", 0x27, INSTR_RRE_R0 },
  532. { "pt", 0x28, INSTR_RRE_RR },
  533. { "iske", 0x29, INSTR_RRE_RR },
  534. { "rrbe", 0x2a, INSTR_RRE_RR },
  535. { "sske", 0x2b, INSTR_RRE_RR },
  536. { "tb", 0x2c, INSTR_RRE_0R },
  537. { "dxr", 0x2d, INSTR_RRE_F0 },
  538. { "pgin", 0x2e, INSTR_RRE_RR },
  539. { "pgout", 0x2f, INSTR_RRE_RR },
  540. { "csch", 0x30, INSTR_S_00 },
  541. { "hsch", 0x31, INSTR_S_00 },
  542. { "msch", 0x32, INSTR_S_RD },
  543. { "ssch", 0x33, INSTR_S_RD },
  544. { "stsch", 0x34, INSTR_S_RD },
  545. { "tsch", 0x35, INSTR_S_RD },
  546. { "tpi", 0x36, INSTR_S_RD },
  547. { "sal", 0x37, INSTR_S_00 },
  548. { "rsch", 0x38, INSTR_S_00 },
  549. { "stcrw", 0x39, INSTR_S_RD },
  550. { "stcps", 0x3a, INSTR_S_RD },
  551. { "rchp", 0x3b, INSTR_S_00 },
  552. { "schm", 0x3c, INSTR_S_00 },
  553. { "bakr", 0x40, INSTR_RRE_RR },
  554. { "cksm", 0x41, INSTR_RRE_RR },
  555. { "sqdr", 0x44, INSTR_RRE_F0 },
  556. { "sqer", 0x45, INSTR_RRE_F0 },
  557. { "stura", 0x46, INSTR_RRE_RR },
  558. { "msta", 0x47, INSTR_RRE_R0 },
  559. { "palb", 0x48, INSTR_RRE_00 },
  560. { "ereg", 0x49, INSTR_RRE_RR },
  561. { "esta", 0x4a, INSTR_RRE_RR },
  562. { "lura", 0x4b, INSTR_RRE_RR },
  563. { "tar", 0x4c, INSTR_RRE_AR },
  564. { "cpya", 0x4d, INSTR_RRE_AA },
  565. { "sar", 0x4e, INSTR_RRE_AR },
  566. { "ear", 0x4f, INSTR_RRE_RA },
  567. { "csp", 0x50, INSTR_RRE_RR },
  568. { "msr", 0x52, INSTR_RRE_RR },
  569. { "mvpg", 0x54, INSTR_RRE_RR },
  570. { "mvst", 0x55, INSTR_RRE_RR },
  571. { "cuse", 0x57, INSTR_RRE_RR },
  572. { "bsg", 0x58, INSTR_RRE_RR },
  573. { "bsa", 0x5a, INSTR_RRE_RR },
  574. { "clst", 0x5d, INSTR_RRE_RR },
  575. { "srst", 0x5e, INSTR_RRE_RR },
  576. { "cmpsc", 0x63, INSTR_RRE_RR },
  577. { "cmpsc", 0x63, INSTR_RRE_RR },
  578. { "siga", 0x74, INSTR_S_RD },
  579. { "xsch", 0x76, INSTR_S_00 },
  580. { "rp", 0x77, INSTR_S_RD },
  581. { "stcke", 0x78, INSTR_S_RD },
  582. { "sacf", 0x79, INSTR_S_RD },
  583. { "stsi", 0x7d, INSTR_S_RD },
  584. { "srnm", 0x99, INSTR_S_RD },
  585. { "stfpc", 0x9c, INSTR_S_RD },
  586. { "lfpc", 0x9d, INSTR_S_RD },
  587. { "tre", 0xa5, INSTR_RRE_RR },
  588. { "cuutf", 0xa6, INSTR_RRE_RR },
  589. { "cutfu", 0xa7, INSTR_RRE_RR },
  590. { "stfl", 0xb1, INSTR_S_RD },
  591. { "trap4", 0xff, INSTR_S_RD },
  592. { "", 0, INSTR_INVALID }
  593. };
  594. static struct insn opcode_b3[] = {
  595. #ifdef CONFIG_64BIT
  596. { "maylr", 0x38, INSTR_RRF_F0FF },
  597. { "mylr", 0x39, INSTR_RRF_F0FF },
  598. { "mayr", 0x3a, INSTR_RRF_F0FF },
  599. { "myr", 0x3b, INSTR_RRF_F0FF },
  600. { "mayhr", 0x3c, INSTR_RRF_F0FF },
  601. { "myhr", 0x3d, INSTR_RRF_F0FF },
  602. { "cegbr", 0xa4, INSTR_RRE_RR },
  603. { "cdgbr", 0xa5, INSTR_RRE_RR },
  604. { "cxgbr", 0xa6, INSTR_RRE_RR },
  605. { "cgebr", 0xa8, INSTR_RRF_U0RF },
  606. { "cgdbr", 0xa9, INSTR_RRF_U0RF },
  607. { "cgxbr", 0xaa, INSTR_RRF_U0RF },
  608. { "cfer", 0xb8, INSTR_RRF_U0RF },
  609. { "cfdr", 0xb9, INSTR_RRF_U0RF },
  610. { "cfxr", 0xba, INSTR_RRF_U0RF },
  611. { "cegr", 0xc4, INSTR_RRE_RR },
  612. { "cdgr", 0xc5, INSTR_RRE_RR },
  613. { "cxgr", 0xc6, INSTR_RRE_RR },
  614. { "cger", 0xc8, INSTR_RRF_U0RF },
  615. { "cgdr", 0xc9, INSTR_RRF_U0RF },
  616. { "cgxr", 0xca, INSTR_RRF_U0RF },
  617. #endif
  618. { "lpebr", 0x00, INSTR_RRE_FF },
  619. { "lnebr", 0x01, INSTR_RRE_FF },
  620. { "ltebr", 0x02, INSTR_RRE_FF },
  621. { "lcebr", 0x03, INSTR_RRE_FF },
  622. { "ldebr", 0x04, INSTR_RRE_FF },
  623. { "lxdbr", 0x05, INSTR_RRE_FF },
  624. { "lxebr", 0x06, INSTR_RRE_FF },
  625. { "mxdbr", 0x07, INSTR_RRE_FF },
  626. { "kebr", 0x08, INSTR_RRE_FF },
  627. { "cebr", 0x09, INSTR_RRE_FF },
  628. { "aebr", 0x0a, INSTR_RRE_FF },
  629. { "sebr", 0x0b, INSTR_RRE_FF },
  630. { "mdebr", 0x0c, INSTR_RRE_FF },
  631. { "debr", 0x0d, INSTR_RRE_FF },
  632. { "maebr", 0x0e, INSTR_RRF_F0FF },
  633. { "msebr", 0x0f, INSTR_RRF_F0FF },
  634. { "lpdbr", 0x10, INSTR_RRE_FF },
  635. { "lndbr", 0x11, INSTR_RRE_FF },
  636. { "ltdbr", 0x12, INSTR_RRE_FF },
  637. { "lcdbr", 0x13, INSTR_RRE_FF },
  638. { "sqebr", 0x14, INSTR_RRE_FF },
  639. { "sqdbr", 0x15, INSTR_RRE_FF },
  640. { "sqxbr", 0x16, INSTR_RRE_FF },
  641. { "meebr", 0x17, INSTR_RRE_FF },
  642. { "kdbr", 0x18, INSTR_RRE_FF },
  643. { "cdbr", 0x19, INSTR_RRE_FF },
  644. { "adbr", 0x1a, INSTR_RRE_FF },
  645. { "sdbr", 0x1b, INSTR_RRE_FF },
  646. { "mdbr", 0x1c, INSTR_RRE_FF },
  647. { "ddbr", 0x1d, INSTR_RRE_FF },
  648. { "madbr", 0x1e, INSTR_RRF_F0FF },
  649. { "msdbr", 0x1f, INSTR_RRF_F0FF },
  650. { "lder", 0x24, INSTR_RRE_FF },
  651. { "lxdr", 0x25, INSTR_RRE_FF },
  652. { "lxer", 0x26, INSTR_RRE_FF },
  653. { "maer", 0x2e, INSTR_RRF_F0FF },
  654. { "mser", 0x2f, INSTR_RRF_F0FF },
  655. { "sqxr", 0x36, INSTR_RRE_FF },
  656. { "meer", 0x37, INSTR_RRE_FF },
  657. { "madr", 0x3e, INSTR_RRF_F0FF },
  658. { "msdr", 0x3f, INSTR_RRF_F0FF },
  659. { "lpxbr", 0x40, INSTR_RRE_FF },
  660. { "lnxbr", 0x41, INSTR_RRE_FF },
  661. { "ltxbr", 0x42, INSTR_RRE_FF },
  662. { "lcxbr", 0x43, INSTR_RRE_FF },
  663. { "ledbr", 0x44, INSTR_RRE_FF },
  664. { "ldxbr", 0x45, INSTR_RRE_FF },
  665. { "lexbr", 0x46, INSTR_RRE_FF },
  666. { "fixbr", 0x47, INSTR_RRF_U0FF },
  667. { "kxbr", 0x48, INSTR_RRE_FF },
  668. { "cxbr", 0x49, INSTR_RRE_FF },
  669. { "axbr", 0x4a, INSTR_RRE_FF },
  670. { "sxbr", 0x4b, INSTR_RRE_FF },
  671. { "mxbr", 0x4c, INSTR_RRE_FF },
  672. { "dxbr", 0x4d, INSTR_RRE_FF },
  673. { "tbedr", 0x50, INSTR_RRF_U0FF },
  674. { "tbdr", 0x51, INSTR_RRF_U0FF },
  675. { "diebr", 0x53, INSTR_RRF_FUFF },
  676. { "fiebr", 0x57, INSTR_RRF_U0FF },
  677. { "thder", 0x58, INSTR_RRE_RR },
  678. { "thdr", 0x59, INSTR_RRE_RR },
  679. { "didbr", 0x5b, INSTR_RRF_FUFF },
  680. { "fidbr", 0x5f, INSTR_RRF_U0FF },
  681. { "lpxr", 0x60, INSTR_RRE_FF },
  682. { "lnxr", 0x61, INSTR_RRE_FF },
  683. { "ltxr", 0x62, INSTR_RRE_FF },
  684. { "lcxr", 0x63, INSTR_RRE_FF },
  685. { "lxr", 0x65, INSTR_RRE_RR },
  686. { "lexr", 0x66, INSTR_RRE_FF },
  687. { "fixr", 0x67, INSTR_RRF_U0FF },
  688. { "cxr", 0x69, INSTR_RRE_FF },
  689. { "lzer", 0x74, INSTR_RRE_R0 },
  690. { "lzdr", 0x75, INSTR_RRE_R0 },
  691. { "lzxr", 0x76, INSTR_RRE_R0 },
  692. { "fier", 0x77, INSTR_RRF_U0FF },
  693. { "fidr", 0x7f, INSTR_RRF_U0FF },
  694. { "sfpc", 0x84, INSTR_RRE_RR_OPT },
  695. { "efpc", 0x8c, INSTR_RRE_RR_OPT },
  696. { "cefbr", 0x94, INSTR_RRE_RF },
  697. { "cdfbr", 0x95, INSTR_RRE_RF },
  698. { "cxfbr", 0x96, INSTR_RRE_RF },
  699. { "cfebr", 0x98, INSTR_RRF_U0RF },
  700. { "cfdbr", 0x99, INSTR_RRF_U0RF },
  701. { "cfxbr", 0x9a, INSTR_RRF_U0RF },
  702. { "cefr", 0xb4, INSTR_RRE_RF },
  703. { "cdfr", 0xb5, INSTR_RRE_RF },
  704. { "cxfr", 0xb6, INSTR_RRE_RF },
  705. { "", 0, INSTR_INVALID }
  706. };
  707. static struct insn opcode_b9[] = {
  708. #ifdef CONFIG_64BIT
  709. { "lpgr", 0x00, INSTR_RRE_RR },
  710. { "lngr", 0x01, INSTR_RRE_RR },
  711. { "ltgr", 0x02, INSTR_RRE_RR },
  712. { "lcgr", 0x03, INSTR_RRE_RR },
  713. { "lgr", 0x04, INSTR_RRE_RR },
  714. { "lurag", 0x05, INSTR_RRE_RR },
  715. { "lgbr", 0x06, INSTR_RRE_RR },
  716. { "lghr", 0x07, INSTR_RRE_RR },
  717. { "agr", 0x08, INSTR_RRE_RR },
  718. { "sgr", 0x09, INSTR_RRE_RR },
  719. { "algr", 0x0a, INSTR_RRE_RR },
  720. { "slgr", 0x0b, INSTR_RRE_RR },
  721. { "msgr", 0x0c, INSTR_RRE_RR },
  722. { "dsgr", 0x0d, INSTR_RRE_RR },
  723. { "eregg", 0x0e, INSTR_RRE_RR },
  724. { "lrvgr", 0x0f, INSTR_RRE_RR },
  725. { "lpgfr", 0x10, INSTR_RRE_RR },
  726. { "lngfr", 0x11, INSTR_RRE_RR },
  727. { "ltgfr", 0x12, INSTR_RRE_RR },
  728. { "lcgfr", 0x13, INSTR_RRE_RR },
  729. { "lgfr", 0x14, INSTR_RRE_RR },
  730. { "llgfr", 0x16, INSTR_RRE_RR },
  731. { "llgtr", 0x17, INSTR_RRE_RR },
  732. { "agfr", 0x18, INSTR_RRE_RR },
  733. { "sgfr", 0x19, INSTR_RRE_RR },
  734. { "algfr", 0x1a, INSTR_RRE_RR },
  735. { "slgfr", 0x1b, INSTR_RRE_RR },
  736. { "msgfr", 0x1c, INSTR_RRE_RR },
  737. { "dsgfr", 0x1d, INSTR_RRE_RR },
  738. { "cgr", 0x20, INSTR_RRE_RR },
  739. { "clgr", 0x21, INSTR_RRE_RR },
  740. { "sturg", 0x25, INSTR_RRE_RR },
  741. { "lbr", 0x26, INSTR_RRE_RR },
  742. { "lhr", 0x27, INSTR_RRE_RR },
  743. { "cgfr", 0x30, INSTR_RRE_RR },
  744. { "clgfr", 0x31, INSTR_RRE_RR },
  745. { "bctgr", 0x46, INSTR_RRE_RR },
  746. { "ngr", 0x80, INSTR_RRE_RR },
  747. { "ogr", 0x81, INSTR_RRE_RR },
  748. { "xgr", 0x82, INSTR_RRE_RR },
  749. { "flogr", 0x83, INSTR_RRE_RR },
  750. { "llgcr", 0x84, INSTR_RRE_RR },
  751. { "llghr", 0x85, INSTR_RRE_RR },
  752. { "mlgr", 0x86, INSTR_RRE_RR },
  753. { "dlgr", 0x87, INSTR_RRE_RR },
  754. { "alcgr", 0x88, INSTR_RRE_RR },
  755. { "slbgr", 0x89, INSTR_RRE_RR },
  756. { "cspg", 0x8a, INSTR_RRE_RR },
  757. { "idte", 0x8e, INSTR_RRF_R0RR },
  758. { "llcr", 0x94, INSTR_RRE_RR },
  759. { "llhr", 0x95, INSTR_RRE_RR },
  760. { "esea", 0x9d, INSTR_RRE_R0 },
  761. { "lptea", 0xaa, INSTR_RRF_RURR },
  762. { "cu14", 0xb0, INSTR_RRF_M0RR },
  763. { "cu24", 0xb1, INSTR_RRF_M0RR },
  764. { "cu41", 0xb2, INSTR_RRF_M0RR },
  765. { "cu42", 0xb3, INSTR_RRF_M0RR },
  766. #endif
  767. { "kmac", 0x1e, INSTR_RRE_RR },
  768. { "lrvr", 0x1f, INSTR_RRE_RR },
  769. { "km", 0x2e, INSTR_RRE_RR },
  770. { "kmc", 0x2f, INSTR_RRE_RR },
  771. { "kimd", 0x3e, INSTR_RRE_RR },
  772. { "klmd", 0x3f, INSTR_RRE_RR },
  773. { "epsw", 0x8d, INSTR_RRE_RR },
  774. { "trtt", 0x90, INSTR_RRE_RR },
  775. { "trtt", 0x90, INSTR_RRF_M0RR },
  776. { "trto", 0x91, INSTR_RRE_RR },
  777. { "trto", 0x91, INSTR_RRF_M0RR },
  778. { "trot", 0x92, INSTR_RRE_RR },
  779. { "trot", 0x92, INSTR_RRF_M0RR },
  780. { "troo", 0x93, INSTR_RRE_RR },
  781. { "troo", 0x93, INSTR_RRF_M0RR },
  782. { "mlr", 0x96, INSTR_RRE_RR },
  783. { "dlr", 0x97, INSTR_RRE_RR },
  784. { "alcr", 0x98, INSTR_RRE_RR },
  785. { "slbr", 0x99, INSTR_RRE_RR },
  786. { "", 0, INSTR_INVALID }
  787. };
  788. static struct insn opcode_c0[] = {
  789. #ifdef CONFIG_64BIT
  790. { "lgfi", 0x01, INSTR_RIL_RI },
  791. { "xihf", 0x06, INSTR_RIL_RU },
  792. { "xilf", 0x07, INSTR_RIL_RU },
  793. { "iihf", 0x08, INSTR_RIL_RU },
  794. { "iilf", 0x09, INSTR_RIL_RU },
  795. { "nihf", 0x0a, INSTR_RIL_RU },
  796. { "nilf", 0x0b, INSTR_RIL_RU },
  797. { "oihf", 0x0c, INSTR_RIL_RU },
  798. { "oilf", 0x0d, INSTR_RIL_RU },
  799. { "llihf", 0x0e, INSTR_RIL_RU },
  800. { "llilf", 0x0f, INSTR_RIL_RU },
  801. #endif
  802. { "larl", 0x00, INSTR_RIL_RP },
  803. { "brcl", 0x04, INSTR_RIL_UP },
  804. { "brasl", 0x05, INSTR_RIL_RP },
  805. { "", 0, INSTR_INVALID }
  806. };
  807. static struct insn opcode_c2[] = {
  808. #ifdef CONFIG_64BIT
  809. { "slgfi", 0x04, INSTR_RIL_RU },
  810. { "slfi", 0x05, INSTR_RIL_RU },
  811. { "agfi", 0x08, INSTR_RIL_RI },
  812. { "afi", 0x09, INSTR_RIL_RI },
  813. { "algfi", 0x0a, INSTR_RIL_RU },
  814. { "alfi", 0x0b, INSTR_RIL_RU },
  815. { "cgfi", 0x0c, INSTR_RIL_RI },
  816. { "cfi", 0x0d, INSTR_RIL_RI },
  817. { "clgfi", 0x0e, INSTR_RIL_RU },
  818. { "clfi", 0x0f, INSTR_RIL_RU },
  819. #endif
  820. { "", 0, INSTR_INVALID }
  821. };
  822. static struct insn opcode_c8[] = {
  823. #ifdef CONFIG_64BIT
  824. { "mvcos", 0x00, INSTR_SSF_RRDRD },
  825. #endif
  826. { "", 0, INSTR_INVALID }
  827. };
  828. static struct insn opcode_e3[] = {
  829. #ifdef CONFIG_64BIT
  830. { "ltg", 0x02, INSTR_RXY_RRRD },
  831. { "lrag", 0x03, INSTR_RXY_RRRD },
  832. { "lg", 0x04, INSTR_RXY_RRRD },
  833. { "cvby", 0x06, INSTR_RXY_RRRD },
  834. { "ag", 0x08, INSTR_RXY_RRRD },
  835. { "sg", 0x09, INSTR_RXY_RRRD },
  836. { "alg", 0x0a, INSTR_RXY_RRRD },
  837. { "slg", 0x0b, INSTR_RXY_RRRD },
  838. { "msg", 0x0c, INSTR_RXY_RRRD },
  839. { "dsg", 0x0d, INSTR_RXY_RRRD },
  840. { "cvbg", 0x0e, INSTR_RXY_RRRD },
  841. { "lrvg", 0x0f, INSTR_RXY_RRRD },
  842. { "lt", 0x12, INSTR_RXY_RRRD },
  843. { "lray", 0x13, INSTR_RXY_RRRD },
  844. { "lgf", 0x14, INSTR_RXY_RRRD },
  845. { "lgh", 0x15, INSTR_RXY_RRRD },
  846. { "llgf", 0x16, INSTR_RXY_RRRD },
  847. { "llgt", 0x17, INSTR_RXY_RRRD },
  848. { "agf", 0x18, INSTR_RXY_RRRD },
  849. { "sgf", 0x19, INSTR_RXY_RRRD },
  850. { "algf", 0x1a, INSTR_RXY_RRRD },
  851. { "slgf", 0x1b, INSTR_RXY_RRRD },
  852. { "msgf", 0x1c, INSTR_RXY_RRRD },
  853. { "dsgf", 0x1d, INSTR_RXY_RRRD },
  854. { "cg", 0x20, INSTR_RXY_RRRD },
  855. { "clg", 0x21, INSTR_RXY_RRRD },
  856. { "stg", 0x24, INSTR_RXY_RRRD },
  857. { "cvdy", 0x26, INSTR_RXY_RRRD },
  858. { "cvdg", 0x2e, INSTR_RXY_RRRD },
  859. { "strvg", 0x2f, INSTR_RXY_RRRD },
  860. { "cgf", 0x30, INSTR_RXY_RRRD },
  861. { "clgf", 0x31, INSTR_RXY_RRRD },
  862. { "strvh", 0x3f, INSTR_RXY_RRRD },
  863. { "bctg", 0x46, INSTR_RXY_RRRD },
  864. { "sty", 0x50, INSTR_RXY_RRRD },
  865. { "msy", 0x51, INSTR_RXY_RRRD },
  866. { "ny", 0x54, INSTR_RXY_RRRD },
  867. { "cly", 0x55, INSTR_RXY_RRRD },
  868. { "oy", 0x56, INSTR_RXY_RRRD },
  869. { "xy", 0x57, INSTR_RXY_RRRD },
  870. { "ly", 0x58, INSTR_RXY_RRRD },
  871. { "cy", 0x59, INSTR_RXY_RRRD },
  872. { "ay", 0x5a, INSTR_RXY_RRRD },
  873. { "sy", 0x5b, INSTR_RXY_RRRD },
  874. { "aly", 0x5e, INSTR_RXY_RRRD },
  875. { "sly", 0x5f, INSTR_RXY_RRRD },
  876. { "sthy", 0x70, INSTR_RXY_RRRD },
  877. { "lay", 0x71, INSTR_RXY_RRRD },
  878. { "stcy", 0x72, INSTR_RXY_RRRD },
  879. { "icy", 0x73, INSTR_RXY_RRRD },
  880. { "lb", 0x76, INSTR_RXY_RRRD },
  881. { "lgb", 0x77, INSTR_RXY_RRRD },
  882. { "lhy", 0x78, INSTR_RXY_RRRD },
  883. { "chy", 0x79, INSTR_RXY_RRRD },
  884. { "ahy", 0x7a, INSTR_RXY_RRRD },
  885. { "shy", 0x7b, INSTR_RXY_RRRD },
  886. { "ng", 0x80, INSTR_RXY_RRRD },
  887. { "og", 0x81, INSTR_RXY_RRRD },
  888. { "xg", 0x82, INSTR_RXY_RRRD },
  889. { "mlg", 0x86, INSTR_RXY_RRRD },
  890. { "dlg", 0x87, INSTR_RXY_RRRD },
  891. { "alcg", 0x88, INSTR_RXY_RRRD },
  892. { "slbg", 0x89, INSTR_RXY_RRRD },
  893. { "stpq", 0x8e, INSTR_RXY_RRRD },
  894. { "lpq", 0x8f, INSTR_RXY_RRRD },
  895. { "llgc", 0x90, INSTR_RXY_RRRD },
  896. { "llgh", 0x91, INSTR_RXY_RRRD },
  897. { "llc", 0x94, INSTR_RXY_RRRD },
  898. { "llh", 0x95, INSTR_RXY_RRRD },
  899. #endif
  900. { "lrv", 0x1e, INSTR_RXY_RRRD },
  901. { "lrvh", 0x1f, INSTR_RXY_RRRD },
  902. { "strv", 0x3e, INSTR_RXY_RRRD },
  903. { "ml", 0x96, INSTR_RXY_RRRD },
  904. { "dl", 0x97, INSTR_RXY_RRRD },
  905. { "alc", 0x98, INSTR_RXY_RRRD },
  906. { "slb", 0x99, INSTR_RXY_RRRD },
  907. { "", 0, INSTR_INVALID }
  908. };
  909. static struct insn opcode_e5[] = {
  910. #ifdef CONFIG_64BIT
  911. { "strag", 0x02, INSTR_SSE_RDRD },
  912. #endif
  913. { "lasp", 0x00, INSTR_SSE_RDRD },
  914. { "tprot", 0x01, INSTR_SSE_RDRD },
  915. { "mvcsk", 0x0e, INSTR_SSE_RDRD },
  916. { "mvcdk", 0x0f, INSTR_SSE_RDRD },
  917. { "", 0, INSTR_INVALID }
  918. };
  919. static struct insn opcode_eb[] = {
  920. #ifdef CONFIG_64BIT
  921. { "lmg", 0x04, INSTR_RSY_RRRD },
  922. { "srag", 0x0a, INSTR_RSY_RRRD },
  923. { "slag", 0x0b, INSTR_RSY_RRRD },
  924. { "srlg", 0x0c, INSTR_RSY_RRRD },
  925. { "sllg", 0x0d, INSTR_RSY_RRRD },
  926. { "tracg", 0x0f, INSTR_RSY_RRRD },
  927. { "csy", 0x14, INSTR_RSY_RRRD },
  928. { "rllg", 0x1c, INSTR_RSY_RRRD },
  929. { "clmh", 0x20, INSTR_RSY_RURD },
  930. { "clmy", 0x21, INSTR_RSY_RURD },
  931. { "stmg", 0x24, INSTR_RSY_RRRD },
  932. { "stctg", 0x25, INSTR_RSY_CCRD },
  933. { "stmh", 0x26, INSTR_RSY_RRRD },
  934. { "stcmh", 0x2c, INSTR_RSY_RURD },
  935. { "stcmy", 0x2d, INSTR_RSY_RURD },
  936. { "lctlg", 0x2f, INSTR_RSY_CCRD },
  937. { "csg", 0x30, INSTR_RSY_RRRD },
  938. { "cdsy", 0x31, INSTR_RSY_RRRD },
  939. { "cdsg", 0x3e, INSTR_RSY_RRRD },
  940. { "bxhg", 0x44, INSTR_RSY_RRRD },
  941. { "bxleg", 0x45, INSTR_RSY_RRRD },
  942. { "tmy", 0x51, INSTR_SIY_URD },
  943. { "mviy", 0x52, INSTR_SIY_URD },
  944. { "niy", 0x54, INSTR_SIY_URD },
  945. { "cliy", 0x55, INSTR_SIY_URD },
  946. { "oiy", 0x56, INSTR_SIY_URD },
  947. { "xiy", 0x57, INSTR_SIY_URD },
  948. { "icmh", 0x80, INSTR_RSE_RURD },
  949. { "icmh", 0x80, INSTR_RSY_RURD },
  950. { "icmy", 0x81, INSTR_RSY_RURD },
  951. { "clclu", 0x8f, INSTR_RSY_RRRD },
  952. { "stmy", 0x90, INSTR_RSY_RRRD },
  953. { "lmh", 0x96, INSTR_RSY_RRRD },
  954. { "lmy", 0x98, INSTR_RSY_RRRD },
  955. { "lamy", 0x9a, INSTR_RSY_AARD },
  956. { "stamy", 0x9b, INSTR_RSY_AARD },
  957. #endif
  958. { "rll", 0x1d, INSTR_RSY_RRRD },
  959. { "mvclu", 0x8e, INSTR_RSY_RRRD },
  960. { "tp", 0xc0, INSTR_RSL_R0RD },
  961. { "", 0, INSTR_INVALID }
  962. };
  963. static struct insn opcode_ec[] = {
  964. #ifdef CONFIG_64BIT
  965. { "brxhg", 0x44, INSTR_RIE_RRP },
  966. { "brxlg", 0x45, INSTR_RIE_RRP },
  967. #endif
  968. { "", 0, INSTR_INVALID }
  969. };
  970. static struct insn opcode_ed[] = {
  971. #ifdef CONFIG_64BIT
  972. { "mayl", 0x38, INSTR_RXF_FRRDF },
  973. { "myl", 0x39, INSTR_RXF_FRRDF },
  974. { "may", 0x3a, INSTR_RXF_FRRDF },
  975. { "my", 0x3b, INSTR_RXF_FRRDF },
  976. { "mayh", 0x3c, INSTR_RXF_FRRDF },
  977. { "myh", 0x3d, INSTR_RXF_FRRDF },
  978. { "ley", 0x64, INSTR_RXY_FRRD },
  979. { "ldy", 0x65, INSTR_RXY_FRRD },
  980. { "stey", 0x66, INSTR_RXY_FRRD },
  981. { "stdy", 0x67, INSTR_RXY_FRRD },
  982. #endif
  983. { "ldeb", 0x04, INSTR_RXE_FRRD },
  984. { "lxdb", 0x05, INSTR_RXE_FRRD },
  985. { "lxeb", 0x06, INSTR_RXE_FRRD },
  986. { "mxdb", 0x07, INSTR_RXE_FRRD },
  987. { "keb", 0x08, INSTR_RXE_FRRD },
  988. { "ceb", 0x09, INSTR_RXE_FRRD },
  989. { "aeb", 0x0a, INSTR_RXE_FRRD },
  990. { "seb", 0x0b, INSTR_RXE_FRRD },
  991. { "mdeb", 0x0c, INSTR_RXE_FRRD },
  992. { "deb", 0x0d, INSTR_RXE_FRRD },
  993. { "maeb", 0x0e, INSTR_RXF_FRRDF },
  994. { "mseb", 0x0f, INSTR_RXF_FRRDF },
  995. { "tceb", 0x10, INSTR_RXE_FRRD },
  996. { "tcdb", 0x11, INSTR_RXE_FRRD },
  997. { "tcxb", 0x12, INSTR_RXE_FRRD },
  998. { "sqeb", 0x14, INSTR_RXE_FRRD },
  999. { "sqdb", 0x15, INSTR_RXE_FRRD },
  1000. { "meeb", 0x17, INSTR_RXE_FRRD },
  1001. { "kdb", 0x18, INSTR_RXE_FRRD },
  1002. { "cdb", 0x19, INSTR_RXE_FRRD },
  1003. { "adb", 0x1a, INSTR_RXE_FRRD },
  1004. { "sdb", 0x1b, INSTR_RXE_FRRD },
  1005. { "mdb", 0x1c, INSTR_RXE_FRRD },
  1006. { "ddb", 0x1d, INSTR_RXE_FRRD },
  1007. { "madb", 0x1e, INSTR_RXF_FRRDF },
  1008. { "msdb", 0x1f, INSTR_RXF_FRRDF },
  1009. { "lde", 0x24, INSTR_RXE_FRRD },
  1010. { "lxd", 0x25, INSTR_RXE_FRRD },
  1011. { "lxe", 0x26, INSTR_RXE_FRRD },
  1012. { "mae", 0x2e, INSTR_RXF_FRRDF },
  1013. { "mse", 0x2f, INSTR_RXF_FRRDF },
  1014. { "sqe", 0x34, INSTR_RXE_FRRD },
  1015. { "mee", 0x37, INSTR_RXE_FRRD },
  1016. { "mad", 0x3e, INSTR_RXF_FRRDF },
  1017. { "msd", 0x3f, INSTR_RXF_FRRDF },
  1018. { "", 0, INSTR_INVALID }
  1019. };
  1020. /* Extracts an operand value from an instruction. */
  1021. static unsigned int extract_operand(unsigned char *code,
  1022. const struct operand *operand)
  1023. {
  1024. unsigned int val;
  1025. int bits;
  1026. /* Extract fragments of the operand byte for byte. */
  1027. code += operand->shift / 8;
  1028. bits = (operand->shift & 7) + operand->bits;
  1029. val = 0;
  1030. do {
  1031. val <<= 8;
  1032. val |= (unsigned int) *code++;
  1033. bits -= 8;
  1034. } while (bits > 0);
  1035. val >>= -bits;
  1036. val &= ((1U << (operand->bits - 1)) << 1) - 1;
  1037. /* Check for special long displacement case. */
  1038. if (operand->bits == 20 && operand->shift == 20)
  1039. val = (val & 0xff) << 12 | (val & 0xfff00) >> 8;
  1040. /* Sign extend value if the operand is signed or pc relative. */
  1041. if ((operand->flags & (OPERAND_SIGNED | OPERAND_PCREL)) &&
  1042. (val & (1U << (operand->bits - 1))))
  1043. val |= (-1U << (operand->bits - 1)) << 1;
  1044. /* Double value if the operand is pc relative. */
  1045. if (operand->flags & OPERAND_PCREL)
  1046. val <<= 1;
  1047. /* Length x in an instructions has real length x + 1. */
  1048. if (operand->flags & OPERAND_LENGTH)
  1049. val++;
  1050. return val;
  1051. }
  1052. static inline int insn_length(unsigned char code)
  1053. {
  1054. return ((((int) code + 64) >> 7) + 1) << 1;
  1055. }
  1056. static struct insn *find_insn(unsigned char *code)
  1057. {
  1058. unsigned char opfrag = code[1];
  1059. unsigned char opmask;
  1060. struct insn *table;
  1061. switch (code[0]) {
  1062. case 0x01:
  1063. table = opcode_01;
  1064. break;
  1065. case 0xa5:
  1066. table = opcode_a5;
  1067. break;
  1068. case 0xa7:
  1069. table = opcode_a7;
  1070. break;
  1071. case 0xb2:
  1072. table = opcode_b2;
  1073. break;
  1074. case 0xb3:
  1075. table = opcode_b3;
  1076. break;
  1077. case 0xb9:
  1078. table = opcode_b9;
  1079. break;
  1080. case 0xc0:
  1081. table = opcode_c0;
  1082. break;
  1083. case 0xc2:
  1084. table = opcode_c2;
  1085. break;
  1086. case 0xc8:
  1087. table = opcode_c8;
  1088. break;
  1089. case 0xe3:
  1090. table = opcode_e3;
  1091. opfrag = code[5];
  1092. break;
  1093. case 0xe5:
  1094. table = opcode_e5;
  1095. break;
  1096. case 0xeb:
  1097. table = opcode_eb;
  1098. opfrag = code[5];
  1099. break;
  1100. case 0xec:
  1101. table = opcode_ec;
  1102. opfrag = code[5];
  1103. break;
  1104. case 0xed:
  1105. table = opcode_ed;
  1106. opfrag = code[5];
  1107. break;
  1108. default:
  1109. table = opcode;
  1110. opfrag = code[0];
  1111. break;
  1112. }
  1113. while (table->format != INSTR_INVALID) {
  1114. opmask = formats[table->format][0];
  1115. if (table->opfrag == (opfrag & opmask))
  1116. return table;
  1117. table++;
  1118. }
  1119. return NULL;
  1120. }
  1121. static int print_insn(char *buffer, unsigned char *code, unsigned long addr)
  1122. {
  1123. struct insn *insn;
  1124. const unsigned char *ops;
  1125. const struct operand *operand;
  1126. unsigned int value;
  1127. char separator;
  1128. char *ptr;
  1129. int i;
  1130. ptr = buffer;
  1131. insn = find_insn(code);
  1132. if (insn) {
  1133. ptr += sprintf(ptr, "%.5s\t", insn->name);
  1134. /* Extract the operands. */
  1135. separator = 0;
  1136. for (ops = formats[insn->format] + 1, i = 0;
  1137. *ops != 0 && i < 6; ops++, i++) {
  1138. operand = operands + *ops;
  1139. value = extract_operand(code, operand);
  1140. if ((operand->flags & OPERAND_INDEX) && value == 0)
  1141. continue;
  1142. if ((operand->flags & OPERAND_BASE) &&
  1143. value == 0 && separator == '(') {
  1144. separator = ',';
  1145. continue;
  1146. }
  1147. if (separator)
  1148. ptr += sprintf(ptr, "%c", separator);
  1149. if (operand->flags & OPERAND_GPR)
  1150. ptr += sprintf(ptr, "%%r%i", value);
  1151. else if (operand->flags & OPERAND_FPR)
  1152. ptr += sprintf(ptr, "%%f%i", value);
  1153. else if (operand->flags & OPERAND_AR)
  1154. ptr += sprintf(ptr, "%%a%i", value);
  1155. else if (operand->flags & OPERAND_CR)
  1156. ptr += sprintf(ptr, "%%c%i", value);
  1157. else if (operand->flags & OPERAND_PCREL)
  1158. ptr += sprintf(ptr, "%lx", (signed int) value
  1159. + addr);
  1160. else if (operand->flags & OPERAND_SIGNED)
  1161. ptr += sprintf(ptr, "%i", value);
  1162. else
  1163. ptr += sprintf(ptr, "%u", value);
  1164. if (operand->flags & OPERAND_DISP)
  1165. separator = '(';
  1166. else if (operand->flags & OPERAND_BASE) {
  1167. ptr += sprintf(ptr, ")");
  1168. separator = ',';
  1169. } else
  1170. separator = ',';
  1171. }
  1172. } else
  1173. ptr += sprintf(ptr, "unknown");
  1174. return (int) (ptr - buffer);
  1175. }
  1176. void show_code(struct pt_regs *regs)
  1177. {
  1178. char *mode = (regs->psw.mask & PSW_MASK_PSTATE) ? "User" : "Krnl";
  1179. unsigned char code[64];
  1180. char buffer[64], *ptr;
  1181. mm_segment_t old_fs;
  1182. unsigned long addr;
  1183. int start, end, opsize, hops, i;
  1184. /* Get a snapshot of the 64 bytes surrounding the fault address. */
  1185. old_fs = get_fs();
  1186. set_fs((regs->psw.mask & PSW_MASK_PSTATE) ? USER_DS : KERNEL_DS);
  1187. for (start = 32; start && regs->psw.addr >= 34 - start; start -= 2) {
  1188. addr = regs->psw.addr - 34 + start;
  1189. if (__copy_from_user(code + start - 2,
  1190. (char __user *) addr, 2))
  1191. break;
  1192. }
  1193. for (end = 32; end < 64; end += 2) {
  1194. addr = regs->psw.addr + end - 32;
  1195. if (__copy_from_user(code + end,
  1196. (char __user *) addr, 2))
  1197. break;
  1198. }
  1199. set_fs(old_fs);
  1200. /* Code snapshot useable ? */
  1201. if ((regs->psw.addr & 1) || start >= end) {
  1202. printk("%s Code: Bad PSW.\n", mode);
  1203. return;
  1204. }
  1205. /* Find a starting point for the disassembly. */
  1206. while (start < 32) {
  1207. for (i = 0, hops = 0; start + i < 32 && hops < 3; hops++) {
  1208. if (!find_insn(code + start + i))
  1209. break;
  1210. i += insn_length(code[start + i]);
  1211. }
  1212. if (start + i == 32)
  1213. /* Looks good, sequence ends at PSW. */
  1214. break;
  1215. start += 2;
  1216. }
  1217. /* Decode the instructions. */
  1218. ptr = buffer;
  1219. ptr += sprintf(ptr, "%s Code:", mode);
  1220. hops = 0;
  1221. while (start < end && hops < 8) {
  1222. *ptr++ = (start == 32) ? '>' : ' ';
  1223. addr = regs->psw.addr + start - 32;
  1224. ptr += sprintf(ptr, ONELONG, addr);
  1225. opsize = insn_length(code[start]);
  1226. if (start + opsize >= end)
  1227. break;
  1228. for (i = 0; i < opsize; i++)
  1229. ptr += sprintf(ptr, "%02x", code[start + i]);
  1230. *ptr++ = '\t';
  1231. if (i < 6)
  1232. *ptr++ = '\t';
  1233. ptr += print_insn(ptr, code + start, addr);
  1234. start += opsize;
  1235. printk(buffer);
  1236. ptr = buffer;
  1237. ptr += sprintf(ptr, "\n ");
  1238. hops++;
  1239. }
  1240. printk("\n");
  1241. }