fec.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /****************************************************************************/
  2. /*
  3. * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
  4. * processors.
  5. *
  6. * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
  7. * (C) Copyright 2000-2001, Lineo (www.lineo.com)
  8. */
  9. /****************************************************************************/
  10. #ifndef FEC_H
  11. #define FEC_H
  12. /****************************************************************************/
  13. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  14. defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
  15. defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  16. /*
  17. * Just figures, Motorola would have to change the offsets for
  18. * registers in the same peripheral device on different models
  19. * of the ColdFire!
  20. */
  21. #define FEC_IEVENT 0x004 /* Interrupt event reg */
  22. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  23. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  24. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  25. #define FEC_ECNTRL 0x024 /* Ethernet control reg */
  26. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  27. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  28. #define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
  29. #define FEC_R_CNTRL 0x084 /* Receive control reg */
  30. #define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
  31. #define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
  32. #define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
  33. #define FEC_OPD 0x0ec /* Opcode + Pause duration */
  34. #define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
  35. #define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
  36. #define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
  37. #define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
  38. #define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
  39. #define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
  40. #define FEC_R_FSTART 0x150 /* FIFO receive start reg */
  41. #define FEC_R_DES_START 0x180 /* Receive descriptor ring */
  42. #define FEC_X_DES_START 0x184 /* Transmit descriptor ring */
  43. #define FEC_R_BUFF_SIZE 0x188 /* Maximum receive buff size */
  44. #define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
  45. #define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
  46. #define BM_MIIGSK_CFGR_MII 0x00
  47. #define BM_MIIGSK_CFGR_RMII 0x01
  48. #define BM_MIIGSK_CFGR_FRCONT_10M 0x40
  49. #else
  50. #define FEC_ECNTRL 0x000 /* Ethernet control reg */
  51. #define FEC_IEVENT 0x004 /* Interrupt even reg */
  52. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  53. #define FEC_IVEC 0x00c /* Interrupt vec status reg */
  54. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  55. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  56. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  57. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  58. #define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
  59. #define FEC_R_FSTART 0x090 /* FIFO receive start reg */
  60. #define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
  61. #define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
  62. #define FEC_R_CNTRL 0x104 /* Receive control reg */
  63. #define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
  64. #define FEC_X_CNTRL 0x144 /* Transmit Control reg */
  65. #define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
  66. #define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
  67. #define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
  68. #define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
  69. #define FEC_R_DES_START 0x3d0 /* Receive descriptor ring */
  70. #define FEC_X_DES_START 0x3d4 /* Transmit descriptor ring */
  71. #define FEC_R_BUFF_SIZE 0x3d8 /* Maximum receive buff size */
  72. #define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
  73. #endif /* CONFIG_M5272 */
  74. /*
  75. * Define the buffer descriptor structure.
  76. */
  77. #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  78. struct bufdesc {
  79. unsigned short cbd_datlen; /* Data length */
  80. unsigned short cbd_sc; /* Control and status info */
  81. unsigned long cbd_bufaddr; /* Buffer address */
  82. };
  83. #else
  84. struct bufdesc {
  85. unsigned short cbd_sc; /* Control and status info */
  86. unsigned short cbd_datlen; /* Data length */
  87. unsigned long cbd_bufaddr; /* Buffer address */
  88. };
  89. #endif
  90. /*
  91. * The following definitions courtesy of commproc.h, which where
  92. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
  93. */
  94. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  95. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  96. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  97. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  98. #define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
  99. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  100. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  101. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  102. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  103. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  104. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  105. #define BD_SC_CD ((ushort)0x0001) /* ?? */
  106. /* Buffer descriptor control/status used by Ethernet receive.
  107. */
  108. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  109. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  110. #define BD_ENET_RX_INTR ((ushort)0x1000)
  111. #define BD_ENET_RX_LAST ((ushort)0x0800)
  112. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  113. #define BD_ENET_RX_MISS ((ushort)0x0100)
  114. #define BD_ENET_RX_LG ((ushort)0x0020)
  115. #define BD_ENET_RX_NO ((ushort)0x0010)
  116. #define BD_ENET_RX_SH ((ushort)0x0008)
  117. #define BD_ENET_RX_CR ((ushort)0x0004)
  118. #define BD_ENET_RX_OV ((ushort)0x0002)
  119. #define BD_ENET_RX_CL ((ushort)0x0001)
  120. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  121. /* Buffer descriptor control/status used by Ethernet transmit.
  122. */
  123. #define BD_ENET_TX_READY ((ushort)0x8000)
  124. #define BD_ENET_TX_PAD ((ushort)0x4000)
  125. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  126. #define BD_ENET_TX_INTR ((ushort)0x1000)
  127. #define BD_ENET_TX_LAST ((ushort)0x0800)
  128. #define BD_ENET_TX_TC ((ushort)0x0400)
  129. #define BD_ENET_TX_DEF ((ushort)0x0200)
  130. #define BD_ENET_TX_HB ((ushort)0x0100)
  131. #define BD_ENET_TX_LC ((ushort)0x0080)
  132. #define BD_ENET_TX_RL ((ushort)0x0040)
  133. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  134. #define BD_ENET_TX_UN ((ushort)0x0002)
  135. #define BD_ENET_TX_CSL ((ushort)0x0001)
  136. #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
  137. /*enhanced buffer desciptor control/status used by Ethernet transmit*/
  138. #define BD_ENET_TX_INT 0x40000000
  139. #define BD_ENET_TX_TS 0x20000000
  140. /* This device has up to three irqs on some platforms */
  141. #define FEC_IRQ_NUM 3
  142. /* The number of Tx and Rx buffers. These are allocated from the page
  143. * pool. The code may assume these are power of two, so it it best
  144. * to keep them that size.
  145. * We don't need to allocate pages for the transmitter. We just use
  146. * the skbuffer directly.
  147. */
  148. #define FEC_ENET_RX_PAGES 8
  149. #define FEC_ENET_RX_FRSIZE 2048
  150. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  151. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  152. #define FEC_ENET_TX_FRSIZE 2048
  153. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  154. #define TX_RING_SIZE 16 /* Must be power of two */
  155. #define TX_RING_MOD_MASK 15 /* for this to work */
  156. #define BD_ENET_RX_INT 0x00800000
  157. #define BD_ENET_RX_PTP ((ushort)0x0400)
  158. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  159. * tx_bd_base always point to the base of the buffer descriptors. The
  160. * cur_rx and cur_tx point to the currently available buffer.
  161. * The dirty_tx tracks the current buffer that is being sent by the
  162. * controller. The cur_tx and dirty_tx are equal under both completely
  163. * empty and completely full conditions. The empty/ready indicator in
  164. * the buffer descriptor determines the actual condition.
  165. */
  166. struct fec_enet_private {
  167. /* Hardware registers of the FEC device */
  168. void __iomem *hwp;
  169. struct net_device *netdev;
  170. struct clk *clk_ipg;
  171. struct clk *clk_ahb;
  172. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  173. unsigned char *tx_bounce[TX_RING_SIZE];
  174. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  175. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  176. ushort skb_cur;
  177. ushort skb_dirty;
  178. /* CPM dual port RAM relative addresses */
  179. dma_addr_t bd_dma;
  180. /* Address of Rx and Tx buffers */
  181. struct bufdesc *rx_bd_base;
  182. struct bufdesc *tx_bd_base;
  183. /* The next free ring entry */
  184. struct bufdesc *cur_rx, *cur_tx;
  185. /* The ring entries to be free()ed */
  186. struct bufdesc *dirty_tx;
  187. uint tx_full;
  188. /* hold while accessing the HW like ringbuffer for tx/rx but not MAC */
  189. spinlock_t hw_lock;
  190. struct platform_device *pdev;
  191. int opened;
  192. int dev_id;
  193. /* Phylib and MDIO interface */
  194. struct mii_bus *mii_bus;
  195. struct phy_device *phy_dev;
  196. int mii_timeout;
  197. uint phy_speed;
  198. phy_interface_t phy_interface;
  199. int link;
  200. int full_duplex;
  201. struct completion mdio_done;
  202. int irq[FEC_IRQ_NUM];
  203. };
  204. /****************************************************************************/
  205. #endif /* FEC_H */