da8xx-fb.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. resource_size_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcd_fck_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT |
  191. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  192. },
  193. /* Sharp LK043T1DG01 */
  194. [1] = {
  195. .name = "Sharp_LK043T1DG01",
  196. .xres = 480,
  197. .yres = 272,
  198. .pixclock = KHZ2PICOS(7833),
  199. .left_margin = 2,
  200. .right_margin = 2,
  201. .upper_margin = 2,
  202. .lower_margin = 2,
  203. .hsync_len = 41,
  204. .vsync_len = 10,
  205. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  206. .flag = 0,
  207. },
  208. [2] = {
  209. /* Hitachi SP10Q010 */
  210. .name = "SP10Q010",
  211. .xres = 320,
  212. .yres = 240,
  213. .pixclock = KHZ2PICOS(7833),
  214. .left_margin = 10,
  215. .right_margin = 10,
  216. .upper_margin = 10,
  217. .lower_margin = 10,
  218. .hsync_len = 10,
  219. .vsync_len = 10,
  220. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  221. .flag = 0,
  222. },
  223. };
  224. /* Enable the Raster Engine of the LCD Controller */
  225. static inline void lcd_enable_raster(void)
  226. {
  227. u32 reg;
  228. /* Put LCDC in reset for several cycles */
  229. if (lcd_revision == LCD_VERSION_2)
  230. /* Write 1 to reset LCDC */
  231. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  232. mdelay(1);
  233. /* Bring LCDC out of reset */
  234. if (lcd_revision == LCD_VERSION_2)
  235. lcdc_write(0, LCD_CLK_RESET_REG);
  236. mdelay(1);
  237. /* Above reset sequence doesnot reset register context */
  238. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  239. if (!(reg & LCD_RASTER_ENABLE))
  240. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  241. }
  242. /* Disable the Raster Engine of the LCD Controller */
  243. static inline void lcd_disable_raster(bool wait_for_frame_done)
  244. {
  245. u32 reg;
  246. int ret;
  247. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  248. if (reg & LCD_RASTER_ENABLE)
  249. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  250. else
  251. /* return if already disabled */
  252. return;
  253. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  254. frame_done_flag = 0;
  255. ret = wait_event_interruptible_timeout(frame_done_wq,
  256. frame_done_flag != 0,
  257. msecs_to_jiffies(50));
  258. if (ret == 0)
  259. pr_err("LCD Controller timed out\n");
  260. }
  261. }
  262. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  263. {
  264. u32 start;
  265. u32 end;
  266. u32 reg_ras;
  267. u32 reg_dma;
  268. u32 reg_int;
  269. /* init reg to clear PLM (loading mode) fields */
  270. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  271. reg_ras &= ~(3 << 20);
  272. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  273. if (load_mode == LOAD_DATA) {
  274. start = par->dma_start;
  275. end = par->dma_end;
  276. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  277. if (lcd_revision == LCD_VERSION_1) {
  278. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  279. } else {
  280. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  281. LCD_V2_END_OF_FRAME0_INT_ENA |
  282. LCD_V2_END_OF_FRAME1_INT_ENA |
  283. LCD_FRAME_DONE;
  284. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  285. }
  286. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  287. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  288. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  289. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  290. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  291. } else if (load_mode == LOAD_PALETTE) {
  292. start = par->p_palette_base;
  293. end = start + par->palette_sz - 1;
  294. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  295. if (lcd_revision == LCD_VERSION_1) {
  296. reg_ras |= LCD_V1_PL_INT_ENA;
  297. } else {
  298. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  299. LCD_V2_PL_INT_ENA;
  300. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  301. }
  302. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  303. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  304. }
  305. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  306. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  307. /*
  308. * The Raster enable bit must be set after all other control fields are
  309. * set.
  310. */
  311. lcd_enable_raster();
  312. }
  313. /* Configure the Burst Size and fifo threhold of DMA */
  314. static int lcd_cfg_dma(int burst_size, int fifo_th)
  315. {
  316. u32 reg;
  317. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  318. switch (burst_size) {
  319. case 1:
  320. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  321. break;
  322. case 2:
  323. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  324. break;
  325. case 4:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  327. break;
  328. case 8:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  330. break;
  331. case 16:
  332. default:
  333. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  334. break;
  335. }
  336. reg |= (fifo_th << 8);
  337. lcdc_write(reg, LCD_DMA_CTRL_REG);
  338. return 0;
  339. }
  340. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  341. {
  342. u32 reg;
  343. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  344. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  345. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  346. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  347. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  348. }
  349. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  350. int front_porch)
  351. {
  352. u32 reg;
  353. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  354. reg |= ((back_porch & 0xff) << 24)
  355. | ((front_porch & 0xff) << 16)
  356. | ((pulse_width & 0x3f) << 10);
  357. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  358. }
  359. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  360. int front_porch)
  361. {
  362. u32 reg;
  363. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  364. reg |= ((back_porch & 0xff) << 24)
  365. | ((front_porch & 0xff) << 16)
  366. | ((pulse_width & 0x3f) << 10);
  367. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  368. }
  369. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  370. struct fb_videomode *panel)
  371. {
  372. u32 reg;
  373. u32 reg_int;
  374. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  375. LCD_MONO_8BIT_MODE |
  376. LCD_MONOCHROME_MODE);
  377. switch (cfg->panel_shade) {
  378. case MONOCHROME:
  379. reg |= LCD_MONOCHROME_MODE;
  380. if (cfg->mono_8bit_mode)
  381. reg |= LCD_MONO_8BIT_MODE;
  382. break;
  383. case COLOR_ACTIVE:
  384. reg |= LCD_TFT_MODE;
  385. if (cfg->tft_alt_mode)
  386. reg |= LCD_TFT_ALT_ENABLE;
  387. break;
  388. case COLOR_PASSIVE:
  389. /* AC bias applicable only for Pasive panels */
  390. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  391. if (cfg->bpp == 12 && cfg->stn_565_mode)
  392. reg |= LCD_STN_565_ENABLE;
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. /* enable additional interrupts here */
  398. if (lcd_revision == LCD_VERSION_1) {
  399. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  400. } else {
  401. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  402. LCD_V2_UNDERFLOW_INT_ENA;
  403. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  404. }
  405. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  406. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  407. reg |= LCD_SYNC_CTRL;
  408. if (cfg->sync_edge)
  409. reg |= LCD_SYNC_EDGE;
  410. else
  411. reg &= ~LCD_SYNC_EDGE;
  412. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  413. reg |= LCD_INVERT_LINE_CLOCK;
  414. else
  415. reg &= ~LCD_INVERT_LINE_CLOCK;
  416. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  417. reg |= LCD_INVERT_FRAME_CLOCK;
  418. else
  419. reg &= ~LCD_INVERT_FRAME_CLOCK;
  420. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  421. return 0;
  422. }
  423. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  424. u32 bpp, u32 raster_order)
  425. {
  426. u32 reg;
  427. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  428. return -EINVAL;
  429. /* Set the Panel Width */
  430. /* Pixels per line = (PPL + 1)*16 */
  431. if (lcd_revision == LCD_VERSION_1) {
  432. /*
  433. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  434. * pixels.
  435. */
  436. width &= 0x3f0;
  437. } else {
  438. /*
  439. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  440. * pixels.
  441. */
  442. width &= 0x7f0;
  443. }
  444. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  445. reg &= 0xfffffc00;
  446. if (lcd_revision == LCD_VERSION_1) {
  447. reg |= ((width >> 4) - 1) << 4;
  448. } else {
  449. width = (width >> 4) - 1;
  450. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  451. }
  452. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  453. /* Set the Panel Height */
  454. /* Set bits 9:0 of Lines Per Pixel */
  455. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  456. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  457. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  458. /* Set bit 10 of Lines Per Pixel */
  459. if (lcd_revision == LCD_VERSION_2) {
  460. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  461. reg |= ((height - 1) & 0x400) << 16;
  462. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  463. }
  464. /* Set the Raster Order of the Frame Buffer */
  465. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  466. if (raster_order)
  467. reg |= LCD_RASTER_ORDER;
  468. par->palette_sz = 16 * 2;
  469. switch (bpp) {
  470. case 1:
  471. case 2:
  472. case 4:
  473. case 16:
  474. break;
  475. case 24:
  476. reg |= LCD_V2_TFT_24BPP_MODE;
  477. case 32:
  478. reg |= LCD_V2_TFT_24BPP_UNPACK;
  479. break;
  480. case 8:
  481. par->palette_sz = 256 * 2;
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  487. return 0;
  488. }
  489. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  490. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  491. unsigned blue, unsigned transp,
  492. struct fb_info *info)
  493. {
  494. struct da8xx_fb_par *par = info->par;
  495. unsigned short *palette = (unsigned short *) par->v_palette_base;
  496. u_short pal;
  497. int update_hw = 0;
  498. if (regno > 255)
  499. return 1;
  500. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  501. return 1;
  502. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  503. return -EINVAL;
  504. switch (info->fix.visual) {
  505. case FB_VISUAL_TRUECOLOR:
  506. red = CNVT_TOHW(red, info->var.red.length);
  507. green = CNVT_TOHW(green, info->var.green.length);
  508. blue = CNVT_TOHW(blue, info->var.blue.length);
  509. break;
  510. case FB_VISUAL_PSEUDOCOLOR:
  511. switch (info->var.bits_per_pixel) {
  512. case 4:
  513. if (regno > 15)
  514. return -EINVAL;
  515. if (info->var.grayscale) {
  516. pal = regno;
  517. } else {
  518. red >>= 4;
  519. green >>= 8;
  520. blue >>= 12;
  521. pal = red & 0x0f00;
  522. pal |= green & 0x00f0;
  523. pal |= blue & 0x000f;
  524. }
  525. if (regno == 0)
  526. pal |= 0x2000;
  527. palette[regno] = pal;
  528. break;
  529. case 8:
  530. red >>= 4;
  531. green >>= 8;
  532. blue >>= 12;
  533. pal = (red & 0x0f00);
  534. pal |= (green & 0x00f0);
  535. pal |= (blue & 0x000f);
  536. if (palette[regno] != pal) {
  537. update_hw = 1;
  538. palette[regno] = pal;
  539. }
  540. break;
  541. }
  542. break;
  543. }
  544. /* Truecolor has hardware independent palette */
  545. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  546. u32 v;
  547. if (regno > 15)
  548. return -EINVAL;
  549. v = (red << info->var.red.offset) |
  550. (green << info->var.green.offset) |
  551. (blue << info->var.blue.offset);
  552. switch (info->var.bits_per_pixel) {
  553. case 16:
  554. ((u16 *) (info->pseudo_palette))[regno] = v;
  555. break;
  556. case 24:
  557. case 32:
  558. ((u32 *) (info->pseudo_palette))[regno] = v;
  559. break;
  560. }
  561. if (palette[0] != 0x4000) {
  562. update_hw = 1;
  563. palette[0] = 0x4000;
  564. }
  565. }
  566. /* Update the palette in the h/w as needed. */
  567. if (update_hw)
  568. lcd_blit(LOAD_PALETTE, par);
  569. return 0;
  570. }
  571. #undef CNVT_TOHW
  572. static void da8xx_fb_lcd_reset(void)
  573. {
  574. /* Disable the Raster if previously Enabled */
  575. lcd_disable_raster(false);
  576. /* DMA has to be disabled */
  577. lcdc_write(0, LCD_DMA_CTRL_REG);
  578. lcdc_write(0, LCD_RASTER_CTRL_REG);
  579. if (lcd_revision == LCD_VERSION_2) {
  580. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  581. /* Write 1 to reset */
  582. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  583. lcdc_write(0, LCD_CLK_RESET_REG);
  584. }
  585. }
  586. static inline unsigned da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  587. unsigned pixclock)
  588. {
  589. return par->lcd_fck_rate / (PICOS2KHZ(pixclock) * 1000);
  590. }
  591. static inline unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  592. unsigned pixclock)
  593. {
  594. unsigned div;
  595. div = da8xx_fb_calc_clk_divider(par, pixclock);
  596. return KHZ2PICOS(par->lcd_fck_rate / (1000 * div));
  597. }
  598. static inline void da8xx_fb_config_clk_divider(unsigned div)
  599. {
  600. /* Configure the LCD clock divisor. */
  601. lcdc_write(LCD_CLK_DIVISOR(div) |
  602. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  603. if (lcd_revision == LCD_VERSION_2)
  604. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  605. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  606. }
  607. static inline void da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  608. struct fb_videomode *mode)
  609. {
  610. unsigned div = da8xx_fb_calc_clk_divider(par, mode->pixclock);
  611. da8xx_fb_config_clk_divider(div);
  612. }
  613. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  614. struct fb_videomode *panel)
  615. {
  616. u32 bpp;
  617. int ret = 0;
  618. da8xx_fb_lcd_reset();
  619. da8xx_fb_calc_config_clk_divider(par, panel);
  620. if (panel->sync & FB_SYNC_CLK_INVERT)
  621. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  622. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  623. else
  624. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  625. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  626. /* Configure the DMA burst size and fifo threshold. */
  627. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  628. if (ret < 0)
  629. return ret;
  630. /* Configure the vertical and horizontal sync properties. */
  631. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  632. panel->upper_margin);
  633. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  634. panel->left_margin);
  635. /* Configure for disply */
  636. ret = lcd_cfg_display(cfg, panel);
  637. if (ret < 0)
  638. return ret;
  639. bpp = cfg->bpp;
  640. if (bpp == 12)
  641. bpp = 16;
  642. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  643. (unsigned int)panel->yres, bpp,
  644. cfg->raster_order);
  645. if (ret < 0)
  646. return ret;
  647. /* Configure FDD */
  648. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  649. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  650. return 0;
  651. }
  652. /* IRQ handler for version 2 of LCDC */
  653. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  654. {
  655. struct da8xx_fb_par *par = arg;
  656. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  657. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  658. lcd_disable_raster(false);
  659. lcdc_write(stat, LCD_MASKED_STAT_REG);
  660. lcd_enable_raster();
  661. } else if (stat & LCD_PL_LOAD_DONE) {
  662. /*
  663. * Must disable raster before changing state of any control bit.
  664. * And also must be disabled before clearing the PL loading
  665. * interrupt via the following write to the status register. If
  666. * this is done after then one gets multiple PL done interrupts.
  667. */
  668. lcd_disable_raster(false);
  669. lcdc_write(stat, LCD_MASKED_STAT_REG);
  670. /* Disable PL completion interrupt */
  671. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  672. /* Setup and start data loading mode */
  673. lcd_blit(LOAD_DATA, par);
  674. } else {
  675. lcdc_write(stat, LCD_MASKED_STAT_REG);
  676. if (stat & LCD_END_OF_FRAME0) {
  677. par->which_dma_channel_done = 0;
  678. lcdc_write(par->dma_start,
  679. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  680. lcdc_write(par->dma_end,
  681. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  682. par->vsync_flag = 1;
  683. wake_up_interruptible(&par->vsync_wait);
  684. }
  685. if (stat & LCD_END_OF_FRAME1) {
  686. par->which_dma_channel_done = 1;
  687. lcdc_write(par->dma_start,
  688. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  689. lcdc_write(par->dma_end,
  690. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  691. par->vsync_flag = 1;
  692. wake_up_interruptible(&par->vsync_wait);
  693. }
  694. /* Set only when controller is disabled and at the end of
  695. * active frame
  696. */
  697. if (stat & BIT(0)) {
  698. frame_done_flag = 1;
  699. wake_up_interruptible(&frame_done_wq);
  700. }
  701. }
  702. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  703. return IRQ_HANDLED;
  704. }
  705. /* IRQ handler for version 1 LCDC */
  706. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  707. {
  708. struct da8xx_fb_par *par = arg;
  709. u32 stat = lcdc_read(LCD_STAT_REG);
  710. u32 reg_ras;
  711. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  712. lcd_disable_raster(false);
  713. lcdc_write(stat, LCD_STAT_REG);
  714. lcd_enable_raster();
  715. } else if (stat & LCD_PL_LOAD_DONE) {
  716. /*
  717. * Must disable raster before changing state of any control bit.
  718. * And also must be disabled before clearing the PL loading
  719. * interrupt via the following write to the status register. If
  720. * this is done after then one gets multiple PL done interrupts.
  721. */
  722. lcd_disable_raster(false);
  723. lcdc_write(stat, LCD_STAT_REG);
  724. /* Disable PL completion inerrupt */
  725. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  726. reg_ras &= ~LCD_V1_PL_INT_ENA;
  727. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  728. /* Setup and start data loading mode */
  729. lcd_blit(LOAD_DATA, par);
  730. } else {
  731. lcdc_write(stat, LCD_STAT_REG);
  732. if (stat & LCD_END_OF_FRAME0) {
  733. par->which_dma_channel_done = 0;
  734. lcdc_write(par->dma_start,
  735. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  736. lcdc_write(par->dma_end,
  737. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  738. par->vsync_flag = 1;
  739. wake_up_interruptible(&par->vsync_wait);
  740. }
  741. if (stat & LCD_END_OF_FRAME1) {
  742. par->which_dma_channel_done = 1;
  743. lcdc_write(par->dma_start,
  744. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  745. lcdc_write(par->dma_end,
  746. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  747. par->vsync_flag = 1;
  748. wake_up_interruptible(&par->vsync_wait);
  749. }
  750. }
  751. return IRQ_HANDLED;
  752. }
  753. static int fb_check_var(struct fb_var_screeninfo *var,
  754. struct fb_info *info)
  755. {
  756. int err = 0;
  757. struct da8xx_fb_par *par = info->par;
  758. int bpp = var->bits_per_pixel >> 3;
  759. unsigned long line_size = var->xres_virtual * bpp;
  760. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  761. return -EINVAL;
  762. switch (var->bits_per_pixel) {
  763. case 1:
  764. case 8:
  765. var->red.offset = 0;
  766. var->red.length = 8;
  767. var->green.offset = 0;
  768. var->green.length = 8;
  769. var->blue.offset = 0;
  770. var->blue.length = 8;
  771. var->transp.offset = 0;
  772. var->transp.length = 0;
  773. var->nonstd = 0;
  774. break;
  775. case 4:
  776. var->red.offset = 0;
  777. var->red.length = 4;
  778. var->green.offset = 0;
  779. var->green.length = 4;
  780. var->blue.offset = 0;
  781. var->blue.length = 4;
  782. var->transp.offset = 0;
  783. var->transp.length = 0;
  784. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  785. break;
  786. case 16: /* RGB 565 */
  787. var->red.offset = 11;
  788. var->red.length = 5;
  789. var->green.offset = 5;
  790. var->green.length = 6;
  791. var->blue.offset = 0;
  792. var->blue.length = 5;
  793. var->transp.offset = 0;
  794. var->transp.length = 0;
  795. var->nonstd = 0;
  796. break;
  797. case 24:
  798. var->red.offset = 16;
  799. var->red.length = 8;
  800. var->green.offset = 8;
  801. var->green.length = 8;
  802. var->blue.offset = 0;
  803. var->blue.length = 8;
  804. var->nonstd = 0;
  805. break;
  806. case 32:
  807. var->transp.offset = 24;
  808. var->transp.length = 8;
  809. var->red.offset = 16;
  810. var->red.length = 8;
  811. var->green.offset = 8;
  812. var->green.length = 8;
  813. var->blue.offset = 0;
  814. var->blue.length = 8;
  815. var->nonstd = 0;
  816. break;
  817. default:
  818. err = -EINVAL;
  819. }
  820. var->red.msb_right = 0;
  821. var->green.msb_right = 0;
  822. var->blue.msb_right = 0;
  823. var->transp.msb_right = 0;
  824. if (line_size * var->yres_virtual > par->vram_size)
  825. var->yres_virtual = par->vram_size / line_size;
  826. if (var->yres > var->yres_virtual)
  827. var->yres = var->yres_virtual;
  828. if (var->xres > var->xres_virtual)
  829. var->xres = var->xres_virtual;
  830. if (var->xres + var->xoffset > var->xres_virtual)
  831. var->xoffset = var->xres_virtual - var->xres;
  832. if (var->yres + var->yoffset > var->yres_virtual)
  833. var->yoffset = var->yres_virtual - var->yres;
  834. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  835. return err;
  836. }
  837. #ifdef CONFIG_CPU_FREQ
  838. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  839. unsigned long val, void *data)
  840. {
  841. struct da8xx_fb_par *par;
  842. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  843. if (val == CPUFREQ_POSTCHANGE) {
  844. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  845. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  846. lcd_disable_raster(true);
  847. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  848. if (par->blank == FB_BLANK_UNBLANK)
  849. lcd_enable_raster();
  850. }
  851. }
  852. return 0;
  853. }
  854. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  855. {
  856. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  857. return cpufreq_register_notifier(&par->freq_transition,
  858. CPUFREQ_TRANSITION_NOTIFIER);
  859. }
  860. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  861. {
  862. cpufreq_unregister_notifier(&par->freq_transition,
  863. CPUFREQ_TRANSITION_NOTIFIER);
  864. }
  865. #endif
  866. static int fb_remove(struct platform_device *dev)
  867. {
  868. struct fb_info *info = dev_get_drvdata(&dev->dev);
  869. if (info) {
  870. struct da8xx_fb_par *par = info->par;
  871. #ifdef CONFIG_CPU_FREQ
  872. lcd_da8xx_cpufreq_deregister(par);
  873. #endif
  874. if (par->panel_power_ctrl)
  875. par->panel_power_ctrl(0);
  876. lcd_disable_raster(true);
  877. lcdc_write(0, LCD_RASTER_CTRL_REG);
  878. /* disable DMA */
  879. lcdc_write(0, LCD_DMA_CTRL_REG);
  880. unregister_framebuffer(info);
  881. fb_dealloc_cmap(&info->cmap);
  882. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  883. par->p_palette_base);
  884. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  885. par->vram_phys);
  886. free_irq(par->irq, par);
  887. pm_runtime_put_sync(&dev->dev);
  888. pm_runtime_disable(&dev->dev);
  889. framebuffer_release(info);
  890. iounmap(da8xx_fb_reg_base);
  891. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  892. }
  893. return 0;
  894. }
  895. /*
  896. * Function to wait for vertical sync which for this LCD peripheral
  897. * translates into waiting for the current raster frame to complete.
  898. */
  899. static int fb_wait_for_vsync(struct fb_info *info)
  900. {
  901. struct da8xx_fb_par *par = info->par;
  902. int ret;
  903. /*
  904. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  905. * race condition here where the ISR could have occurred just before or
  906. * just after this set. But since we are just coarsely waiting for
  907. * a frame to complete then that's OK. i.e. if the frame completed
  908. * just before this code executed then we have to wait another full
  909. * frame time but there is no way to avoid such a situation. On the
  910. * other hand if the frame completed just after then we don't need
  911. * to wait long at all. Either way we are guaranteed to return to the
  912. * user immediately after a frame completion which is all that is
  913. * required.
  914. */
  915. par->vsync_flag = 0;
  916. ret = wait_event_interruptible_timeout(par->vsync_wait,
  917. par->vsync_flag != 0,
  918. par->vsync_timeout);
  919. if (ret < 0)
  920. return ret;
  921. if (ret == 0)
  922. return -ETIMEDOUT;
  923. return 0;
  924. }
  925. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  926. unsigned long arg)
  927. {
  928. struct lcd_sync_arg sync_arg;
  929. switch (cmd) {
  930. case FBIOGET_CONTRAST:
  931. case FBIOPUT_CONTRAST:
  932. case FBIGET_BRIGHTNESS:
  933. case FBIPUT_BRIGHTNESS:
  934. case FBIGET_COLOR:
  935. case FBIPUT_COLOR:
  936. return -ENOTTY;
  937. case FBIPUT_HSYNC:
  938. if (copy_from_user(&sync_arg, (char *)arg,
  939. sizeof(struct lcd_sync_arg)))
  940. return -EFAULT;
  941. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  942. sync_arg.pulse_width,
  943. sync_arg.front_porch);
  944. break;
  945. case FBIPUT_VSYNC:
  946. if (copy_from_user(&sync_arg, (char *)arg,
  947. sizeof(struct lcd_sync_arg)))
  948. return -EFAULT;
  949. lcd_cfg_vertical_sync(sync_arg.back_porch,
  950. sync_arg.pulse_width,
  951. sync_arg.front_porch);
  952. break;
  953. case FBIO_WAITFORVSYNC:
  954. return fb_wait_for_vsync(info);
  955. default:
  956. return -EINVAL;
  957. }
  958. return 0;
  959. }
  960. static int cfb_blank(int blank, struct fb_info *info)
  961. {
  962. struct da8xx_fb_par *par = info->par;
  963. int ret = 0;
  964. if (par->blank == blank)
  965. return 0;
  966. par->blank = blank;
  967. switch (blank) {
  968. case FB_BLANK_UNBLANK:
  969. lcd_enable_raster();
  970. if (par->panel_power_ctrl)
  971. par->panel_power_ctrl(1);
  972. break;
  973. case FB_BLANK_NORMAL:
  974. case FB_BLANK_VSYNC_SUSPEND:
  975. case FB_BLANK_HSYNC_SUSPEND:
  976. case FB_BLANK_POWERDOWN:
  977. if (par->panel_power_ctrl)
  978. par->panel_power_ctrl(0);
  979. lcd_disable_raster(true);
  980. break;
  981. default:
  982. ret = -EINVAL;
  983. }
  984. return ret;
  985. }
  986. /*
  987. * Set new x,y offsets in the virtual display for the visible area and switch
  988. * to the new mode.
  989. */
  990. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  991. struct fb_info *fbi)
  992. {
  993. int ret = 0;
  994. struct fb_var_screeninfo new_var;
  995. struct da8xx_fb_par *par = fbi->par;
  996. struct fb_fix_screeninfo *fix = &fbi->fix;
  997. unsigned int end;
  998. unsigned int start;
  999. unsigned long irq_flags;
  1000. if (var->xoffset != fbi->var.xoffset ||
  1001. var->yoffset != fbi->var.yoffset) {
  1002. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1003. new_var.xoffset = var->xoffset;
  1004. new_var.yoffset = var->yoffset;
  1005. if (fb_check_var(&new_var, fbi))
  1006. ret = -EINVAL;
  1007. else {
  1008. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1009. start = fix->smem_start +
  1010. new_var.yoffset * fix->line_length +
  1011. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1012. end = start + fbi->var.yres * fix->line_length - 1;
  1013. par->dma_start = start;
  1014. par->dma_end = end;
  1015. spin_lock_irqsave(&par->lock_for_chan_update,
  1016. irq_flags);
  1017. if (par->which_dma_channel_done == 0) {
  1018. lcdc_write(par->dma_start,
  1019. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1020. lcdc_write(par->dma_end,
  1021. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1022. } else if (par->which_dma_channel_done == 1) {
  1023. lcdc_write(par->dma_start,
  1024. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1025. lcdc_write(par->dma_end,
  1026. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1027. }
  1028. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1029. irq_flags);
  1030. }
  1031. }
  1032. return ret;
  1033. }
  1034. static struct fb_ops da8xx_fb_ops = {
  1035. .owner = THIS_MODULE,
  1036. .fb_check_var = fb_check_var,
  1037. .fb_setcolreg = fb_setcolreg,
  1038. .fb_pan_display = da8xx_pan_display,
  1039. .fb_ioctl = fb_ioctl,
  1040. .fb_fillrect = cfb_fillrect,
  1041. .fb_copyarea = cfb_copyarea,
  1042. .fb_imageblit = cfb_imageblit,
  1043. .fb_blank = cfb_blank,
  1044. };
  1045. static int fb_probe(struct platform_device *device)
  1046. {
  1047. struct da8xx_lcdc_platform_data *fb_pdata =
  1048. device->dev.platform_data;
  1049. struct lcd_ctrl_config *lcd_cfg;
  1050. struct fb_videomode *lcdc_info;
  1051. struct fb_info *da8xx_fb_info;
  1052. struct clk *fb_clk = NULL;
  1053. struct da8xx_fb_par *par;
  1054. resource_size_t len;
  1055. int ret, i;
  1056. unsigned long ulcm;
  1057. if (fb_pdata == NULL) {
  1058. dev_err(&device->dev, "Can not get platform data\n");
  1059. return -ENOENT;
  1060. }
  1061. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1062. if (!lcdc_regs) {
  1063. dev_err(&device->dev,
  1064. "Can not get memory resource for LCD controller\n");
  1065. return -ENOENT;
  1066. }
  1067. len = resource_size(lcdc_regs);
  1068. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1069. if (!lcdc_regs)
  1070. return -EBUSY;
  1071. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1072. if (!da8xx_fb_reg_base) {
  1073. ret = -EBUSY;
  1074. goto err_request_mem;
  1075. }
  1076. fb_clk = clk_get(&device->dev, "fck");
  1077. if (IS_ERR(fb_clk)) {
  1078. dev_err(&device->dev, "Can not get device clock\n");
  1079. ret = -ENODEV;
  1080. goto err_ioremap;
  1081. }
  1082. pm_runtime_enable(&device->dev);
  1083. pm_runtime_get_sync(&device->dev);
  1084. /* Determine LCD IP Version */
  1085. switch (lcdc_read(LCD_PID_REG)) {
  1086. case 0x4C100102:
  1087. lcd_revision = LCD_VERSION_1;
  1088. break;
  1089. case 0x4F200800:
  1090. case 0x4F201000:
  1091. lcd_revision = LCD_VERSION_2;
  1092. break;
  1093. default:
  1094. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1095. "defaulting to LCD revision 1\n",
  1096. lcdc_read(LCD_PID_REG));
  1097. lcd_revision = LCD_VERSION_1;
  1098. break;
  1099. }
  1100. for (i = 0, lcdc_info = known_lcd_panels;
  1101. i < ARRAY_SIZE(known_lcd_panels);
  1102. i++, lcdc_info++) {
  1103. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1104. break;
  1105. }
  1106. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1107. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1108. ret = -ENODEV;
  1109. goto err_pm_runtime_disable;
  1110. } else
  1111. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1112. fb_pdata->type);
  1113. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1114. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1115. &device->dev);
  1116. if (!da8xx_fb_info) {
  1117. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1118. ret = -ENOMEM;
  1119. goto err_pm_runtime_disable;
  1120. }
  1121. par = da8xx_fb_info->par;
  1122. par->dev = &device->dev;
  1123. par->lcdc_clk = fb_clk;
  1124. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1125. if (fb_pdata->panel_power_ctrl) {
  1126. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1127. par->panel_power_ctrl(1);
  1128. }
  1129. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1130. fb_var_to_videomode(&par->mode, &da8xx_fb_var);
  1131. par->cfg = *lcd_cfg;
  1132. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1133. dev_err(&device->dev, "lcd_init failed\n");
  1134. ret = -EFAULT;
  1135. goto err_release_fb;
  1136. }
  1137. /* allocate frame buffer */
  1138. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1139. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1140. par->vram_size = roundup(par->vram_size/8, ulcm);
  1141. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1142. par->vram_virt = dma_alloc_coherent(NULL,
  1143. par->vram_size,
  1144. (resource_size_t *) &par->vram_phys,
  1145. GFP_KERNEL | GFP_DMA);
  1146. if (!par->vram_virt) {
  1147. dev_err(&device->dev,
  1148. "GLCD: kmalloc for frame buffer failed\n");
  1149. ret = -EINVAL;
  1150. goto err_release_fb;
  1151. }
  1152. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1153. da8xx_fb_fix.smem_start = par->vram_phys;
  1154. da8xx_fb_fix.smem_len = par->vram_size;
  1155. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1156. par->dma_start = par->vram_phys;
  1157. par->dma_end = par->dma_start + lcdc_info->yres *
  1158. da8xx_fb_fix.line_length - 1;
  1159. /* allocate palette buffer */
  1160. par->v_palette_base = dma_alloc_coherent(NULL,
  1161. PALETTE_SIZE,
  1162. (resource_size_t *)
  1163. &par->p_palette_base,
  1164. GFP_KERNEL | GFP_DMA);
  1165. if (!par->v_palette_base) {
  1166. dev_err(&device->dev,
  1167. "GLCD: kmalloc for palette buffer failed\n");
  1168. ret = -EINVAL;
  1169. goto err_release_fb_mem;
  1170. }
  1171. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1172. par->irq = platform_get_irq(device, 0);
  1173. if (par->irq < 0) {
  1174. ret = -ENOENT;
  1175. goto err_release_pl_mem;
  1176. }
  1177. da8xx_fb_var.grayscale =
  1178. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1179. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1180. /* Initialize fbinfo */
  1181. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1182. da8xx_fb_info->fix = da8xx_fb_fix;
  1183. da8xx_fb_info->var = da8xx_fb_var;
  1184. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1185. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1186. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1187. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1188. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1189. if (ret)
  1190. goto err_release_pl_mem;
  1191. da8xx_fb_info->cmap.len = par->palette_sz;
  1192. /* initialize var_screeninfo */
  1193. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1194. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1195. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1196. /* initialize the vsync wait queue */
  1197. init_waitqueue_head(&par->vsync_wait);
  1198. par->vsync_timeout = HZ / 5;
  1199. par->which_dma_channel_done = -1;
  1200. spin_lock_init(&par->lock_for_chan_update);
  1201. /* Register the Frame Buffer */
  1202. if (register_framebuffer(da8xx_fb_info) < 0) {
  1203. dev_err(&device->dev,
  1204. "GLCD: Frame Buffer Registration Failed!\n");
  1205. ret = -EINVAL;
  1206. goto err_dealloc_cmap;
  1207. }
  1208. #ifdef CONFIG_CPU_FREQ
  1209. ret = lcd_da8xx_cpufreq_register(par);
  1210. if (ret) {
  1211. dev_err(&device->dev, "failed to register cpufreq\n");
  1212. goto err_cpu_freq;
  1213. }
  1214. #endif
  1215. if (lcd_revision == LCD_VERSION_1)
  1216. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1217. else {
  1218. init_waitqueue_head(&frame_done_wq);
  1219. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1220. }
  1221. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1222. DRIVER_NAME, par);
  1223. if (ret)
  1224. goto irq_freq;
  1225. return 0;
  1226. irq_freq:
  1227. #ifdef CONFIG_CPU_FREQ
  1228. lcd_da8xx_cpufreq_deregister(par);
  1229. err_cpu_freq:
  1230. #endif
  1231. unregister_framebuffer(da8xx_fb_info);
  1232. err_dealloc_cmap:
  1233. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1234. err_release_pl_mem:
  1235. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1236. par->p_palette_base);
  1237. err_release_fb_mem:
  1238. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1239. err_release_fb:
  1240. framebuffer_release(da8xx_fb_info);
  1241. err_pm_runtime_disable:
  1242. pm_runtime_put_sync(&device->dev);
  1243. pm_runtime_disable(&device->dev);
  1244. err_ioremap:
  1245. iounmap(da8xx_fb_reg_base);
  1246. err_request_mem:
  1247. release_mem_region(lcdc_regs->start, len);
  1248. return ret;
  1249. }
  1250. #ifdef CONFIG_PM
  1251. struct lcdc_context {
  1252. u32 clk_enable;
  1253. u32 ctrl;
  1254. u32 dma_ctrl;
  1255. u32 raster_timing_0;
  1256. u32 raster_timing_1;
  1257. u32 raster_timing_2;
  1258. u32 int_enable_set;
  1259. u32 dma_frm_buf_base_addr_0;
  1260. u32 dma_frm_buf_ceiling_addr_0;
  1261. u32 dma_frm_buf_base_addr_1;
  1262. u32 dma_frm_buf_ceiling_addr_1;
  1263. u32 raster_ctrl;
  1264. } reg_context;
  1265. static void lcd_context_save(void)
  1266. {
  1267. if (lcd_revision == LCD_VERSION_2) {
  1268. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1269. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1270. }
  1271. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1272. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1273. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1274. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1275. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1276. reg_context.dma_frm_buf_base_addr_0 =
  1277. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1278. reg_context.dma_frm_buf_ceiling_addr_0 =
  1279. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1280. reg_context.dma_frm_buf_base_addr_1 =
  1281. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1282. reg_context.dma_frm_buf_ceiling_addr_1 =
  1283. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1284. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1285. return;
  1286. }
  1287. static void lcd_context_restore(void)
  1288. {
  1289. if (lcd_revision == LCD_VERSION_2) {
  1290. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1291. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1292. }
  1293. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1294. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1295. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1296. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1297. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1298. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1299. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1300. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1301. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1302. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1303. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1304. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1305. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1306. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1307. return;
  1308. }
  1309. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1310. {
  1311. struct fb_info *info = platform_get_drvdata(dev);
  1312. struct da8xx_fb_par *par = info->par;
  1313. console_lock();
  1314. if (par->panel_power_ctrl)
  1315. par->panel_power_ctrl(0);
  1316. fb_set_suspend(info, 1);
  1317. lcd_disable_raster(true);
  1318. lcd_context_save();
  1319. pm_runtime_put_sync(&dev->dev);
  1320. console_unlock();
  1321. return 0;
  1322. }
  1323. static int fb_resume(struct platform_device *dev)
  1324. {
  1325. struct fb_info *info = platform_get_drvdata(dev);
  1326. struct da8xx_fb_par *par = info->par;
  1327. console_lock();
  1328. pm_runtime_get_sync(&dev->dev);
  1329. lcd_context_restore();
  1330. if (par->blank == FB_BLANK_UNBLANK) {
  1331. lcd_enable_raster();
  1332. if (par->panel_power_ctrl)
  1333. par->panel_power_ctrl(1);
  1334. }
  1335. fb_set_suspend(info, 0);
  1336. console_unlock();
  1337. return 0;
  1338. }
  1339. #else
  1340. #define fb_suspend NULL
  1341. #define fb_resume NULL
  1342. #endif
  1343. static struct platform_driver da8xx_fb_driver = {
  1344. .probe = fb_probe,
  1345. .remove = fb_remove,
  1346. .suspend = fb_suspend,
  1347. .resume = fb_resume,
  1348. .driver = {
  1349. .name = DRIVER_NAME,
  1350. .owner = THIS_MODULE,
  1351. },
  1352. };
  1353. static int __init da8xx_fb_init(void)
  1354. {
  1355. return platform_driver_register(&da8xx_fb_driver);
  1356. }
  1357. static void __exit da8xx_fb_cleanup(void)
  1358. {
  1359. platform_driver_unregister(&da8xx_fb_driver);
  1360. }
  1361. module_init(da8xx_fb_init);
  1362. module_exit(da8xx_fb_cleanup);
  1363. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1364. MODULE_AUTHOR("Texas Instruments");
  1365. MODULE_LICENSE("GPL");