talitos.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include "talitos.h"
  46. #define TALITOS_TIMEOUT 100000
  47. #define TALITOS_MAX_DATA_LEN 65535
  48. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  49. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  50. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  51. /* descriptor pointer entry */
  52. struct talitos_ptr {
  53. __be16 len; /* length */
  54. u8 j_extent; /* jump to sg link table and/or extent */
  55. u8 eptr; /* extended address */
  56. __be32 ptr; /* address */
  57. };
  58. /* descriptor */
  59. struct talitos_desc {
  60. __be32 hdr; /* header high bits */
  61. __be32 hdr_lo; /* header low bits */
  62. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  63. };
  64. /**
  65. * talitos_request - descriptor submission request
  66. * @desc: descriptor pointer (kernel virtual)
  67. * @dma_desc: descriptor's physical bus address
  68. * @callback: whom to call when descriptor processing is done
  69. * @context: caller context (optional)
  70. */
  71. struct talitos_request {
  72. struct talitos_desc *desc;
  73. dma_addr_t dma_desc;
  74. void (*callback) (struct device *dev, struct talitos_desc *desc,
  75. void *context, int error);
  76. void *context;
  77. };
  78. struct talitos_private {
  79. struct device *dev;
  80. struct of_device *ofdev;
  81. void __iomem *reg;
  82. int irq;
  83. /* SEC version geometry (from device tree node) */
  84. unsigned int num_channels;
  85. unsigned int chfifo_len;
  86. unsigned int exec_units;
  87. unsigned int desc_types;
  88. /* SEC Compatibility info */
  89. unsigned long features;
  90. /* next channel to be assigned next incoming descriptor */
  91. atomic_t last_chan;
  92. /* per-channel number of requests pending in channel h/w fifo */
  93. atomic_t *submit_count;
  94. /* per-channel request fifo */
  95. struct talitos_request **fifo;
  96. /*
  97. * length of the request fifo
  98. * fifo_len is chfifo_len rounded up to next power of 2
  99. * so we can use bitwise ops to wrap
  100. */
  101. unsigned int fifo_len;
  102. /* per-channel index to next free descriptor request */
  103. int *head;
  104. /* per-channel index to next in-progress/done descriptor request */
  105. int *tail;
  106. /* per-channel request submission (head) and release (tail) locks */
  107. spinlock_t *head_lock;
  108. spinlock_t *tail_lock;
  109. /* request callback tasklet */
  110. struct tasklet_struct done_task;
  111. /* list of registered algorithms */
  112. struct list_head alg_list;
  113. /* hwrng device */
  114. struct hwrng rng;
  115. };
  116. /* .features flag */
  117. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  118. /*
  119. * map virtual single (contiguous) pointer to h/w descriptor pointer
  120. */
  121. static void map_single_talitos_ptr(struct device *dev,
  122. struct talitos_ptr *talitos_ptr,
  123. unsigned short len, void *data,
  124. unsigned char extent,
  125. enum dma_data_direction dir)
  126. {
  127. talitos_ptr->len = cpu_to_be16(len);
  128. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  129. talitos_ptr->j_extent = extent;
  130. }
  131. /*
  132. * unmap bus single (contiguous) h/w descriptor pointer
  133. */
  134. static void unmap_single_talitos_ptr(struct device *dev,
  135. struct talitos_ptr *talitos_ptr,
  136. enum dma_data_direction dir)
  137. {
  138. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  139. be16_to_cpu(talitos_ptr->len), dir);
  140. }
  141. static int reset_channel(struct device *dev, int ch)
  142. {
  143. struct talitos_private *priv = dev_get_drvdata(dev);
  144. unsigned int timeout = TALITOS_TIMEOUT;
  145. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  146. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  147. && --timeout)
  148. cpu_relax();
  149. if (timeout == 0) {
  150. dev_err(dev, "failed to reset channel %d\n", ch);
  151. return -EIO;
  152. }
  153. /* set done writeback and IRQ */
  154. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  155. TALITOS_CCCR_LO_CDIE);
  156. return 0;
  157. }
  158. static int reset_device(struct device *dev)
  159. {
  160. struct talitos_private *priv = dev_get_drvdata(dev);
  161. unsigned int timeout = TALITOS_TIMEOUT;
  162. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  163. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  164. && --timeout)
  165. cpu_relax();
  166. if (timeout == 0) {
  167. dev_err(dev, "failed to reset device\n");
  168. return -EIO;
  169. }
  170. return 0;
  171. }
  172. /*
  173. * Reset and initialize the device
  174. */
  175. static int init_device(struct device *dev)
  176. {
  177. struct talitos_private *priv = dev_get_drvdata(dev);
  178. int ch, err;
  179. /*
  180. * Master reset
  181. * errata documentation: warning: certain SEC interrupts
  182. * are not fully cleared by writing the MCR:SWR bit,
  183. * set bit twice to completely reset
  184. */
  185. err = reset_device(dev);
  186. if (err)
  187. return err;
  188. err = reset_device(dev);
  189. if (err)
  190. return err;
  191. /* reset channels */
  192. for (ch = 0; ch < priv->num_channels; ch++) {
  193. err = reset_channel(dev, ch);
  194. if (err)
  195. return err;
  196. }
  197. /* enable channel done and error interrupts */
  198. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  199. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  200. return 0;
  201. }
  202. /**
  203. * talitos_submit - submits a descriptor to the device for processing
  204. * @dev: the SEC device to be used
  205. * @desc: the descriptor to be processed by the device
  206. * @callback: whom to call when processing is complete
  207. * @context: a handle for use by caller (optional)
  208. *
  209. * desc must contain valid dma-mapped (bus physical) address pointers.
  210. * callback must check err and feedback in descriptor header
  211. * for device processing status.
  212. */
  213. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  214. void (*callback)(struct device *dev,
  215. struct talitos_desc *desc,
  216. void *context, int error),
  217. void *context)
  218. {
  219. struct talitos_private *priv = dev_get_drvdata(dev);
  220. struct talitos_request *request;
  221. unsigned long flags, ch;
  222. int head;
  223. /* select done notification */
  224. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  225. /* emulate SEC's round-robin channel fifo polling scheme */
  226. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  227. spin_lock_irqsave(&priv->head_lock[ch], flags);
  228. if (!atomic_inc_not_zero(&priv->submit_count[ch])) {
  229. /* h/w fifo is full */
  230. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  231. return -EAGAIN;
  232. }
  233. head = priv->head[ch];
  234. request = &priv->fifo[ch][head];
  235. /* map descriptor and save caller data */
  236. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  237. DMA_BIDIRECTIONAL);
  238. request->callback = callback;
  239. request->context = context;
  240. /* increment fifo head */
  241. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  242. smp_wmb();
  243. request->desc = desc;
  244. /* GO! */
  245. wmb();
  246. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  247. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  248. return -EINPROGRESS;
  249. }
  250. /*
  251. * process what was done, notify callback of error if not
  252. */
  253. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  254. {
  255. struct talitos_private *priv = dev_get_drvdata(dev);
  256. struct talitos_request *request, saved_req;
  257. unsigned long flags;
  258. int tail, status;
  259. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  260. tail = priv->tail[ch];
  261. while (priv->fifo[ch][tail].desc) {
  262. request = &priv->fifo[ch][tail];
  263. /* descriptors with their done bits set don't get the error */
  264. rmb();
  265. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  266. status = 0;
  267. else
  268. if (!error)
  269. break;
  270. else
  271. status = error;
  272. dma_unmap_single(dev, request->dma_desc,
  273. sizeof(struct talitos_desc), DMA_BIDIRECTIONAL);
  274. /* copy entries so we can call callback outside lock */
  275. saved_req.desc = request->desc;
  276. saved_req.callback = request->callback;
  277. saved_req.context = request->context;
  278. /* release request entry in fifo */
  279. smp_wmb();
  280. request->desc = NULL;
  281. /* increment fifo tail */
  282. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  283. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  284. atomic_dec(&priv->submit_count[ch]);
  285. saved_req.callback(dev, saved_req.desc, saved_req.context,
  286. status);
  287. /* channel may resume processing in single desc error case */
  288. if (error && !reset_ch && status == error)
  289. return;
  290. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  291. tail = priv->tail[ch];
  292. }
  293. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  294. }
  295. /*
  296. * process completed requests for channels that have done status
  297. */
  298. static void talitos_done(unsigned long data)
  299. {
  300. struct device *dev = (struct device *)data;
  301. struct talitos_private *priv = dev_get_drvdata(dev);
  302. int ch;
  303. for (ch = 0; ch < priv->num_channels; ch++)
  304. flush_channel(dev, ch, 0, 0);
  305. }
  306. /*
  307. * locate current (offending) descriptor
  308. */
  309. static struct talitos_desc *current_desc(struct device *dev, int ch)
  310. {
  311. struct talitos_private *priv = dev_get_drvdata(dev);
  312. int tail = priv->tail[ch];
  313. dma_addr_t cur_desc;
  314. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  315. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  316. tail = (tail + 1) & (priv->fifo_len - 1);
  317. if (tail == priv->tail[ch]) {
  318. dev_err(dev, "couldn't locate current descriptor\n");
  319. return NULL;
  320. }
  321. }
  322. return priv->fifo[ch][tail].desc;
  323. }
  324. /*
  325. * user diagnostics; report root cause of error based on execution unit status
  326. */
  327. static void report_eu_error(struct device *dev, int ch, struct talitos_desc *desc)
  328. {
  329. struct talitos_private *priv = dev_get_drvdata(dev);
  330. int i;
  331. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  332. case DESC_HDR_SEL0_AFEU:
  333. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  334. in_be32(priv->reg + TALITOS_AFEUISR),
  335. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  336. break;
  337. case DESC_HDR_SEL0_DEU:
  338. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  339. in_be32(priv->reg + TALITOS_DEUISR),
  340. in_be32(priv->reg + TALITOS_DEUISR_LO));
  341. break;
  342. case DESC_HDR_SEL0_MDEUA:
  343. case DESC_HDR_SEL0_MDEUB:
  344. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  345. in_be32(priv->reg + TALITOS_MDEUISR),
  346. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  347. break;
  348. case DESC_HDR_SEL0_RNG:
  349. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  350. in_be32(priv->reg + TALITOS_RNGUISR),
  351. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  352. break;
  353. case DESC_HDR_SEL0_PKEU:
  354. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  355. in_be32(priv->reg + TALITOS_PKEUISR),
  356. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  357. break;
  358. case DESC_HDR_SEL0_AESU:
  359. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  360. in_be32(priv->reg + TALITOS_AESUISR),
  361. in_be32(priv->reg + TALITOS_AESUISR_LO));
  362. break;
  363. case DESC_HDR_SEL0_CRCU:
  364. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  365. in_be32(priv->reg + TALITOS_CRCUISR),
  366. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  367. break;
  368. case DESC_HDR_SEL0_KEU:
  369. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  370. in_be32(priv->reg + TALITOS_KEUISR),
  371. in_be32(priv->reg + TALITOS_KEUISR_LO));
  372. break;
  373. }
  374. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  375. case DESC_HDR_SEL1_MDEUA:
  376. case DESC_HDR_SEL1_MDEUB:
  377. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  378. in_be32(priv->reg + TALITOS_MDEUISR),
  379. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  380. break;
  381. case DESC_HDR_SEL1_CRCU:
  382. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  383. in_be32(priv->reg + TALITOS_CRCUISR),
  384. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  385. break;
  386. }
  387. for (i = 0; i < 8; i++)
  388. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  389. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  390. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  391. }
  392. /*
  393. * recover from error interrupts
  394. */
  395. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  396. {
  397. struct device *dev = (struct device *)data;
  398. struct talitos_private *priv = dev_get_drvdata(dev);
  399. unsigned int timeout = TALITOS_TIMEOUT;
  400. int ch, error, reset_dev = 0, reset_ch = 0;
  401. u32 v, v_lo;
  402. for (ch = 0; ch < priv->num_channels; ch++) {
  403. /* skip channels without errors */
  404. if (!(isr & (1 << (ch * 2 + 1))))
  405. continue;
  406. error = -EINVAL;
  407. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  408. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  409. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  410. dev_err(dev, "double fetch fifo overflow error\n");
  411. error = -EAGAIN;
  412. reset_ch = 1;
  413. }
  414. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  415. /* h/w dropped descriptor */
  416. dev_err(dev, "single fetch fifo overflow error\n");
  417. error = -EAGAIN;
  418. }
  419. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  420. dev_err(dev, "master data transfer error\n");
  421. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  422. dev_err(dev, "s/g data length zero error\n");
  423. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  424. dev_err(dev, "fetch pointer zero error\n");
  425. if (v_lo & TALITOS_CCPSR_LO_IDH)
  426. dev_err(dev, "illegal descriptor header error\n");
  427. if (v_lo & TALITOS_CCPSR_LO_IEU)
  428. dev_err(dev, "invalid execution unit error\n");
  429. if (v_lo & TALITOS_CCPSR_LO_EU)
  430. report_eu_error(dev, ch, current_desc(dev, ch));
  431. if (v_lo & TALITOS_CCPSR_LO_GB)
  432. dev_err(dev, "gather boundary error\n");
  433. if (v_lo & TALITOS_CCPSR_LO_GRL)
  434. dev_err(dev, "gather return/length error\n");
  435. if (v_lo & TALITOS_CCPSR_LO_SB)
  436. dev_err(dev, "scatter boundary error\n");
  437. if (v_lo & TALITOS_CCPSR_LO_SRL)
  438. dev_err(dev, "scatter return/length error\n");
  439. flush_channel(dev, ch, error, reset_ch);
  440. if (reset_ch) {
  441. reset_channel(dev, ch);
  442. } else {
  443. setbits32(priv->reg + TALITOS_CCCR(ch),
  444. TALITOS_CCCR_CONT);
  445. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  446. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  447. TALITOS_CCCR_CONT) && --timeout)
  448. cpu_relax();
  449. if (timeout == 0) {
  450. dev_err(dev, "failed to restart channel %d\n",
  451. ch);
  452. reset_dev = 1;
  453. }
  454. }
  455. }
  456. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  457. dev_err(dev, "done overflow, internal time out, or rngu error: "
  458. "ISR 0x%08x_%08x\n", isr, isr_lo);
  459. /* purge request queues */
  460. for (ch = 0; ch < priv->num_channels; ch++)
  461. flush_channel(dev, ch, -EIO, 1);
  462. /* reset and reinitialize the device */
  463. init_device(dev);
  464. }
  465. }
  466. static irqreturn_t talitos_interrupt(int irq, void *data)
  467. {
  468. struct device *dev = data;
  469. struct talitos_private *priv = dev_get_drvdata(dev);
  470. u32 isr, isr_lo;
  471. isr = in_be32(priv->reg + TALITOS_ISR);
  472. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  473. /* ack */
  474. out_be32(priv->reg + TALITOS_ICR, isr);
  475. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  476. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  477. talitos_error((unsigned long)data, isr, isr_lo);
  478. else
  479. if (likely(isr & TALITOS_ISR_CHDONE))
  480. tasklet_schedule(&priv->done_task);
  481. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  482. }
  483. /*
  484. * hwrng
  485. */
  486. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  487. {
  488. struct device *dev = (struct device *)rng->priv;
  489. struct talitos_private *priv = dev_get_drvdata(dev);
  490. u32 ofl;
  491. int i;
  492. for (i = 0; i < 20; i++) {
  493. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  494. TALITOS_RNGUSR_LO_OFL;
  495. if (ofl || !wait)
  496. break;
  497. udelay(10);
  498. }
  499. return !!ofl;
  500. }
  501. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  502. {
  503. struct device *dev = (struct device *)rng->priv;
  504. struct talitos_private *priv = dev_get_drvdata(dev);
  505. /* rng fifo requires 64-bit accesses */
  506. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  507. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  508. return sizeof(u32);
  509. }
  510. static int talitos_rng_init(struct hwrng *rng)
  511. {
  512. struct device *dev = (struct device *)rng->priv;
  513. struct talitos_private *priv = dev_get_drvdata(dev);
  514. unsigned int timeout = TALITOS_TIMEOUT;
  515. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  516. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  517. && --timeout)
  518. cpu_relax();
  519. if (timeout == 0) {
  520. dev_err(dev, "failed to reset rng hw\n");
  521. return -ENODEV;
  522. }
  523. /* start generating */
  524. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  525. return 0;
  526. }
  527. static int talitos_register_rng(struct device *dev)
  528. {
  529. struct talitos_private *priv = dev_get_drvdata(dev);
  530. priv->rng.name = dev_driver_string(dev),
  531. priv->rng.init = talitos_rng_init,
  532. priv->rng.data_present = talitos_rng_data_present,
  533. priv->rng.data_read = talitos_rng_data_read,
  534. priv->rng.priv = (unsigned long)dev;
  535. return hwrng_register(&priv->rng);
  536. }
  537. static void talitos_unregister_rng(struct device *dev)
  538. {
  539. struct talitos_private *priv = dev_get_drvdata(dev);
  540. hwrng_unregister(&priv->rng);
  541. }
  542. /*
  543. * crypto alg
  544. */
  545. #define TALITOS_CRA_PRIORITY 3000
  546. #define TALITOS_MAX_KEY_SIZE 64
  547. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  548. #define MD5_DIGEST_SIZE 16
  549. struct talitos_ctx {
  550. struct device *dev;
  551. __be32 desc_hdr_template;
  552. u8 key[TALITOS_MAX_KEY_SIZE];
  553. u8 iv[TALITOS_MAX_IV_LENGTH];
  554. unsigned int keylen;
  555. unsigned int enckeylen;
  556. unsigned int authkeylen;
  557. unsigned int authsize;
  558. };
  559. static int aead_authenc_setauthsize(struct crypto_aead *authenc,
  560. unsigned int authsize)
  561. {
  562. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  563. ctx->authsize = authsize;
  564. return 0;
  565. }
  566. static int aead_authenc_setkey(struct crypto_aead *authenc,
  567. const u8 *key, unsigned int keylen)
  568. {
  569. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  570. struct rtattr *rta = (void *)key;
  571. struct crypto_authenc_key_param *param;
  572. unsigned int authkeylen;
  573. unsigned int enckeylen;
  574. if (!RTA_OK(rta, keylen))
  575. goto badkey;
  576. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  577. goto badkey;
  578. if (RTA_PAYLOAD(rta) < sizeof(*param))
  579. goto badkey;
  580. param = RTA_DATA(rta);
  581. enckeylen = be32_to_cpu(param->enckeylen);
  582. key += RTA_ALIGN(rta->rta_len);
  583. keylen -= RTA_ALIGN(rta->rta_len);
  584. if (keylen < enckeylen)
  585. goto badkey;
  586. authkeylen = keylen - enckeylen;
  587. if (keylen > TALITOS_MAX_KEY_SIZE)
  588. goto badkey;
  589. memcpy(&ctx->key, key, keylen);
  590. ctx->keylen = keylen;
  591. ctx->enckeylen = enckeylen;
  592. ctx->authkeylen = authkeylen;
  593. return 0;
  594. badkey:
  595. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  596. return -EINVAL;
  597. }
  598. /*
  599. * ipsec_esp_edesc - s/w-extended ipsec_esp descriptor
  600. * @src_nents: number of segments in input scatterlist
  601. * @dst_nents: number of segments in output scatterlist
  602. * @dma_len: length of dma mapped link_tbl space
  603. * @dma_link_tbl: bus physical address of link_tbl
  604. * @desc: h/w descriptor
  605. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  606. *
  607. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  608. * is greater than 1, an integrity check value is concatenated to the end
  609. * of link_tbl data
  610. */
  611. struct ipsec_esp_edesc {
  612. int src_nents;
  613. int dst_nents;
  614. int dma_len;
  615. dma_addr_t dma_link_tbl;
  616. struct talitos_desc desc;
  617. struct talitos_ptr link_tbl[0];
  618. };
  619. static void ipsec_esp_unmap(struct device *dev,
  620. struct ipsec_esp_edesc *edesc,
  621. struct aead_request *areq)
  622. {
  623. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  624. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  625. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  626. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  627. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  628. if (areq->src != areq->dst) {
  629. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  630. DMA_TO_DEVICE);
  631. dma_unmap_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  632. DMA_FROM_DEVICE);
  633. } else {
  634. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  635. DMA_BIDIRECTIONAL);
  636. }
  637. if (edesc->dma_len)
  638. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  639. DMA_BIDIRECTIONAL);
  640. }
  641. /*
  642. * ipsec_esp descriptor callbacks
  643. */
  644. static void ipsec_esp_encrypt_done(struct device *dev,
  645. struct talitos_desc *desc, void *context,
  646. int err)
  647. {
  648. struct aead_request *areq = context;
  649. struct ipsec_esp_edesc *edesc =
  650. container_of(desc, struct ipsec_esp_edesc, desc);
  651. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  652. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  653. struct scatterlist *sg;
  654. void *icvdata;
  655. ipsec_esp_unmap(dev, edesc, areq);
  656. /* copy the generated ICV to dst */
  657. if (edesc->dma_len) {
  658. icvdata = &edesc->link_tbl[edesc->src_nents +
  659. edesc->dst_nents + 2];
  660. sg = sg_last(areq->dst, edesc->dst_nents);
  661. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  662. icvdata, ctx->authsize);
  663. }
  664. kfree(edesc);
  665. aead_request_complete(areq, err);
  666. }
  667. static void ipsec_esp_decrypt_done(struct device *dev,
  668. struct talitos_desc *desc, void *context,
  669. int err)
  670. {
  671. struct aead_request *req = context;
  672. struct ipsec_esp_edesc *edesc =
  673. container_of(desc, struct ipsec_esp_edesc, desc);
  674. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  675. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  676. struct scatterlist *sg;
  677. void *icvdata;
  678. ipsec_esp_unmap(dev, edesc, req);
  679. if (!err) {
  680. /* auth check */
  681. if (edesc->dma_len)
  682. icvdata = &edesc->link_tbl[edesc->src_nents +
  683. edesc->dst_nents + 2];
  684. else
  685. icvdata = &edesc->link_tbl[0];
  686. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  687. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  688. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  689. }
  690. kfree(edesc);
  691. aead_request_complete(req, err);
  692. }
  693. /*
  694. * convert scatterlist to SEC h/w link table format
  695. * stop at cryptlen bytes
  696. */
  697. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  698. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  699. {
  700. int n_sg = sg_count;
  701. while (n_sg--) {
  702. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  703. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  704. link_tbl_ptr->j_extent = 0;
  705. link_tbl_ptr++;
  706. cryptlen -= sg_dma_len(sg);
  707. sg = sg_next(sg);
  708. }
  709. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  710. link_tbl_ptr--;
  711. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  712. /* Empty this entry, and move to previous one */
  713. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  714. link_tbl_ptr->len = 0;
  715. sg_count--;
  716. link_tbl_ptr--;
  717. }
  718. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  719. + cryptlen);
  720. /* tag end of link table */
  721. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  722. return sg_count;
  723. }
  724. /*
  725. * fill in and submit ipsec_esp descriptor
  726. */
  727. static int ipsec_esp(struct ipsec_esp_edesc *edesc, struct aead_request *areq,
  728. u8 *giv, u64 seq,
  729. void (*callback) (struct device *dev,
  730. struct talitos_desc *desc,
  731. void *context, int error))
  732. {
  733. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  734. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  735. struct device *dev = ctx->dev;
  736. struct talitos_desc *desc = &edesc->desc;
  737. unsigned int cryptlen = areq->cryptlen;
  738. unsigned int authsize = ctx->authsize;
  739. unsigned int ivsize;
  740. int sg_count, ret;
  741. /* hmac key */
  742. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  743. 0, DMA_TO_DEVICE);
  744. /* hmac data */
  745. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  746. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  747. DMA_TO_DEVICE);
  748. /* cipher iv */
  749. ivsize = crypto_aead_ivsize(aead);
  750. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  751. DMA_TO_DEVICE);
  752. /* cipher key */
  753. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  754. (char *)&ctx->key + ctx->authkeylen, 0,
  755. DMA_TO_DEVICE);
  756. /*
  757. * cipher in
  758. * map and adjust cipher len to aead request cryptlen.
  759. * extent is bytes of HMAC postpended to ciphertext,
  760. * typically 12 for ipsec
  761. */
  762. desc->ptr[4].len = cpu_to_be16(cryptlen);
  763. desc->ptr[4].j_extent = authsize;
  764. if (areq->src == areq->dst)
  765. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  766. DMA_BIDIRECTIONAL);
  767. else
  768. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  769. DMA_TO_DEVICE);
  770. if (sg_count == 1) {
  771. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  772. } else {
  773. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  774. &edesc->link_tbl[0]);
  775. if (sg_count > 1) {
  776. struct talitos_ptr *link_tbl_ptr =
  777. &edesc->link_tbl[sg_count-1];
  778. struct scatterlist *sg;
  779. struct talitos_private *priv = dev_get_drvdata(dev);
  780. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  781. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  782. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  783. edesc->dma_len, DMA_BIDIRECTIONAL);
  784. /* If necessary for this SEC revision,
  785. * add a link table entry for ICV.
  786. */
  787. if ((priv->features &
  788. TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT) &&
  789. (edesc->desc.hdr & DESC_HDR_MODE0_ENCRYPT) == 0) {
  790. link_tbl_ptr->j_extent = 0;
  791. link_tbl_ptr++;
  792. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  793. link_tbl_ptr->len = cpu_to_be16(authsize);
  794. sg = sg_last(areq->src, edesc->src_nents ? : 1);
  795. link_tbl_ptr->ptr = cpu_to_be32(
  796. (char *)sg_dma_address(sg)
  797. + sg->length - authsize);
  798. }
  799. } else {
  800. /* Only one segment now, so no link tbl needed */
  801. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  802. }
  803. }
  804. /* cipher out */
  805. desc->ptr[5].len = cpu_to_be16(cryptlen);
  806. desc->ptr[5].j_extent = authsize;
  807. if (areq->src != areq->dst) {
  808. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  809. DMA_FROM_DEVICE);
  810. }
  811. if (sg_count == 1) {
  812. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  813. } else {
  814. struct talitos_ptr *link_tbl_ptr =
  815. &edesc->link_tbl[edesc->src_nents + 1];
  816. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  817. edesc->dma_link_tbl +
  818. edesc->src_nents + 1);
  819. if (areq->src == areq->dst) {
  820. memcpy(link_tbl_ptr, &edesc->link_tbl[0],
  821. edesc->src_nents * sizeof(struct talitos_ptr));
  822. } else {
  823. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  824. link_tbl_ptr);
  825. }
  826. /* Add an entry to the link table for ICV data */
  827. link_tbl_ptr += sg_count - 1;
  828. link_tbl_ptr->j_extent = 0;
  829. sg_count++;
  830. link_tbl_ptr++;
  831. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  832. link_tbl_ptr->len = cpu_to_be16(authsize);
  833. /* icv data follows link tables */
  834. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  835. edesc->dma_link_tbl +
  836. edesc->src_nents +
  837. edesc->dst_nents + 2);
  838. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  839. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  840. edesc->dma_len, DMA_BIDIRECTIONAL);
  841. }
  842. /* iv out */
  843. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  844. DMA_FROM_DEVICE);
  845. ret = talitos_submit(dev, desc, callback, areq);
  846. if (ret != -EINPROGRESS) {
  847. ipsec_esp_unmap(dev, edesc, areq);
  848. kfree(edesc);
  849. }
  850. return ret;
  851. }
  852. /*
  853. * derive number of elements in scatterlist
  854. */
  855. static int sg_count(struct scatterlist *sg_list, int nbytes)
  856. {
  857. struct scatterlist *sg = sg_list;
  858. int sg_nents = 0;
  859. while (nbytes) {
  860. sg_nents++;
  861. nbytes -= sg->length;
  862. sg = sg_next(sg);
  863. }
  864. return sg_nents;
  865. }
  866. /*
  867. * allocate and map the ipsec_esp extended descriptor
  868. */
  869. static struct ipsec_esp_edesc *ipsec_esp_edesc_alloc(struct aead_request *areq,
  870. int icv_stashing)
  871. {
  872. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  873. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  874. struct ipsec_esp_edesc *edesc;
  875. int src_nents, dst_nents, alloc_len, dma_len;
  876. gfp_t flags = areq->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  877. GFP_ATOMIC;
  878. if (areq->cryptlen + ctx->authsize > TALITOS_MAX_DATA_LEN) {
  879. dev_err(ctx->dev, "cryptlen exceeds h/w max limit\n");
  880. return ERR_PTR(-EINVAL);
  881. }
  882. src_nents = sg_count(areq->src, areq->cryptlen + ctx->authsize);
  883. src_nents = (src_nents == 1) ? 0 : src_nents;
  884. if (areq->dst == areq->src) {
  885. dst_nents = src_nents;
  886. } else {
  887. dst_nents = sg_count(areq->dst, areq->cryptlen + ctx->authsize);
  888. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  889. }
  890. /*
  891. * allocate space for base edesc plus the link tables,
  892. * allowing for two separate entries for ICV and generated ICV (+ 2),
  893. * and the ICV data itself
  894. */
  895. alloc_len = sizeof(struct ipsec_esp_edesc);
  896. if (src_nents || dst_nents) {
  897. dma_len = (src_nents + dst_nents + 2) *
  898. sizeof(struct talitos_ptr) + ctx->authsize;
  899. alloc_len += dma_len;
  900. } else {
  901. dma_len = 0;
  902. alloc_len += icv_stashing ? ctx->authsize : 0;
  903. }
  904. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  905. if (!edesc) {
  906. dev_err(ctx->dev, "could not allocate edescriptor\n");
  907. return ERR_PTR(-ENOMEM);
  908. }
  909. edesc->src_nents = src_nents;
  910. edesc->dst_nents = dst_nents;
  911. edesc->dma_len = dma_len;
  912. edesc->dma_link_tbl = dma_map_single(ctx->dev, &edesc->link_tbl[0],
  913. edesc->dma_len, DMA_BIDIRECTIONAL);
  914. return edesc;
  915. }
  916. static int aead_authenc_encrypt(struct aead_request *req)
  917. {
  918. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  919. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  920. struct ipsec_esp_edesc *edesc;
  921. /* allocate extended descriptor */
  922. edesc = ipsec_esp_edesc_alloc(req, 0);
  923. if (IS_ERR(edesc))
  924. return PTR_ERR(edesc);
  925. /* set encrypt */
  926. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  927. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  928. }
  929. static int aead_authenc_decrypt(struct aead_request *req)
  930. {
  931. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  932. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  933. unsigned int authsize = ctx->authsize;
  934. struct ipsec_esp_edesc *edesc;
  935. struct scatterlist *sg;
  936. void *icvdata;
  937. req->cryptlen -= authsize;
  938. /* allocate extended descriptor */
  939. edesc = ipsec_esp_edesc_alloc(req, 1);
  940. if (IS_ERR(edesc))
  941. return PTR_ERR(edesc);
  942. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  943. if (edesc->dma_len)
  944. icvdata = &edesc->link_tbl[edesc->src_nents +
  945. edesc->dst_nents + 2];
  946. else
  947. icvdata = &edesc->link_tbl[0];
  948. sg = sg_last(req->src, edesc->src_nents ? : 1);
  949. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  950. ctx->authsize);
  951. /* decrypt */
  952. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  953. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_done);
  954. }
  955. static int aead_authenc_givencrypt(
  956. struct aead_givcrypt_request *req)
  957. {
  958. struct aead_request *areq = &req->areq;
  959. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  960. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  961. struct ipsec_esp_edesc *edesc;
  962. /* allocate extended descriptor */
  963. edesc = ipsec_esp_edesc_alloc(areq, 0);
  964. if (IS_ERR(edesc))
  965. return PTR_ERR(edesc);
  966. /* set encrypt */
  967. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  968. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  969. /* avoid consecutive packets going out with same IV */
  970. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  971. return ipsec_esp(edesc, areq, req->giv, req->seq,
  972. ipsec_esp_encrypt_done);
  973. }
  974. struct talitos_alg_template {
  975. char name[CRYPTO_MAX_ALG_NAME];
  976. char driver_name[CRYPTO_MAX_ALG_NAME];
  977. unsigned int blocksize;
  978. struct aead_alg aead;
  979. struct device *dev;
  980. __be32 desc_hdr_template;
  981. };
  982. static struct talitos_alg_template driver_algs[] = {
  983. /* single-pass ipsec_esp descriptor */
  984. {
  985. .name = "authenc(hmac(sha1),cbc(aes))",
  986. .driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  987. .blocksize = AES_BLOCK_SIZE,
  988. .aead = {
  989. .setkey = aead_authenc_setkey,
  990. .setauthsize = aead_authenc_setauthsize,
  991. .encrypt = aead_authenc_encrypt,
  992. .decrypt = aead_authenc_decrypt,
  993. .givencrypt = aead_authenc_givencrypt,
  994. .geniv = "<built-in>",
  995. .ivsize = AES_BLOCK_SIZE,
  996. .maxauthsize = SHA1_DIGEST_SIZE,
  997. },
  998. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  999. DESC_HDR_SEL0_AESU |
  1000. DESC_HDR_MODE0_AESU_CBC |
  1001. DESC_HDR_SEL1_MDEUA |
  1002. DESC_HDR_MODE1_MDEU_INIT |
  1003. DESC_HDR_MODE1_MDEU_PAD |
  1004. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1005. },
  1006. {
  1007. .name = "authenc(hmac(sha1),cbc(des3_ede))",
  1008. .driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1009. .blocksize = DES3_EDE_BLOCK_SIZE,
  1010. .aead = {
  1011. .setkey = aead_authenc_setkey,
  1012. .setauthsize = aead_authenc_setauthsize,
  1013. .encrypt = aead_authenc_encrypt,
  1014. .decrypt = aead_authenc_decrypt,
  1015. .givencrypt = aead_authenc_givencrypt,
  1016. .geniv = "<built-in>",
  1017. .ivsize = DES3_EDE_BLOCK_SIZE,
  1018. .maxauthsize = SHA1_DIGEST_SIZE,
  1019. },
  1020. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1021. DESC_HDR_SEL0_DEU |
  1022. DESC_HDR_MODE0_DEU_CBC |
  1023. DESC_HDR_MODE0_DEU_3DES |
  1024. DESC_HDR_SEL1_MDEUA |
  1025. DESC_HDR_MODE1_MDEU_INIT |
  1026. DESC_HDR_MODE1_MDEU_PAD |
  1027. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1028. },
  1029. {
  1030. .name = "authenc(hmac(sha256),cbc(aes))",
  1031. .driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1032. .blocksize = AES_BLOCK_SIZE,
  1033. .aead = {
  1034. .setkey = aead_authenc_setkey,
  1035. .setauthsize = aead_authenc_setauthsize,
  1036. .encrypt = aead_authenc_encrypt,
  1037. .decrypt = aead_authenc_decrypt,
  1038. .givencrypt = aead_authenc_givencrypt,
  1039. .geniv = "<built-in>",
  1040. .ivsize = AES_BLOCK_SIZE,
  1041. .maxauthsize = SHA256_DIGEST_SIZE,
  1042. },
  1043. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1044. DESC_HDR_SEL0_AESU |
  1045. DESC_HDR_MODE0_AESU_CBC |
  1046. DESC_HDR_SEL1_MDEUA |
  1047. DESC_HDR_MODE1_MDEU_INIT |
  1048. DESC_HDR_MODE1_MDEU_PAD |
  1049. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1050. },
  1051. {
  1052. .name = "authenc(hmac(sha256),cbc(des3_ede))",
  1053. .driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1054. .blocksize = DES3_EDE_BLOCK_SIZE,
  1055. .aead = {
  1056. .setkey = aead_authenc_setkey,
  1057. .setauthsize = aead_authenc_setauthsize,
  1058. .encrypt = aead_authenc_encrypt,
  1059. .decrypt = aead_authenc_decrypt,
  1060. .givencrypt = aead_authenc_givencrypt,
  1061. .geniv = "<built-in>",
  1062. .ivsize = DES3_EDE_BLOCK_SIZE,
  1063. .maxauthsize = SHA256_DIGEST_SIZE,
  1064. },
  1065. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1066. DESC_HDR_SEL0_DEU |
  1067. DESC_HDR_MODE0_DEU_CBC |
  1068. DESC_HDR_MODE0_DEU_3DES |
  1069. DESC_HDR_SEL1_MDEUA |
  1070. DESC_HDR_MODE1_MDEU_INIT |
  1071. DESC_HDR_MODE1_MDEU_PAD |
  1072. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1073. },
  1074. {
  1075. .name = "authenc(hmac(md5),cbc(aes))",
  1076. .driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1077. .blocksize = AES_BLOCK_SIZE,
  1078. .aead = {
  1079. .setkey = aead_authenc_setkey,
  1080. .setauthsize = aead_authenc_setauthsize,
  1081. .encrypt = aead_authenc_encrypt,
  1082. .decrypt = aead_authenc_decrypt,
  1083. .givencrypt = aead_authenc_givencrypt,
  1084. .geniv = "<built-in>",
  1085. .ivsize = AES_BLOCK_SIZE,
  1086. .maxauthsize = MD5_DIGEST_SIZE,
  1087. },
  1088. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1089. DESC_HDR_SEL0_AESU |
  1090. DESC_HDR_MODE0_AESU_CBC |
  1091. DESC_HDR_SEL1_MDEUA |
  1092. DESC_HDR_MODE1_MDEU_INIT |
  1093. DESC_HDR_MODE1_MDEU_PAD |
  1094. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1095. },
  1096. {
  1097. .name = "authenc(hmac(md5),cbc(des3_ede))",
  1098. .driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1099. .blocksize = DES3_EDE_BLOCK_SIZE,
  1100. .aead = {
  1101. .setkey = aead_authenc_setkey,
  1102. .setauthsize = aead_authenc_setauthsize,
  1103. .encrypt = aead_authenc_encrypt,
  1104. .decrypt = aead_authenc_decrypt,
  1105. .givencrypt = aead_authenc_givencrypt,
  1106. .geniv = "<built-in>",
  1107. .ivsize = DES3_EDE_BLOCK_SIZE,
  1108. .maxauthsize = MD5_DIGEST_SIZE,
  1109. },
  1110. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1111. DESC_HDR_SEL0_DEU |
  1112. DESC_HDR_MODE0_DEU_CBC |
  1113. DESC_HDR_MODE0_DEU_3DES |
  1114. DESC_HDR_SEL1_MDEUA |
  1115. DESC_HDR_MODE1_MDEU_INIT |
  1116. DESC_HDR_MODE1_MDEU_PAD |
  1117. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1118. }
  1119. };
  1120. struct talitos_crypto_alg {
  1121. struct list_head entry;
  1122. struct device *dev;
  1123. __be32 desc_hdr_template;
  1124. struct crypto_alg crypto_alg;
  1125. };
  1126. static int talitos_cra_init(struct crypto_tfm *tfm)
  1127. {
  1128. struct crypto_alg *alg = tfm->__crt_alg;
  1129. struct talitos_crypto_alg *talitos_alg =
  1130. container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1131. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1132. /* update context with ptr to dev */
  1133. ctx->dev = talitos_alg->dev;
  1134. /* copy descriptor header template value */
  1135. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1136. /* random first IV */
  1137. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1138. return 0;
  1139. }
  1140. /*
  1141. * given the alg's descriptor header template, determine whether descriptor
  1142. * type and primary/secondary execution units required match the hw
  1143. * capabilities description provided in the device tree node.
  1144. */
  1145. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1146. {
  1147. struct talitos_private *priv = dev_get_drvdata(dev);
  1148. int ret;
  1149. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1150. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1151. if (SECONDARY_EU(desc_hdr_template))
  1152. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1153. & priv->exec_units);
  1154. return ret;
  1155. }
  1156. static int talitos_remove(struct of_device *ofdev)
  1157. {
  1158. struct device *dev = &ofdev->dev;
  1159. struct talitos_private *priv = dev_get_drvdata(dev);
  1160. struct talitos_crypto_alg *t_alg, *n;
  1161. int i;
  1162. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1163. crypto_unregister_alg(&t_alg->crypto_alg);
  1164. list_del(&t_alg->entry);
  1165. kfree(t_alg);
  1166. }
  1167. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1168. talitos_unregister_rng(dev);
  1169. kfree(priv->submit_count);
  1170. kfree(priv->tail);
  1171. kfree(priv->head);
  1172. if (priv->fifo)
  1173. for (i = 0; i < priv->num_channels; i++)
  1174. kfree(priv->fifo[i]);
  1175. kfree(priv->fifo);
  1176. kfree(priv->head_lock);
  1177. kfree(priv->tail_lock);
  1178. if (priv->irq != NO_IRQ) {
  1179. free_irq(priv->irq, dev);
  1180. irq_dispose_mapping(priv->irq);
  1181. }
  1182. tasklet_kill(&priv->done_task);
  1183. iounmap(priv->reg);
  1184. dev_set_drvdata(dev, NULL);
  1185. kfree(priv);
  1186. return 0;
  1187. }
  1188. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1189. struct talitos_alg_template
  1190. *template)
  1191. {
  1192. struct talitos_crypto_alg *t_alg;
  1193. struct crypto_alg *alg;
  1194. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1195. if (!t_alg)
  1196. return ERR_PTR(-ENOMEM);
  1197. alg = &t_alg->crypto_alg;
  1198. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  1199. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  1200. template->driver_name);
  1201. alg->cra_module = THIS_MODULE;
  1202. alg->cra_init = talitos_cra_init;
  1203. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1204. alg->cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC;
  1205. alg->cra_blocksize = template->blocksize;
  1206. alg->cra_alignmask = 0;
  1207. alg->cra_type = &crypto_aead_type;
  1208. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1209. alg->cra_u.aead = template->aead;
  1210. t_alg->desc_hdr_template = template->desc_hdr_template;
  1211. t_alg->dev = dev;
  1212. return t_alg;
  1213. }
  1214. static int talitos_probe(struct of_device *ofdev,
  1215. const struct of_device_id *match)
  1216. {
  1217. struct device *dev = &ofdev->dev;
  1218. struct device_node *np = ofdev->node;
  1219. struct talitos_private *priv;
  1220. const unsigned int *prop;
  1221. int i, err;
  1222. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1223. if (!priv)
  1224. return -ENOMEM;
  1225. dev_set_drvdata(dev, priv);
  1226. priv->ofdev = ofdev;
  1227. INIT_LIST_HEAD(&priv->alg_list);
  1228. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1229. priv->irq = irq_of_parse_and_map(np, 0);
  1230. if (priv->irq == NO_IRQ) {
  1231. dev_err(dev, "failed to map irq\n");
  1232. err = -EINVAL;
  1233. goto err_out;
  1234. }
  1235. /* get the irq line */
  1236. err = request_irq(priv->irq, talitos_interrupt, 0,
  1237. dev_driver_string(dev), dev);
  1238. if (err) {
  1239. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1240. irq_dispose_mapping(priv->irq);
  1241. priv->irq = NO_IRQ;
  1242. goto err_out;
  1243. }
  1244. priv->reg = of_iomap(np, 0);
  1245. if (!priv->reg) {
  1246. dev_err(dev, "failed to of_iomap\n");
  1247. err = -ENOMEM;
  1248. goto err_out;
  1249. }
  1250. /* get SEC version capabilities from device tree */
  1251. prop = of_get_property(np, "fsl,num-channels", NULL);
  1252. if (prop)
  1253. priv->num_channels = *prop;
  1254. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1255. if (prop)
  1256. priv->chfifo_len = *prop;
  1257. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1258. if (prop)
  1259. priv->exec_units = *prop;
  1260. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1261. if (prop)
  1262. priv->desc_types = *prop;
  1263. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1264. !priv->exec_units || !priv->desc_types) {
  1265. dev_err(dev, "invalid property data in device tree node\n");
  1266. err = -EINVAL;
  1267. goto err_out;
  1268. }
  1269. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1270. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1271. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1272. GFP_KERNEL);
  1273. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1274. GFP_KERNEL);
  1275. if (!priv->head_lock || !priv->tail_lock) {
  1276. dev_err(dev, "failed to allocate fifo locks\n");
  1277. err = -ENOMEM;
  1278. goto err_out;
  1279. }
  1280. for (i = 0; i < priv->num_channels; i++) {
  1281. spin_lock_init(&priv->head_lock[i]);
  1282. spin_lock_init(&priv->tail_lock[i]);
  1283. }
  1284. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1285. priv->num_channels, GFP_KERNEL);
  1286. if (!priv->fifo) {
  1287. dev_err(dev, "failed to allocate request fifo\n");
  1288. err = -ENOMEM;
  1289. goto err_out;
  1290. }
  1291. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1292. for (i = 0; i < priv->num_channels; i++) {
  1293. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1294. priv->fifo_len, GFP_KERNEL);
  1295. if (!priv->fifo[i]) {
  1296. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1297. err = -ENOMEM;
  1298. goto err_out;
  1299. }
  1300. }
  1301. priv->submit_count = kmalloc(sizeof(atomic_t) * priv->num_channels,
  1302. GFP_KERNEL);
  1303. if (!priv->submit_count) {
  1304. dev_err(dev, "failed to allocate fifo submit count space\n");
  1305. err = -ENOMEM;
  1306. goto err_out;
  1307. }
  1308. for (i = 0; i < priv->num_channels; i++)
  1309. atomic_set(&priv->submit_count[i], -priv->chfifo_len);
  1310. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1311. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1312. if (!priv->head || !priv->tail) {
  1313. dev_err(dev, "failed to allocate request index space\n");
  1314. err = -ENOMEM;
  1315. goto err_out;
  1316. }
  1317. /* reset and initialize the h/w */
  1318. err = init_device(dev);
  1319. if (err) {
  1320. dev_err(dev, "failed to initialize device\n");
  1321. goto err_out;
  1322. }
  1323. /* register the RNG, if available */
  1324. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1325. err = talitos_register_rng(dev);
  1326. if (err) {
  1327. dev_err(dev, "failed to register hwrng: %d\n", err);
  1328. goto err_out;
  1329. } else
  1330. dev_info(dev, "hwrng\n");
  1331. }
  1332. /* register crypto algorithms the device supports */
  1333. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1334. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1335. struct talitos_crypto_alg *t_alg;
  1336. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1337. if (IS_ERR(t_alg)) {
  1338. err = PTR_ERR(t_alg);
  1339. goto err_out;
  1340. }
  1341. err = crypto_register_alg(&t_alg->crypto_alg);
  1342. if (err) {
  1343. dev_err(dev, "%s alg registration failed\n",
  1344. t_alg->crypto_alg.cra_driver_name);
  1345. kfree(t_alg);
  1346. } else {
  1347. list_add_tail(&t_alg->entry, &priv->alg_list);
  1348. dev_info(dev, "%s\n",
  1349. t_alg->crypto_alg.cra_driver_name);
  1350. }
  1351. }
  1352. }
  1353. return 0;
  1354. err_out:
  1355. talitos_remove(ofdev);
  1356. return err;
  1357. }
  1358. static struct of_device_id talitos_match[] = {
  1359. {
  1360. .compatible = "fsl,sec2.0",
  1361. },
  1362. {},
  1363. };
  1364. MODULE_DEVICE_TABLE(of, talitos_match);
  1365. static struct of_platform_driver talitos_driver = {
  1366. .name = "talitos",
  1367. .match_table = talitos_match,
  1368. .probe = talitos_probe,
  1369. .remove = talitos_remove,
  1370. };
  1371. static int __init talitos_init(void)
  1372. {
  1373. return of_register_platform_driver(&talitos_driver);
  1374. }
  1375. module_init(talitos_init);
  1376. static void __exit talitos_exit(void)
  1377. {
  1378. of_unregister_platform_driver(&talitos_driver);
  1379. }
  1380. module_exit(talitos_exit);
  1381. MODULE_LICENSE("GPL");
  1382. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1383. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");