pci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * Copyright (C) 2001 Allan Trautman, IBM Corporation
  3. *
  4. * iSeries specific routines for PCI.
  5. *
  6. * Based on code from pci.c and iSeries_pci.c 32bit
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/list.h>
  24. #include <linux/string.h>
  25. #include <linux/init.h>
  26. #include <linux/module.h>
  27. #include <linux/ide.h>
  28. #include <linux/pci.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <asm/prom.h>
  32. #include <asm/machdep.h>
  33. #include <asm/pci-bridge.h>
  34. #include <asm/iommu.h>
  35. #include <asm/abs_addr.h>
  36. #include <asm/iseries/hv_call_xm.h>
  37. #include <asm/iseries/mf.h>
  38. #include <asm/iseries/iommu.h>
  39. #include <asm/ppc-pci.h>
  40. #include "irq.h"
  41. #include "pci.h"
  42. #include "call_pci.h"
  43. /*
  44. * Forward declares of prototypes.
  45. */
  46. static struct device_node *find_Device_Node(int bus, int devfn);
  47. static int Pci_Retry_Max = 3; /* Only retry 3 times */
  48. static int Pci_Error_Flag = 1; /* Set Retry Error on. */
  49. static struct pci_ops iSeries_pci_ops;
  50. /*
  51. * Table defines
  52. * Each Entry size is 4 MB * 1024 Entries = 4GB I/O address space.
  53. */
  54. #define IOMM_TABLE_MAX_ENTRIES 1024
  55. #define IOMM_TABLE_ENTRY_SIZE 0x0000000000400000UL
  56. #define BASE_IO_MEMORY 0xE000000000000000UL
  57. static unsigned long max_io_memory = BASE_IO_MEMORY;
  58. static long current_iomm_table_entry;
  59. /*
  60. * Lookup Tables.
  61. */
  62. static struct device_node *iomm_table[IOMM_TABLE_MAX_ENTRIES];
  63. static u8 iobar_table[IOMM_TABLE_MAX_ENTRIES];
  64. static const char pci_io_text[] = "iSeries PCI I/O";
  65. static DEFINE_SPINLOCK(iomm_table_lock);
  66. /*
  67. * iomm_table_allocate_entry
  68. *
  69. * Adds pci_dev entry in address translation table
  70. *
  71. * - Allocates the number of entries required in table base on BAR
  72. * size.
  73. * - Allocates starting at BASE_IO_MEMORY and increases.
  74. * - The size is round up to be a multiple of entry size.
  75. * - CurrentIndex is incremented to keep track of the last entry.
  76. * - Builds the resource entry for allocated BARs.
  77. */
  78. static void iomm_table_allocate_entry(struct pci_dev *dev, int bar_num)
  79. {
  80. struct resource *bar_res = &dev->resource[bar_num];
  81. long bar_size = pci_resource_len(dev, bar_num);
  82. /*
  83. * No space to allocate, quick exit, skip Allocation.
  84. */
  85. if (bar_size == 0)
  86. return;
  87. /*
  88. * Set Resource values.
  89. */
  90. spin_lock(&iomm_table_lock);
  91. bar_res->name = pci_io_text;
  92. bar_res->start = BASE_IO_MEMORY +
  93. IOMM_TABLE_ENTRY_SIZE * current_iomm_table_entry;
  94. bar_res->end = bar_res->start + bar_size - 1;
  95. /*
  96. * Allocate the number of table entries needed for BAR.
  97. */
  98. while (bar_size > 0 ) {
  99. iomm_table[current_iomm_table_entry] = dev->sysdata;
  100. iobar_table[current_iomm_table_entry] = bar_num;
  101. bar_size -= IOMM_TABLE_ENTRY_SIZE;
  102. ++current_iomm_table_entry;
  103. }
  104. max_io_memory = BASE_IO_MEMORY +
  105. IOMM_TABLE_ENTRY_SIZE * current_iomm_table_entry;
  106. spin_unlock(&iomm_table_lock);
  107. }
  108. /*
  109. * allocate_device_bars
  110. *
  111. * - Allocates ALL pci_dev BAR's and updates the resources with the
  112. * BAR value. BARS with zero length will have the resources
  113. * The HvCallPci_getBarParms is used to get the size of the BAR
  114. * space. It calls iomm_table_allocate_entry to allocate
  115. * each entry.
  116. * - Loops through The Bar resources(0 - 5) including the ROM
  117. * is resource(6).
  118. */
  119. static void allocate_device_bars(struct pci_dev *dev)
  120. {
  121. int bar_num;
  122. for (bar_num = 0; bar_num <= PCI_ROM_RESOURCE; ++bar_num)
  123. iomm_table_allocate_entry(dev, bar_num);
  124. }
  125. /*
  126. * Log error information to system console.
  127. * Filter out the device not there errors.
  128. * PCI: EADs Connect Failed 0x18.58.10 Rc: 0x00xx
  129. * PCI: Read Vendor Failed 0x18.58.10 Rc: 0x00xx
  130. * PCI: Connect Bus Unit Failed 0x18.58.10 Rc: 0x00xx
  131. */
  132. static void pci_Log_Error(char *Error_Text, int Bus, int SubBus,
  133. int AgentId, int HvRc)
  134. {
  135. if (HvRc == 0x0302)
  136. return;
  137. printk(KERN_ERR "PCI: %s Failed: 0x%02X.%02X.%02X Rc: 0x%04X",
  138. Error_Text, Bus, SubBus, AgentId, HvRc);
  139. }
  140. /*
  141. * iSeries_pcibios_init
  142. *
  143. * Description:
  144. * This function checks for all possible system PCI host bridges that connect
  145. * PCI buses. The system hypervisor is queried as to the guest partition
  146. * ownership status. A pci_controller is built for any bus which is partially
  147. * owned or fully owned by this guest partition.
  148. */
  149. void iSeries_pcibios_init(void)
  150. {
  151. struct pci_controller *phb;
  152. struct device_node *node;
  153. struct device_node *dn;
  154. for_each_node_by_type(node, "pci") {
  155. HvBusNumber bus;
  156. u32 *busp;
  157. busp = (u32 *)get_property(node, "bus-range", NULL);
  158. if (busp == NULL)
  159. continue;
  160. bus = *busp;
  161. printk("bus %d appears to exist\n", bus);
  162. phb = pcibios_alloc_controller(node);
  163. if (phb == NULL)
  164. continue;
  165. phb->pci_mem_offset = phb->local_number = bus;
  166. phb->first_busno = bus;
  167. phb->last_busno = bus;
  168. phb->ops = &iSeries_pci_ops;
  169. /* Find and connect the devices. */
  170. for (dn = NULL; (dn = of_get_next_child(node, dn)) != NULL;) {
  171. struct pci_dn *pdn;
  172. u32 *reg;
  173. reg = (u32 *)get_property(dn, "reg", NULL);
  174. if (reg == NULL) {
  175. printk(KERN_DEBUG "no reg property!\n");
  176. continue;
  177. }
  178. busp = (u32 *)get_property(dn, "linux,subbus", NULL);
  179. if (busp == NULL) {
  180. printk(KERN_DEBUG "no subbus property!\n");
  181. continue;
  182. }
  183. pdn = kzalloc(sizeof(*pdn), GFP_KERNEL);
  184. if (pdn == NULL)
  185. return;
  186. dn->data = pdn;
  187. pdn->node = dn;
  188. pdn->busno = bus;
  189. pdn->devfn = (reg[0] >> 8) & 0xff;
  190. pdn->bussubno = *busp;
  191. }
  192. }
  193. }
  194. /*
  195. * iSeries_pci_final_fixup(void)
  196. */
  197. void __init iSeries_pci_final_fixup(void)
  198. {
  199. struct pci_dev *pdev = NULL;
  200. struct device_node *node;
  201. int DeviceCount = 0;
  202. /* Fix up at the device node and pci_dev relationship */
  203. mf_display_src(0xC9000100);
  204. printk("pcibios_final_fixup\n");
  205. for_each_pci_dev(pdev) {
  206. node = find_Device_Node(pdev->bus->number, pdev->devfn);
  207. printk("pci dev %p (%x.%x), node %p\n", pdev,
  208. pdev->bus->number, pdev->devfn, node);
  209. if (node != NULL) {
  210. struct pci_dn *pdn = PCI_DN(node);
  211. u32 *agent;
  212. agent = (u32 *)get_property(node, "linux,agent-id",
  213. NULL);
  214. if ((pdn != NULL) && (agent != NULL)) {
  215. u8 irq = iSeries_allocate_IRQ(pdn->busno, 0,
  216. pdn->bussubno);
  217. int err;
  218. err = HvCallXm_connectBusUnit(pdn->busno, pdn->bussubno,
  219. *agent, irq);
  220. if (err)
  221. pci_Log_Error("Connect Bus Unit",
  222. pdn->busno, pdn->bussubno, *agent, err);
  223. else {
  224. err = HvCallPci_configStore8(pdn->busno, pdn->bussubno,
  225. *agent,
  226. PCI_INTERRUPT_LINE,
  227. irq);
  228. if (err)
  229. pci_Log_Error("PciCfgStore Irq Failed!",
  230. pdn->busno, pdn->bussubno, *agent, err);
  231. }
  232. if (!err)
  233. pdev->irq = irq;
  234. }
  235. ++DeviceCount;
  236. pdev->sysdata = (void *)node;
  237. PCI_DN(node)->pcidev = pdev;
  238. allocate_device_bars(pdev);
  239. iSeries_Device_Information(pdev, DeviceCount);
  240. iommu_devnode_init_iSeries(node);
  241. } else
  242. printk("PCI: Device Tree not found for 0x%016lX\n",
  243. (unsigned long)pdev);
  244. }
  245. iSeries_activate_IRQs();
  246. mf_display_src(0xC9000200);
  247. }
  248. void pcibios_fixup_bus(struct pci_bus *PciBus)
  249. {
  250. }
  251. void pcibios_fixup_resources(struct pci_dev *pdev)
  252. {
  253. }
  254. /*
  255. * I/0 Memory copy MUST use mmio commands on iSeries
  256. * To do; For performance, include the hv call directly
  257. */
  258. void iSeries_memset_io(volatile void __iomem *dest, char c, size_t Count)
  259. {
  260. u8 ByteValue = c;
  261. long NumberOfBytes = Count;
  262. while (NumberOfBytes > 0) {
  263. iSeries_Write_Byte(ByteValue, dest++);
  264. -- NumberOfBytes;
  265. }
  266. }
  267. EXPORT_SYMBOL(iSeries_memset_io);
  268. void iSeries_memcpy_toio(volatile void __iomem *dest, void *source, size_t count)
  269. {
  270. char *src = source;
  271. long NumberOfBytes = count;
  272. while (NumberOfBytes > 0) {
  273. iSeries_Write_Byte(*src++, dest++);
  274. -- NumberOfBytes;
  275. }
  276. }
  277. EXPORT_SYMBOL(iSeries_memcpy_toio);
  278. void iSeries_memcpy_fromio(void *dest, const volatile void __iomem *src, size_t count)
  279. {
  280. char *dst = dest;
  281. long NumberOfBytes = count;
  282. while (NumberOfBytes > 0) {
  283. *dst++ = iSeries_Read_Byte(src++);
  284. -- NumberOfBytes;
  285. }
  286. }
  287. EXPORT_SYMBOL(iSeries_memcpy_fromio);
  288. /*
  289. * Look down the chain to find the matching Device Device
  290. */
  291. static struct device_node *find_Device_Node(int bus, int devfn)
  292. {
  293. struct device_node *node;
  294. for (node = NULL; (node = of_find_all_nodes(node)); ) {
  295. struct pci_dn *pdn = PCI_DN(node);
  296. if (pdn && (bus == pdn->busno) && (devfn == pdn->devfn))
  297. return node;
  298. }
  299. return NULL;
  300. }
  301. #if 0
  302. /*
  303. * Returns the device node for the passed pci_dev
  304. * Sanity Check Node PciDev to passed pci_dev
  305. * If none is found, returns a NULL which the client must handle.
  306. */
  307. static struct device_node *get_Device_Node(struct pci_dev *pdev)
  308. {
  309. struct device_node *node;
  310. node = pdev->sysdata;
  311. if (node == NULL || PCI_DN(node)->pcidev != pdev)
  312. node = find_Device_Node(pdev->bus->number, pdev->devfn);
  313. return node;
  314. }
  315. #endif
  316. /*
  317. * Config space read and write functions.
  318. * For now at least, we look for the device node for the bus and devfn
  319. * that we are asked to access. It may be possible to translate the devfn
  320. * to a subbus and deviceid more directly.
  321. */
  322. static u64 hv_cfg_read_func[4] = {
  323. HvCallPciConfigLoad8, HvCallPciConfigLoad16,
  324. HvCallPciConfigLoad32, HvCallPciConfigLoad32
  325. };
  326. static u64 hv_cfg_write_func[4] = {
  327. HvCallPciConfigStore8, HvCallPciConfigStore16,
  328. HvCallPciConfigStore32, HvCallPciConfigStore32
  329. };
  330. /*
  331. * Read PCI config space
  332. */
  333. static int iSeries_pci_read_config(struct pci_bus *bus, unsigned int devfn,
  334. int offset, int size, u32 *val)
  335. {
  336. struct device_node *node = find_Device_Node(bus->number, devfn);
  337. u64 fn;
  338. struct HvCallPci_LoadReturn ret;
  339. if (node == NULL)
  340. return PCIBIOS_DEVICE_NOT_FOUND;
  341. if (offset > 255) {
  342. *val = ~0;
  343. return PCIBIOS_BAD_REGISTER_NUMBER;
  344. }
  345. fn = hv_cfg_read_func[(size - 1) & 3];
  346. HvCall3Ret16(fn, &ret, iseries_ds_addr(node), offset, 0);
  347. if (ret.rc != 0) {
  348. *val = ~0;
  349. return PCIBIOS_DEVICE_NOT_FOUND; /* or something */
  350. }
  351. *val = ret.value;
  352. return 0;
  353. }
  354. /*
  355. * Write PCI config space
  356. */
  357. static int iSeries_pci_write_config(struct pci_bus *bus, unsigned int devfn,
  358. int offset, int size, u32 val)
  359. {
  360. struct device_node *node = find_Device_Node(bus->number, devfn);
  361. u64 fn;
  362. u64 ret;
  363. if (node == NULL)
  364. return PCIBIOS_DEVICE_NOT_FOUND;
  365. if (offset > 255)
  366. return PCIBIOS_BAD_REGISTER_NUMBER;
  367. fn = hv_cfg_write_func[(size - 1) & 3];
  368. ret = HvCall4(fn, iseries_ds_addr(node), offset, val, 0);
  369. if (ret != 0)
  370. return PCIBIOS_DEVICE_NOT_FOUND;
  371. return 0;
  372. }
  373. static struct pci_ops iSeries_pci_ops = {
  374. .read = iSeries_pci_read_config,
  375. .write = iSeries_pci_write_config
  376. };
  377. /*
  378. * Check Return Code
  379. * -> On Failure, print and log information.
  380. * Increment Retry Count, if exceeds max, panic partition.
  381. *
  382. * PCI: Device 23.90 ReadL I/O Error( 0): 0x1234
  383. * PCI: Device 23.90 ReadL Retry( 1)
  384. * PCI: Device 23.90 ReadL Retry Successful(1)
  385. */
  386. static int CheckReturnCode(char *TextHdr, struct device_node *DevNode,
  387. int *retry, u64 ret)
  388. {
  389. if (ret != 0) {
  390. struct pci_dn *pdn = PCI_DN(DevNode);
  391. (*retry)++;
  392. printk("PCI: %s: Device 0x%04X:%02X I/O Error(%2d): 0x%04X\n",
  393. TextHdr, pdn->busno, pdn->devfn,
  394. *retry, (int)ret);
  395. /*
  396. * Bump the retry and check for retry count exceeded.
  397. * If, Exceeded, panic the system.
  398. */
  399. if (((*retry) > Pci_Retry_Max) &&
  400. (Pci_Error_Flag > 0)) {
  401. mf_display_src(0xB6000103);
  402. panic_timeout = 0;
  403. panic("PCI: Hardware I/O Error, SRC B6000103, "
  404. "Automatic Reboot Disabled.\n");
  405. }
  406. return -1; /* Retry Try */
  407. }
  408. return 0;
  409. }
  410. /*
  411. * Translate the I/O Address into a device node, bar, and bar offset.
  412. * Note: Make sure the passed variable end up on the stack to avoid
  413. * the exposure of being device global.
  414. */
  415. static inline struct device_node *xlate_iomm_address(
  416. const volatile void __iomem *IoAddress,
  417. u64 *dsaptr, u64 *BarOffsetPtr)
  418. {
  419. unsigned long OrigIoAddr;
  420. unsigned long BaseIoAddr;
  421. unsigned long TableIndex;
  422. struct device_node *DevNode;
  423. OrigIoAddr = (unsigned long __force)IoAddress;
  424. if ((OrigIoAddr < BASE_IO_MEMORY) || (OrigIoAddr >= max_io_memory))
  425. return NULL;
  426. BaseIoAddr = OrigIoAddr - BASE_IO_MEMORY;
  427. TableIndex = BaseIoAddr / IOMM_TABLE_ENTRY_SIZE;
  428. DevNode = iomm_table[TableIndex];
  429. if (DevNode != NULL) {
  430. int barnum = iobar_table[TableIndex];
  431. *dsaptr = iseries_ds_addr(DevNode) | (barnum << 24);
  432. *BarOffsetPtr = BaseIoAddr % IOMM_TABLE_ENTRY_SIZE;
  433. } else
  434. panic("PCI: Invalid PCI IoAddress detected!\n");
  435. return DevNode;
  436. }
  437. /*
  438. * Read MM I/O Instructions for the iSeries
  439. * On MM I/O error, all ones are returned and iSeries_pci_IoError is cal
  440. * else, data is returned in big Endian format.
  441. *
  442. * iSeries_Read_Byte = Read Byte ( 8 bit)
  443. * iSeries_Read_Word = Read Word (16 bit)
  444. * iSeries_Read_Long = Read Long (32 bit)
  445. */
  446. u8 iSeries_Read_Byte(const volatile void __iomem *IoAddress)
  447. {
  448. u64 BarOffset;
  449. u64 dsa;
  450. int retry = 0;
  451. struct HvCallPci_LoadReturn ret;
  452. struct device_node *DevNode =
  453. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  454. if (DevNode == NULL) {
  455. static unsigned long last_jiffies;
  456. static int num_printed;
  457. if ((jiffies - last_jiffies) > 60 * HZ) {
  458. last_jiffies = jiffies;
  459. num_printed = 0;
  460. }
  461. if (num_printed++ < 10)
  462. printk(KERN_ERR "iSeries_Read_Byte: invalid access at IO address %p\n", IoAddress);
  463. return 0xff;
  464. }
  465. do {
  466. HvCall3Ret16(HvCallPciBarLoad8, &ret, dsa, BarOffset, 0);
  467. } while (CheckReturnCode("RDB", DevNode, &retry, ret.rc) != 0);
  468. return (u8)ret.value;
  469. }
  470. EXPORT_SYMBOL(iSeries_Read_Byte);
  471. u16 iSeries_Read_Word(const volatile void __iomem *IoAddress)
  472. {
  473. u64 BarOffset;
  474. u64 dsa;
  475. int retry = 0;
  476. struct HvCallPci_LoadReturn ret;
  477. struct device_node *DevNode =
  478. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  479. if (DevNode == NULL) {
  480. static unsigned long last_jiffies;
  481. static int num_printed;
  482. if ((jiffies - last_jiffies) > 60 * HZ) {
  483. last_jiffies = jiffies;
  484. num_printed = 0;
  485. }
  486. if (num_printed++ < 10)
  487. printk(KERN_ERR "iSeries_Read_Word: invalid access at IO address %p\n", IoAddress);
  488. return 0xffff;
  489. }
  490. do {
  491. HvCall3Ret16(HvCallPciBarLoad16, &ret, dsa,
  492. BarOffset, 0);
  493. } while (CheckReturnCode("RDW", DevNode, &retry, ret.rc) != 0);
  494. return swab16((u16)ret.value);
  495. }
  496. EXPORT_SYMBOL(iSeries_Read_Word);
  497. u32 iSeries_Read_Long(const volatile void __iomem *IoAddress)
  498. {
  499. u64 BarOffset;
  500. u64 dsa;
  501. int retry = 0;
  502. struct HvCallPci_LoadReturn ret;
  503. struct device_node *DevNode =
  504. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  505. if (DevNode == NULL) {
  506. static unsigned long last_jiffies;
  507. static int num_printed;
  508. if ((jiffies - last_jiffies) > 60 * HZ) {
  509. last_jiffies = jiffies;
  510. num_printed = 0;
  511. }
  512. if (num_printed++ < 10)
  513. printk(KERN_ERR "iSeries_Read_Long: invalid access at IO address %p\n", IoAddress);
  514. return 0xffffffff;
  515. }
  516. do {
  517. HvCall3Ret16(HvCallPciBarLoad32, &ret, dsa,
  518. BarOffset, 0);
  519. } while (CheckReturnCode("RDL", DevNode, &retry, ret.rc) != 0);
  520. return swab32((u32)ret.value);
  521. }
  522. EXPORT_SYMBOL(iSeries_Read_Long);
  523. /*
  524. * Write MM I/O Instructions for the iSeries
  525. *
  526. * iSeries_Write_Byte = Write Byte (8 bit)
  527. * iSeries_Write_Word = Write Word(16 bit)
  528. * iSeries_Write_Long = Write Long(32 bit)
  529. */
  530. void iSeries_Write_Byte(u8 data, volatile void __iomem *IoAddress)
  531. {
  532. u64 BarOffset;
  533. u64 dsa;
  534. int retry = 0;
  535. u64 rc;
  536. struct device_node *DevNode =
  537. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  538. if (DevNode == NULL) {
  539. static unsigned long last_jiffies;
  540. static int num_printed;
  541. if ((jiffies - last_jiffies) > 60 * HZ) {
  542. last_jiffies = jiffies;
  543. num_printed = 0;
  544. }
  545. if (num_printed++ < 10)
  546. printk(KERN_ERR "iSeries_Write_Byte: invalid access at IO address %p\n", IoAddress);
  547. return;
  548. }
  549. do {
  550. rc = HvCall4(HvCallPciBarStore8, dsa, BarOffset, data, 0);
  551. } while (CheckReturnCode("WWB", DevNode, &retry, rc) != 0);
  552. }
  553. EXPORT_SYMBOL(iSeries_Write_Byte);
  554. void iSeries_Write_Word(u16 data, volatile void __iomem *IoAddress)
  555. {
  556. u64 BarOffset;
  557. u64 dsa;
  558. int retry = 0;
  559. u64 rc;
  560. struct device_node *DevNode =
  561. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  562. if (DevNode == NULL) {
  563. static unsigned long last_jiffies;
  564. static int num_printed;
  565. if ((jiffies - last_jiffies) > 60 * HZ) {
  566. last_jiffies = jiffies;
  567. num_printed = 0;
  568. }
  569. if (num_printed++ < 10)
  570. printk(KERN_ERR "iSeries_Write_Word: invalid access at IO address %p\n", IoAddress);
  571. return;
  572. }
  573. do {
  574. rc = HvCall4(HvCallPciBarStore16, dsa, BarOffset, swab16(data), 0);
  575. } while (CheckReturnCode("WWW", DevNode, &retry, rc) != 0);
  576. }
  577. EXPORT_SYMBOL(iSeries_Write_Word);
  578. void iSeries_Write_Long(u32 data, volatile void __iomem *IoAddress)
  579. {
  580. u64 BarOffset;
  581. u64 dsa;
  582. int retry = 0;
  583. u64 rc;
  584. struct device_node *DevNode =
  585. xlate_iomm_address(IoAddress, &dsa, &BarOffset);
  586. if (DevNode == NULL) {
  587. static unsigned long last_jiffies;
  588. static int num_printed;
  589. if ((jiffies - last_jiffies) > 60 * HZ) {
  590. last_jiffies = jiffies;
  591. num_printed = 0;
  592. }
  593. if (num_printed++ < 10)
  594. printk(KERN_ERR "iSeries_Write_Long: invalid access at IO address %p\n", IoAddress);
  595. return;
  596. }
  597. do {
  598. rc = HvCall4(HvCallPciBarStore32, dsa, BarOffset, swab32(data), 0);
  599. } while (CheckReturnCode("WWL", DevNode, &retry, rc) != 0);
  600. }
  601. EXPORT_SYMBOL(iSeries_Write_Long);